fsl_usb2_udc.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579
  1. /*
  2. * Freescale USB device/endpoint management registers
  3. */
  4. #ifndef __FSL_USB2_UDC_H
  5. #define __FSL_USB2_UDC_H
  6. /* ### define USB registers here
  7. */
  8. #define USB_MAX_CTRL_PAYLOAD 64
  9. #define USB_DR_SYS_OFFSET 0x400
  10. /* USB DR device mode registers (Little Endian) */
  11. struct usb_dr_device {
  12. /* Capability register */
  13. u8 res1[256];
  14. u16 caplength; /* Capability Register Length */
  15. u16 hciversion; /* Host Controller Interface Version */
  16. u32 hcsparams; /* Host Controller Structual Parameters */
  17. u32 hccparams; /* Host Controller Capability Parameters */
  18. u8 res2[20];
  19. u32 dciversion; /* Device Controller Interface Version */
  20. u32 dccparams; /* Device Controller Capability Parameters */
  21. u8 res3[24];
  22. /* Operation register */
  23. u32 usbcmd; /* USB Command Register */
  24. u32 usbsts; /* USB Status Register */
  25. u32 usbintr; /* USB Interrupt Enable Register */
  26. u32 frindex; /* Frame Index Register */
  27. u8 res4[4];
  28. u32 deviceaddr; /* Device Address */
  29. u32 endpointlistaddr; /* Endpoint List Address Register */
  30. u8 res5[4];
  31. u32 burstsize; /* Master Interface Data Burst Size Register */
  32. u32 txttfilltuning; /* Transmit FIFO Tuning Controls Register */
  33. u8 res6[24];
  34. u32 configflag; /* Configure Flag Register */
  35. u32 portsc1; /* Port 1 Status and Control Register */
  36. u8 res7[28];
  37. u32 otgsc; /* On-The-Go Status and Control */
  38. u32 usbmode; /* USB Mode Register */
  39. u32 endptsetupstat; /* Endpoint Setup Status Register */
  40. u32 endpointprime; /* Endpoint Initialization Register */
  41. u32 endptflush; /* Endpoint Flush Register */
  42. u32 endptstatus; /* Endpoint Status Register */
  43. u32 endptcomplete; /* Endpoint Complete Register */
  44. u32 endptctrl[6]; /* Endpoint Control Registers */
  45. };
  46. /* USB DR host mode registers (Little Endian) */
  47. struct usb_dr_host {
  48. /* Capability register */
  49. u8 res1[256];
  50. u16 caplength; /* Capability Register Length */
  51. u16 hciversion; /* Host Controller Interface Version */
  52. u32 hcsparams; /* Host Controller Structual Parameters */
  53. u32 hccparams; /* Host Controller Capability Parameters */
  54. u8 res2[20];
  55. u32 dciversion; /* Device Controller Interface Version */
  56. u32 dccparams; /* Device Controller Capability Parameters */
  57. u8 res3[24];
  58. /* Operation register */
  59. u32 usbcmd; /* USB Command Register */
  60. u32 usbsts; /* USB Status Register */
  61. u32 usbintr; /* USB Interrupt Enable Register */
  62. u32 frindex; /* Frame Index Register */
  63. u8 res4[4];
  64. u32 periodiclistbase; /* Periodic Frame List Base Address Register */
  65. u32 asynclistaddr; /* Current Asynchronous List Address Register */
  66. u8 res5[4];
  67. u32 burstsize; /* Master Interface Data Burst Size Register */
  68. u32 txttfilltuning; /* Transmit FIFO Tuning Controls Register */
  69. u8 res6[24];
  70. u32 configflag; /* Configure Flag Register */
  71. u32 portsc1; /* Port 1 Status and Control Register */
  72. u8 res7[28];
  73. u32 otgsc; /* On-The-Go Status and Control */
  74. u32 usbmode; /* USB Mode Register */
  75. u32 endptsetupstat; /* Endpoint Setup Status Register */
  76. u32 endpointprime; /* Endpoint Initialization Register */
  77. u32 endptflush; /* Endpoint Flush Register */
  78. u32 endptstatus; /* Endpoint Status Register */
  79. u32 endptcomplete; /* Endpoint Complete Register */
  80. u32 endptctrl[6]; /* Endpoint Control Registers */
  81. };
  82. /* non-EHCI USB system interface registers (Big Endian) */
  83. struct usb_sys_interface {
  84. u32 snoop1;
  85. u32 snoop2;
  86. u32 age_cnt_thresh; /* Age Count Threshold Register */
  87. u32 pri_ctrl; /* Priority Control Register */
  88. u32 si_ctrl; /* System Interface Control Register */
  89. u8 res[236];
  90. u32 control; /* General Purpose Control Register */
  91. };
  92. /* ep0 transfer state */
  93. #define WAIT_FOR_SETUP 0
  94. #define DATA_STATE_XMIT 1
  95. #define DATA_STATE_NEED_ZLP 2
  96. #define WAIT_FOR_OUT_STATUS 3
  97. #define DATA_STATE_RECV 4
  98. /* Frame Index Register Bit Masks */
  99. #define USB_FRINDEX_MASKS 0x3fff
  100. /* USB CMD Register Bit Masks */
  101. #define USB_CMD_RUN_STOP 0x00000001
  102. #define USB_CMD_CTRL_RESET 0x00000002
  103. #define USB_CMD_PERIODIC_SCHEDULE_EN 0x00000010
  104. #define USB_CMD_ASYNC_SCHEDULE_EN 0x00000020
  105. #define USB_CMD_INT_AA_DOORBELL 0x00000040
  106. #define USB_CMD_ASP 0x00000300
  107. #define USB_CMD_ASYNC_SCH_PARK_EN 0x00000800
  108. #define USB_CMD_SUTW 0x00002000
  109. #define USB_CMD_ATDTW 0x00004000
  110. #define USB_CMD_ITC 0x00FF0000
  111. /* bit 15,3,2 are frame list size */
  112. #define USB_CMD_FRAME_SIZE_1024 0x00000000
  113. #define USB_CMD_FRAME_SIZE_512 0x00000004
  114. #define USB_CMD_FRAME_SIZE_256 0x00000008
  115. #define USB_CMD_FRAME_SIZE_128 0x0000000C
  116. #define USB_CMD_FRAME_SIZE_64 0x00008000
  117. #define USB_CMD_FRAME_SIZE_32 0x00008004
  118. #define USB_CMD_FRAME_SIZE_16 0x00008008
  119. #define USB_CMD_FRAME_SIZE_8 0x0000800C
  120. /* bit 9-8 are async schedule park mode count */
  121. #define USB_CMD_ASP_00 0x00000000
  122. #define USB_CMD_ASP_01 0x00000100
  123. #define USB_CMD_ASP_10 0x00000200
  124. #define USB_CMD_ASP_11 0x00000300
  125. #define USB_CMD_ASP_BIT_POS 8
  126. /* bit 23-16 are interrupt threshold control */
  127. #define USB_CMD_ITC_NO_THRESHOLD 0x00000000
  128. #define USB_CMD_ITC_1_MICRO_FRM 0x00010000
  129. #define USB_CMD_ITC_2_MICRO_FRM 0x00020000
  130. #define USB_CMD_ITC_4_MICRO_FRM 0x00040000
  131. #define USB_CMD_ITC_8_MICRO_FRM 0x00080000
  132. #define USB_CMD_ITC_16_MICRO_FRM 0x00100000
  133. #define USB_CMD_ITC_32_MICRO_FRM 0x00200000
  134. #define USB_CMD_ITC_64_MICRO_FRM 0x00400000
  135. #define USB_CMD_ITC_BIT_POS 16
  136. /* USB STS Register Bit Masks */
  137. #define USB_STS_INT 0x00000001
  138. #define USB_STS_ERR 0x00000002
  139. #define USB_STS_PORT_CHANGE 0x00000004
  140. #define USB_STS_FRM_LST_ROLL 0x00000008
  141. #define USB_STS_SYS_ERR 0x00000010
  142. #define USB_STS_IAA 0x00000020
  143. #define USB_STS_RESET 0x00000040
  144. #define USB_STS_SOF 0x00000080
  145. #define USB_STS_SUSPEND 0x00000100
  146. #define USB_STS_HC_HALTED 0x00001000
  147. #define USB_STS_RCL 0x00002000
  148. #define USB_STS_PERIODIC_SCHEDULE 0x00004000
  149. #define USB_STS_ASYNC_SCHEDULE 0x00008000
  150. /* USB INTR Register Bit Masks */
  151. #define USB_INTR_INT_EN 0x00000001
  152. #define USB_INTR_ERR_INT_EN 0x00000002
  153. #define USB_INTR_PTC_DETECT_EN 0x00000004
  154. #define USB_INTR_FRM_LST_ROLL_EN 0x00000008
  155. #define USB_INTR_SYS_ERR_EN 0x00000010
  156. #define USB_INTR_ASYN_ADV_EN 0x00000020
  157. #define USB_INTR_RESET_EN 0x00000040
  158. #define USB_INTR_SOF_EN 0x00000080
  159. #define USB_INTR_DEVICE_SUSPEND 0x00000100
  160. /* Device Address bit masks */
  161. #define USB_DEVICE_ADDRESS_MASK 0xFE000000
  162. #define USB_DEVICE_ADDRESS_BIT_POS 25
  163. /* endpoint list address bit masks */
  164. #define USB_EP_LIST_ADDRESS_MASK 0xfffff800
  165. /* PORTSCX Register Bit Masks */
  166. #define PORTSCX_CURRENT_CONNECT_STATUS 0x00000001
  167. #define PORTSCX_CONNECT_STATUS_CHANGE 0x00000002
  168. #define PORTSCX_PORT_ENABLE 0x00000004
  169. #define PORTSCX_PORT_EN_DIS_CHANGE 0x00000008
  170. #define PORTSCX_OVER_CURRENT_ACT 0x00000010
  171. #define PORTSCX_OVER_CURRENT_CHG 0x00000020
  172. #define PORTSCX_PORT_FORCE_RESUME 0x00000040
  173. #define PORTSCX_PORT_SUSPEND 0x00000080
  174. #define PORTSCX_PORT_RESET 0x00000100
  175. #define PORTSCX_LINE_STATUS_BITS 0x00000C00
  176. #define PORTSCX_PORT_POWER 0x00001000
  177. #define PORTSCX_PORT_INDICTOR_CTRL 0x0000C000
  178. #define PORTSCX_PORT_TEST_CTRL 0x000F0000
  179. #define PORTSCX_WAKE_ON_CONNECT_EN 0x00100000
  180. #define PORTSCX_WAKE_ON_CONNECT_DIS 0x00200000
  181. #define PORTSCX_WAKE_ON_OVER_CURRENT 0x00400000
  182. #define PORTSCX_PHY_LOW_POWER_SPD 0x00800000
  183. #define PORTSCX_PORT_FORCE_FULL_SPEED 0x01000000
  184. #define PORTSCX_PORT_SPEED_MASK 0x0C000000
  185. #define PORTSCX_PORT_WIDTH 0x10000000
  186. #define PORTSCX_PHY_TYPE_SEL 0xC0000000
  187. /* bit 11-10 are line status */
  188. #define PORTSCX_LINE_STATUS_SE0 0x00000000
  189. #define PORTSCX_LINE_STATUS_JSTATE 0x00000400
  190. #define PORTSCX_LINE_STATUS_KSTATE 0x00000800
  191. #define PORTSCX_LINE_STATUS_UNDEF 0x00000C00
  192. #define PORTSCX_LINE_STATUS_BIT_POS 10
  193. /* bit 15-14 are port indicator control */
  194. #define PORTSCX_PIC_OFF 0x00000000
  195. #define PORTSCX_PIC_AMBER 0x00004000
  196. #define PORTSCX_PIC_GREEN 0x00008000
  197. #define PORTSCX_PIC_UNDEF 0x0000C000
  198. #define PORTSCX_PIC_BIT_POS 14
  199. /* bit 19-16 are port test control */
  200. #define PORTSCX_PTC_DISABLE 0x00000000
  201. #define PORTSCX_PTC_JSTATE 0x00010000
  202. #define PORTSCX_PTC_KSTATE 0x00020000
  203. #define PORTSCX_PTC_SEQNAK 0x00030000
  204. #define PORTSCX_PTC_PACKET 0x00040000
  205. #define PORTSCX_PTC_FORCE_EN 0x00050000
  206. #define PORTSCX_PTC_BIT_POS 16
  207. /* bit 27-26 are port speed */
  208. #define PORTSCX_PORT_SPEED_FULL 0x00000000
  209. #define PORTSCX_PORT_SPEED_LOW 0x04000000
  210. #define PORTSCX_PORT_SPEED_HIGH 0x08000000
  211. #define PORTSCX_PORT_SPEED_UNDEF 0x0C000000
  212. #define PORTSCX_SPEED_BIT_POS 26
  213. /* bit 28 is parallel transceiver width for UTMI interface */
  214. #define PORTSCX_PTW 0x10000000
  215. #define PORTSCX_PTW_8BIT 0x00000000
  216. #define PORTSCX_PTW_16BIT 0x10000000
  217. /* bit 31-30 are port transceiver select */
  218. #define PORTSCX_PTS_UTMI 0x00000000
  219. #define PORTSCX_PTS_ULPI 0x80000000
  220. #define PORTSCX_PTS_FSLS 0xC0000000
  221. #define PORTSCX_PTS_BIT_POS 30
  222. /* otgsc Register Bit Masks */
  223. #define OTGSC_CTRL_VUSB_DISCHARGE 0x00000001
  224. #define OTGSC_CTRL_VUSB_CHARGE 0x00000002
  225. #define OTGSC_CTRL_OTG_TERM 0x00000008
  226. #define OTGSC_CTRL_DATA_PULSING 0x00000010
  227. #define OTGSC_STS_USB_ID 0x00000100
  228. #define OTGSC_STS_A_VBUS_VALID 0x00000200
  229. #define OTGSC_STS_A_SESSION_VALID 0x00000400
  230. #define OTGSC_STS_B_SESSION_VALID 0x00000800
  231. #define OTGSC_STS_B_SESSION_END 0x00001000
  232. #define OTGSC_STS_1MS_TOGGLE 0x00002000
  233. #define OTGSC_STS_DATA_PULSING 0x00004000
  234. #define OTGSC_INTSTS_USB_ID 0x00010000
  235. #define OTGSC_INTSTS_A_VBUS_VALID 0x00020000
  236. #define OTGSC_INTSTS_A_SESSION_VALID 0x00040000
  237. #define OTGSC_INTSTS_B_SESSION_VALID 0x00080000
  238. #define OTGSC_INTSTS_B_SESSION_END 0x00100000
  239. #define OTGSC_INTSTS_1MS 0x00200000
  240. #define OTGSC_INTSTS_DATA_PULSING 0x00400000
  241. #define OTGSC_INTR_USB_ID 0x01000000
  242. #define OTGSC_INTR_A_VBUS_VALID 0x02000000
  243. #define OTGSC_INTR_A_SESSION_VALID 0x04000000
  244. #define OTGSC_INTR_B_SESSION_VALID 0x08000000
  245. #define OTGSC_INTR_B_SESSION_END 0x10000000
  246. #define OTGSC_INTR_1MS_TIMER 0x20000000
  247. #define OTGSC_INTR_DATA_PULSING 0x40000000
  248. /* USB MODE Register Bit Masks */
  249. #define USB_MODE_CTRL_MODE_IDLE 0x00000000
  250. #define USB_MODE_CTRL_MODE_DEVICE 0x00000002
  251. #define USB_MODE_CTRL_MODE_HOST 0x00000003
  252. #define USB_MODE_CTRL_MODE_RSV 0x00000001
  253. #define USB_MODE_SETUP_LOCK_OFF 0x00000008
  254. #define USB_MODE_STREAM_DISABLE 0x00000010
  255. /* Endpoint Flush Register */
  256. #define EPFLUSH_TX_OFFSET 0x00010000
  257. #define EPFLUSH_RX_OFFSET 0x00000000
  258. /* Endpoint Setup Status bit masks */
  259. #define EP_SETUP_STATUS_MASK 0x0000003F
  260. #define EP_SETUP_STATUS_EP0 0x00000001
  261. /* ENDPOINTCTRLx Register Bit Masks */
  262. #define EPCTRL_TX_ENABLE 0x00800000
  263. #define EPCTRL_TX_DATA_TOGGLE_RST 0x00400000 /* Not EP0 */
  264. #define EPCTRL_TX_DATA_TOGGLE_INH 0x00200000 /* Not EP0 */
  265. #define EPCTRL_TX_TYPE 0x000C0000
  266. #define EPCTRL_TX_DATA_SOURCE 0x00020000 /* Not EP0 */
  267. #define EPCTRL_TX_EP_STALL 0x00010000
  268. #define EPCTRL_RX_ENABLE 0x00000080
  269. #define EPCTRL_RX_DATA_TOGGLE_RST 0x00000040 /* Not EP0 */
  270. #define EPCTRL_RX_DATA_TOGGLE_INH 0x00000020 /* Not EP0 */
  271. #define EPCTRL_RX_TYPE 0x0000000C
  272. #define EPCTRL_RX_DATA_SINK 0x00000002 /* Not EP0 */
  273. #define EPCTRL_RX_EP_STALL 0x00000001
  274. /* bit 19-18 and 3-2 are endpoint type */
  275. #define EPCTRL_EP_TYPE_CONTROL 0
  276. #define EPCTRL_EP_TYPE_ISO 1
  277. #define EPCTRL_EP_TYPE_BULK 2
  278. #define EPCTRL_EP_TYPE_INTERRUPT 3
  279. #define EPCTRL_TX_EP_TYPE_SHIFT 18
  280. #define EPCTRL_RX_EP_TYPE_SHIFT 2
  281. /* SNOOPn Register Bit Masks */
  282. #define SNOOP_ADDRESS_MASK 0xFFFFF000
  283. #define SNOOP_SIZE_ZERO 0x00 /* snooping disable */
  284. #define SNOOP_SIZE_4KB 0x0B /* 4KB snoop size */
  285. #define SNOOP_SIZE_8KB 0x0C
  286. #define SNOOP_SIZE_16KB 0x0D
  287. #define SNOOP_SIZE_32KB 0x0E
  288. #define SNOOP_SIZE_64KB 0x0F
  289. #define SNOOP_SIZE_128KB 0x10
  290. #define SNOOP_SIZE_256KB 0x11
  291. #define SNOOP_SIZE_512KB 0x12
  292. #define SNOOP_SIZE_1MB 0x13
  293. #define SNOOP_SIZE_2MB 0x14
  294. #define SNOOP_SIZE_4MB 0x15
  295. #define SNOOP_SIZE_8MB 0x16
  296. #define SNOOP_SIZE_16MB 0x17
  297. #define SNOOP_SIZE_32MB 0x18
  298. #define SNOOP_SIZE_64MB 0x19
  299. #define SNOOP_SIZE_128MB 0x1A
  300. #define SNOOP_SIZE_256MB 0x1B
  301. #define SNOOP_SIZE_512MB 0x1C
  302. #define SNOOP_SIZE_1GB 0x1D
  303. #define SNOOP_SIZE_2GB 0x1E /* 2GB snoop size */
  304. /* pri_ctrl Register Bit Masks */
  305. #define PRI_CTRL_PRI_LVL1 0x0000000C
  306. #define PRI_CTRL_PRI_LVL0 0x00000003
  307. /* si_ctrl Register Bit Masks */
  308. #define SI_CTRL_ERR_DISABLE 0x00000010
  309. #define SI_CTRL_IDRC_DISABLE 0x00000008
  310. #define SI_CTRL_RD_SAFE_EN 0x00000004
  311. #define SI_CTRL_RD_PREFETCH_DISABLE 0x00000002
  312. #define SI_CTRL_RD_PREFEFETCH_VAL 0x00000001
  313. /* control Register Bit Masks */
  314. #define USB_CTRL_IOENB 0x00000004
  315. #define USB_CTRL_ULPI_INT0EN 0x00000001
  316. /* Endpoint Queue Head data struct
  317. * Rem: all the variables of qh are LittleEndian Mode
  318. * and NEXT_POINTER_MASK should operate on a LittleEndian, Phy Addr
  319. */
  320. struct ep_queue_head {
  321. u32 max_pkt_length; /* Mult(31-30) , Zlt(29) , Max Pkt len
  322. and IOS(15) */
  323. u32 curr_dtd_ptr; /* Current dTD Pointer(31-5) */
  324. u32 next_dtd_ptr; /* Next dTD Pointer(31-5), T(0) */
  325. u32 size_ioc_int_sts; /* Total bytes (30-16), IOC (15),
  326. MultO(11-10), STS (7-0) */
  327. u32 buff_ptr0; /* Buffer pointer Page 0 (31-12) */
  328. u32 buff_ptr1; /* Buffer pointer Page 1 (31-12) */
  329. u32 buff_ptr2; /* Buffer pointer Page 2 (31-12) */
  330. u32 buff_ptr3; /* Buffer pointer Page 3 (31-12) */
  331. u32 buff_ptr4; /* Buffer pointer Page 4 (31-12) */
  332. u32 res1;
  333. u8 setup_buffer[8]; /* Setup data 8 bytes */
  334. u32 res2[4];
  335. };
  336. /* Endpoint Queue Head Bit Masks */
  337. #define EP_QUEUE_HEAD_MULT_POS 30
  338. #define EP_QUEUE_HEAD_ZLT_SEL 0x20000000
  339. #define EP_QUEUE_HEAD_MAX_PKT_LEN_POS 16
  340. #define EP_QUEUE_HEAD_MAX_PKT_LEN(ep_info) (((ep_info)>>16)&0x07ff)
  341. #define EP_QUEUE_HEAD_IOS 0x00008000
  342. #define EP_QUEUE_HEAD_NEXT_TERMINATE 0x00000001
  343. #define EP_QUEUE_HEAD_IOC 0x00008000
  344. #define EP_QUEUE_HEAD_MULTO 0x00000C00
  345. #define EP_QUEUE_HEAD_STATUS_HALT 0x00000040
  346. #define EP_QUEUE_HEAD_STATUS_ACTIVE 0x00000080
  347. #define EP_QUEUE_CURRENT_OFFSET_MASK 0x00000FFF
  348. #define EP_QUEUE_HEAD_NEXT_POINTER_MASK 0xFFFFFFE0
  349. #define EP_QUEUE_FRINDEX_MASK 0x000007FF
  350. #define EP_MAX_LENGTH_TRANSFER 0x4000
  351. /* Endpoint Transfer Descriptor data struct */
  352. /* Rem: all the variables of td are LittleEndian Mode */
  353. struct ep_td_struct {
  354. u32 next_td_ptr; /* Next TD pointer(31-5), T(0) set
  355. indicate invalid */
  356. u32 size_ioc_sts; /* Total bytes (30-16), IOC (15),
  357. MultO(11-10), STS (7-0) */
  358. u32 buff_ptr0; /* Buffer pointer Page 0 */
  359. u32 buff_ptr1; /* Buffer pointer Page 1 */
  360. u32 buff_ptr2; /* Buffer pointer Page 2 */
  361. u32 buff_ptr3; /* Buffer pointer Page 3 */
  362. u32 buff_ptr4; /* Buffer pointer Page 4 */
  363. u32 res;
  364. /* 32 bytes */
  365. dma_addr_t td_dma; /* dma address for this td */
  366. /* virtual address of next td specified in next_td_ptr */
  367. struct ep_td_struct *next_td_virt;
  368. };
  369. /* Endpoint Transfer Descriptor bit Masks */
  370. #define DTD_NEXT_TERMINATE 0x00000001
  371. #define DTD_IOC 0x00008000
  372. #define DTD_STATUS_ACTIVE 0x00000080
  373. #define DTD_STATUS_HALTED 0x00000040
  374. #define DTD_STATUS_DATA_BUFF_ERR 0x00000020
  375. #define DTD_STATUS_TRANSACTION_ERR 0x00000008
  376. #define DTD_RESERVED_FIELDS 0x80007300
  377. #define DTD_ADDR_MASK 0xFFFFFFE0
  378. #define DTD_PACKET_SIZE 0x7FFF0000
  379. #define DTD_LENGTH_BIT_POS 16
  380. #define DTD_ERROR_MASK (DTD_STATUS_HALTED | \
  381. DTD_STATUS_DATA_BUFF_ERR | \
  382. DTD_STATUS_TRANSACTION_ERR)
  383. /* Alignment requirements; must be a power of two */
  384. #define DTD_ALIGNMENT 0x20
  385. #define QH_ALIGNMENT 2048
  386. /* Controller dma boundary */
  387. #define UDC_DMA_BOUNDARY 0x1000
  388. /* -----------------------------------------------------------------------*/
  389. /* ##### enum data
  390. */
  391. typedef enum {
  392. e_ULPI,
  393. e_UTMI_8BIT,
  394. e_UTMI_16BIT,
  395. e_SERIAL
  396. } e_PhyInterface;
  397. /*-------------------------------------------------------------------------*/
  398. /* ### driver private data
  399. */
  400. struct fsl_req {
  401. struct usb_request req;
  402. struct list_head queue;
  403. /* ep_queue() func will add
  404. a request->queue into a udc_ep->queue 'd tail */
  405. struct fsl_ep *ep;
  406. unsigned mapped:1;
  407. struct ep_td_struct *head, *tail; /* For dTD List
  408. cpu endian Virtual addr */
  409. unsigned int dtd_count;
  410. };
  411. #define REQ_UNCOMPLETE 1
  412. struct fsl_ep {
  413. struct usb_ep ep;
  414. struct list_head queue;
  415. struct fsl_udc *udc;
  416. struct ep_queue_head *qh;
  417. const struct usb_endpoint_descriptor *desc;
  418. struct usb_gadget *gadget;
  419. char name[14];
  420. unsigned stopped:1;
  421. };
  422. #define EP_DIR_IN 1
  423. #define EP_DIR_OUT 0
  424. struct fsl_udc {
  425. struct usb_gadget gadget;
  426. struct usb_gadget_driver *driver;
  427. struct fsl_ep *eps;
  428. unsigned int max_ep;
  429. unsigned int irq;
  430. struct usb_ctrlrequest local_setup_buff;
  431. spinlock_t lock;
  432. struct otg_transceiver *transceiver;
  433. unsigned softconnect:1;
  434. unsigned vbus_active:1;
  435. unsigned stopped:1;
  436. unsigned remote_wakeup:1;
  437. struct ep_queue_head *ep_qh; /* Endpoints Queue-Head */
  438. struct fsl_req *status_req; /* ep0 status request */
  439. struct dma_pool *td_pool; /* dma pool for DTD */
  440. enum fsl_usb2_phy_modes phy_mode;
  441. size_t ep_qh_size; /* size after alignment adjustment*/
  442. dma_addr_t ep_qh_dma; /* dma address of QH */
  443. u32 max_pipes; /* Device max pipes */
  444. u32 max_use_endpts; /* Max endpointes to be used */
  445. u32 bus_reset; /* Device is bus reseting */
  446. u32 resume_state; /* USB state to resume */
  447. u32 usb_state; /* USB current state */
  448. u32 usb_next_state; /* USB next state */
  449. u32 ep0_state; /* Endpoint zero state */
  450. u32 ep0_dir; /* Endpoint zero direction: can be
  451. USB_DIR_IN or USB_DIR_OUT */
  452. u32 usb_sof_count; /* SOF count */
  453. u32 errors; /* USB ERRORs count */
  454. u8 device_address; /* Device USB address */
  455. struct completion *done; /* to make sure release() is done */
  456. };
  457. /*-------------------------------------------------------------------------*/
  458. #ifdef DEBUG
  459. #define DBG(fmt, args...) printk(KERN_DEBUG "[%s] " fmt "\n", \
  460. __FUNCTION__, ## args)
  461. #else
  462. #define DBG(fmt, args...) do{}while(0)
  463. #endif
  464. #if 0
  465. static void dump_msg(const char *label, const u8 * buf, unsigned int length)
  466. {
  467. unsigned int start, num, i;
  468. char line[52], *p;
  469. if (length >= 512)
  470. return;
  471. DBG("%s, length %u:\n", label, length);
  472. start = 0;
  473. while (length > 0) {
  474. num = min(length, 16u);
  475. p = line;
  476. for (i = 0; i < num; ++i) {
  477. if (i == 8)
  478. *p++ = ' ';
  479. sprintf(p, " %02x", buf[i]);
  480. p += 3;
  481. }
  482. *p = 0;
  483. printk(KERN_DEBUG "%6x: %s\n", start, line);
  484. buf += num;
  485. start += num;
  486. length -= num;
  487. }
  488. }
  489. #endif
  490. #ifdef VERBOSE
  491. #define VDBG DBG
  492. #else
  493. #define VDBG(stuff...) do{}while(0)
  494. #endif
  495. #define ERR(stuff...) printk(KERN_ERR "udc: " stuff)
  496. #define WARN(stuff...) printk(KERN_WARNING "udc: " stuff)
  497. #define INFO(stuff...) printk(KERN_INFO "udc: " stuff)
  498. /*-------------------------------------------------------------------------*/
  499. /* ### Add board specific defines here
  500. */
  501. /*
  502. * ### pipe direction macro from device view
  503. */
  504. #define USB_RECV 0 /* OUT EP */
  505. #define USB_SEND 1 /* IN EP */
  506. /*
  507. * ### internal used help routines.
  508. */
  509. #define ep_index(EP) ((EP)->desc->bEndpointAddress&0xF)
  510. #define ep_maxpacket(EP) ((EP)->ep.maxpacket)
  511. #define ep_is_in(EP) ( (ep_index(EP) == 0) ? (EP->udc->ep0_dir == \
  512. USB_DIR_IN ):((EP)->desc->bEndpointAddress \
  513. & USB_DIR_IN)==USB_DIR_IN)
  514. #define get_ep_by_pipe(udc, pipe) ((pipe == 1)? &udc->eps[0]: \
  515. &udc->eps[pipe])
  516. #define get_pipe_by_windex(windex) ((windex & USB_ENDPOINT_NUMBER_MASK) \
  517. * 2 + ((windex & USB_DIR_IN) ? 1 : 0))
  518. #define get_pipe_by_ep(EP) (ep_index(EP) * 2 + ep_is_in(EP))
  519. #endif