fsl_usb2_udc.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Li Yang <leoli@freescale.com>
  5. * Jiang Bo <tanya.jiang@freescale.com>
  6. *
  7. * Description:
  8. * Freescale high-speed USB SOC DR module device controller driver.
  9. * This can be found on MPC8349E/MPC8313E cpus.
  10. * The driver is previously named as mpc_udc. Based on bare board
  11. * code from Dave Liu and Shlomi Gridish.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #undef VERBOSE
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/ioport.h>
  22. #include <linux/types.h>
  23. #include <linux/errno.h>
  24. #include <linux/delay.h>
  25. #include <linux/sched.h>
  26. #include <linux/slab.h>
  27. #include <linux/init.h>
  28. #include <linux/timer.h>
  29. #include <linux/list.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/proc_fs.h>
  32. #include <linux/mm.h>
  33. #include <linux/moduleparam.h>
  34. #include <linux/device.h>
  35. #include <linux/usb/ch9.h>
  36. #include <linux/usb_gadget.h>
  37. #include <linux/usb/otg.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/fsl_devices.h>
  41. #include <linux/dmapool.h>
  42. #include <asm/byteorder.h>
  43. #include <asm/io.h>
  44. #include <asm/irq.h>
  45. #include <asm/system.h>
  46. #include <asm/unaligned.h>
  47. #include <asm/dma.h>
  48. #include <asm/cacheflush.h>
  49. #include "fsl_usb2_udc.h"
  50. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  51. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  52. #define DRIVER_VERSION "Apr 20, 2007"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. static const char driver_name[] = "fsl-usb2-udc";
  55. static const char driver_desc[] = DRIVER_DESC;
  56. volatile static struct usb_dr_device *dr_regs = NULL;
  57. volatile static struct usb_sys_interface *usb_sys_regs = NULL;
  58. /* it is initialized in probe() */
  59. static struct fsl_udc *udc_controller = NULL;
  60. static const struct usb_endpoint_descriptor
  61. fsl_ep0_desc = {
  62. .bLength = USB_DT_ENDPOINT_SIZE,
  63. .bDescriptorType = USB_DT_ENDPOINT,
  64. .bEndpointAddress = 0,
  65. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  66. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  67. };
  68. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state);
  69. static int fsl_udc_resume(struct platform_device *pdev);
  70. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  71. #ifdef CONFIG_PPC32
  72. #define fsl_readl(addr) in_le32(addr)
  73. #define fsl_writel(addr, val32) out_le32(val32, addr)
  74. #else
  75. #define fsl_readl(addr) readl(addr)
  76. #define fsl_writel(addr, val32) writel(addr, val32)
  77. #endif
  78. /********************************************************************
  79. * Internal Used Function
  80. ********************************************************************/
  81. /*-----------------------------------------------------------------
  82. * done() - retire a request; caller blocked irqs
  83. * @status : request status to be set, only works when
  84. * request is still in progress.
  85. *--------------------------------------------------------------*/
  86. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  87. {
  88. struct fsl_udc *udc = NULL;
  89. unsigned char stopped = ep->stopped;
  90. struct ep_td_struct *curr_td, *next_td;
  91. int j;
  92. udc = (struct fsl_udc *)ep->udc;
  93. /* Removed the req from fsl_ep->queue */
  94. list_del_init(&req->queue);
  95. /* req.status should be set as -EINPROGRESS in ep_queue() */
  96. if (req->req.status == -EINPROGRESS)
  97. req->req.status = status;
  98. else
  99. status = req->req.status;
  100. /* Free dtd for the request */
  101. next_td = req->head;
  102. for (j = 0; j < req->dtd_count; j++) {
  103. curr_td = next_td;
  104. if (j != req->dtd_count - 1) {
  105. next_td = curr_td->next_td_virt;
  106. }
  107. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  108. }
  109. if (req->mapped) {
  110. dma_unmap_single(ep->udc->gadget.dev.parent,
  111. req->req.dma, req->req.length,
  112. ep_is_in(ep)
  113. ? DMA_TO_DEVICE
  114. : DMA_FROM_DEVICE);
  115. req->req.dma = DMA_ADDR_INVALID;
  116. req->mapped = 0;
  117. } else
  118. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  119. req->req.dma, req->req.length,
  120. ep_is_in(ep)
  121. ? DMA_TO_DEVICE
  122. : DMA_FROM_DEVICE);
  123. if (status && (status != -ESHUTDOWN))
  124. VDBG("complete %s req %p stat %d len %u/%u",
  125. ep->ep.name, &req->req, status,
  126. req->req.actual, req->req.length);
  127. ep->stopped = 1;
  128. spin_unlock(&ep->udc->lock);
  129. /* complete() is from gadget layer,
  130. * eg fsg->bulk_in_complete() */
  131. if (req->req.complete)
  132. req->req.complete(&ep->ep, &req->req);
  133. spin_lock(&ep->udc->lock);
  134. ep->stopped = stopped;
  135. }
  136. /*-----------------------------------------------------------------
  137. * nuke(): delete all requests related to this ep
  138. * called with spinlock held
  139. *--------------------------------------------------------------*/
  140. static void nuke(struct fsl_ep *ep, int status)
  141. {
  142. ep->stopped = 1;
  143. /* Flush fifo */
  144. fsl_ep_fifo_flush(&ep->ep);
  145. /* Whether this eq has request linked */
  146. while (!list_empty(&ep->queue)) {
  147. struct fsl_req *req = NULL;
  148. req = list_entry(ep->queue.next, struct fsl_req, queue);
  149. done(ep, req, status);
  150. }
  151. }
  152. /*------------------------------------------------------------------
  153. Internal Hardware related function
  154. ------------------------------------------------------------------*/
  155. static int dr_controller_setup(struct fsl_udc *udc)
  156. {
  157. unsigned int tmp = 0, portctrl = 0, ctrl = 0;
  158. unsigned long timeout;
  159. #define FSL_UDC_RESET_TIMEOUT 1000
  160. /* before here, make sure dr_regs has been initialized */
  161. if (!udc)
  162. return -EINVAL;
  163. /* Stop and reset the usb controller */
  164. tmp = fsl_readl(&dr_regs->usbcmd);
  165. tmp &= ~USB_CMD_RUN_STOP;
  166. fsl_writel(tmp, &dr_regs->usbcmd);
  167. tmp = fsl_readl(&dr_regs->usbcmd);
  168. tmp |= USB_CMD_CTRL_RESET;
  169. fsl_writel(tmp, &dr_regs->usbcmd);
  170. /* Wait for reset to complete */
  171. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  172. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  173. if (time_after(jiffies, timeout)) {
  174. ERR("udc reset timeout! \n");
  175. return -ETIMEDOUT;
  176. }
  177. cpu_relax();
  178. }
  179. /* Set the controller as device mode */
  180. tmp = fsl_readl(&dr_regs->usbmode);
  181. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  182. /* Disable Setup Lockout */
  183. tmp |= USB_MODE_SETUP_LOCK_OFF;
  184. fsl_writel(tmp, &dr_regs->usbmode);
  185. /* Clear the setup status */
  186. fsl_writel(0, &dr_regs->usbsts);
  187. tmp = udc->ep_qh_dma;
  188. tmp &= USB_EP_LIST_ADDRESS_MASK;
  189. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  190. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  191. (int)udc->ep_qh, (int)tmp,
  192. fsl_readl(&dr_regs->endpointlistaddr));
  193. /* Config PHY interface */
  194. portctrl = fsl_readl(&dr_regs->portsc1);
  195. portctrl &= ~PORTSCX_PHY_TYPE_SEL;
  196. switch (udc->phy_mode) {
  197. case FSL_USB2_PHY_ULPI:
  198. portctrl |= PORTSCX_PTS_ULPI;
  199. break;
  200. case FSL_USB2_PHY_UTMI:
  201. case FSL_USB2_PHY_UTMI_WIDE:
  202. portctrl |= PORTSCX_PTS_UTMI;
  203. break;
  204. case FSL_USB2_PHY_SERIAL:
  205. portctrl |= PORTSCX_PTS_FSLS;
  206. break;
  207. default:
  208. return -EINVAL;
  209. }
  210. fsl_writel(portctrl, &dr_regs->portsc1);
  211. /* Config control enable i/o output, cpu endian register */
  212. ctrl = __raw_readl(&usb_sys_regs->control);
  213. ctrl |= USB_CTRL_IOENB;
  214. __raw_writel(ctrl, &usb_sys_regs->control);
  215. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  216. /* Turn on cache snooping hardware, since some PowerPC platforms
  217. * wholly rely on hardware to deal with cache coherent. */
  218. /* Setup Snooping for all the 4GB space */
  219. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  220. __raw_writel(tmp, &usb_sys_regs->snoop1);
  221. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  222. __raw_writel(tmp, &usb_sys_regs->snoop2);
  223. #endif
  224. return 0;
  225. }
  226. /* Enable DR irq and set controller to run state */
  227. static void dr_controller_run(struct fsl_udc *udc)
  228. {
  229. u32 temp;
  230. /* Enable DR irq reg */
  231. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  232. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  233. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  234. fsl_writel(temp, &dr_regs->usbintr);
  235. /* Clear stopped bit */
  236. udc->stopped = 0;
  237. /* Set the controller as device mode */
  238. temp = fsl_readl(&dr_regs->usbmode);
  239. temp |= USB_MODE_CTRL_MODE_DEVICE;
  240. fsl_writel(temp, &dr_regs->usbmode);
  241. /* Set controller to Run */
  242. temp = fsl_readl(&dr_regs->usbcmd);
  243. temp |= USB_CMD_RUN_STOP;
  244. fsl_writel(temp, &dr_regs->usbcmd);
  245. return;
  246. }
  247. static void dr_controller_stop(struct fsl_udc *udc)
  248. {
  249. unsigned int tmp;
  250. /* disable all INTR */
  251. fsl_writel(0, &dr_regs->usbintr);
  252. /* Set stopped bit for isr */
  253. udc->stopped = 1;
  254. /* disable IO output */
  255. /* usb_sys_regs->control = 0; */
  256. /* set controller to Stop */
  257. tmp = fsl_readl(&dr_regs->usbcmd);
  258. tmp &= ~USB_CMD_RUN_STOP;
  259. fsl_writel(tmp, &dr_regs->usbcmd);
  260. return;
  261. }
  262. void dr_ep_setup(unsigned char ep_num, unsigned char dir, unsigned char ep_type)
  263. {
  264. unsigned int tmp_epctrl = 0;
  265. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  266. if (dir) {
  267. if (ep_num)
  268. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  269. tmp_epctrl |= EPCTRL_TX_ENABLE;
  270. tmp_epctrl |= ((unsigned int)(ep_type)
  271. << EPCTRL_TX_EP_TYPE_SHIFT);
  272. } else {
  273. if (ep_num)
  274. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  275. tmp_epctrl |= EPCTRL_RX_ENABLE;
  276. tmp_epctrl |= ((unsigned int)(ep_type)
  277. << EPCTRL_RX_EP_TYPE_SHIFT);
  278. }
  279. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  280. }
  281. static void
  282. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  283. {
  284. u32 tmp_epctrl = 0;
  285. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  286. if (value) {
  287. /* set the stall bit */
  288. if (dir)
  289. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  290. else
  291. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  292. } else {
  293. /* clear the stall bit and reset data toggle */
  294. if (dir) {
  295. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  296. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  297. } else {
  298. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  299. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  300. }
  301. }
  302. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  303. }
  304. /* Get stall status of a specific ep
  305. Return: 0: not stalled; 1:stalled */
  306. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  307. {
  308. u32 epctrl;
  309. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  310. if (dir)
  311. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  312. else
  313. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  314. }
  315. /********************************************************************
  316. Internal Structure Build up functions
  317. ********************************************************************/
  318. /*------------------------------------------------------------------
  319. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  320. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  321. * @mult: Mult field
  322. ------------------------------------------------------------------*/
  323. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  324. unsigned char dir, unsigned char ep_type,
  325. unsigned int max_pkt_len,
  326. unsigned int zlt, unsigned char mult)
  327. {
  328. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  329. unsigned int tmp = 0;
  330. /* set the Endpoint Capabilites in QH */
  331. switch (ep_type) {
  332. case USB_ENDPOINT_XFER_CONTROL:
  333. /* Interrupt On Setup (IOS). for control ep */
  334. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  335. | EP_QUEUE_HEAD_IOS;
  336. break;
  337. case USB_ENDPOINT_XFER_ISOC:
  338. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  339. | (mult << EP_QUEUE_HEAD_MULT_POS);
  340. break;
  341. case USB_ENDPOINT_XFER_BULK:
  342. case USB_ENDPOINT_XFER_INT:
  343. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  344. break;
  345. default:
  346. VDBG("error ep type is %d", ep_type);
  347. return;
  348. }
  349. if (zlt)
  350. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  351. p_QH->max_pkt_length = cpu_to_le32(tmp);
  352. return;
  353. }
  354. /* Setup qh structure and ep register for ep0. */
  355. static void ep0_setup(struct fsl_udc *udc)
  356. {
  357. /* the intialization of an ep includes: fields in QH, Regs,
  358. * fsl_ep struct */
  359. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  360. USB_MAX_CTRL_PAYLOAD, 0, 0);
  361. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  362. USB_MAX_CTRL_PAYLOAD, 0, 0);
  363. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  364. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  365. return;
  366. }
  367. /***********************************************************************
  368. Endpoint Management Functions
  369. ***********************************************************************/
  370. /*-------------------------------------------------------------------------
  371. * when configurations are set, or when interface settings change
  372. * for example the do_set_interface() in gadget layer,
  373. * the driver will enable or disable the relevant endpoints
  374. * ep0 doesn't use this routine. It is always enabled.
  375. -------------------------------------------------------------------------*/
  376. static int fsl_ep_enable(struct usb_ep *_ep,
  377. const struct usb_endpoint_descriptor *desc)
  378. {
  379. struct fsl_udc *udc = NULL;
  380. struct fsl_ep *ep = NULL;
  381. unsigned short max = 0;
  382. unsigned char mult = 0, zlt;
  383. int retval = -EINVAL;
  384. unsigned long flags = 0;
  385. ep = container_of(_ep, struct fsl_ep, ep);
  386. /* catch various bogus parameters */
  387. if (!_ep || !desc || ep->desc
  388. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  389. return -EINVAL;
  390. udc = ep->udc;
  391. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  392. return -ESHUTDOWN;
  393. max = le16_to_cpu(desc->wMaxPacketSize);
  394. /* Disable automatic zlp generation. Driver is reponsible to indicate
  395. * explicitly through req->req.zero. This is needed to enable multi-td
  396. * request. */
  397. zlt = 1;
  398. /* Assume the max packet size from gadget is always correct */
  399. switch (desc->bmAttributes & 0x03) {
  400. case USB_ENDPOINT_XFER_CONTROL:
  401. case USB_ENDPOINT_XFER_BULK:
  402. case USB_ENDPOINT_XFER_INT:
  403. /* mult = 0. Execute N Transactions as demonstrated by
  404. * the USB variable length packet protocol where N is
  405. * computed using the Maximum Packet Length (dQH) and
  406. * the Total Bytes field (dTD) */
  407. mult = 0;
  408. break;
  409. case USB_ENDPOINT_XFER_ISOC:
  410. /* Calculate transactions needed for high bandwidth iso */
  411. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  412. max = max & 0x8ff; /* bit 0~10 */
  413. /* 3 transactions at most */
  414. if (mult > 3)
  415. goto en_done;
  416. break;
  417. default:
  418. goto en_done;
  419. }
  420. spin_lock_irqsave(&udc->lock, flags);
  421. ep->ep.maxpacket = max;
  422. ep->desc = desc;
  423. ep->stopped = 0;
  424. /* Controller related setup */
  425. /* Init EPx Queue Head (Ep Capabilites field in QH
  426. * according to max, zlt, mult) */
  427. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  428. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  429. ? USB_SEND : USB_RECV),
  430. (unsigned char) (desc->bmAttributes
  431. & USB_ENDPOINT_XFERTYPE_MASK),
  432. max, zlt, mult);
  433. /* Init endpoint ctrl register */
  434. dr_ep_setup((unsigned char) ep_index(ep),
  435. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  436. ? USB_SEND : USB_RECV),
  437. (unsigned char) (desc->bmAttributes
  438. & USB_ENDPOINT_XFERTYPE_MASK));
  439. spin_unlock_irqrestore(&udc->lock, flags);
  440. retval = 0;
  441. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  442. ep->desc->bEndpointAddress & 0x0f,
  443. (desc->bEndpointAddress & USB_DIR_IN)
  444. ? "in" : "out", max);
  445. en_done:
  446. return retval;
  447. }
  448. /*---------------------------------------------------------------------
  449. * @ep : the ep being unconfigured. May not be ep0
  450. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  451. *---------------------------------------------------------------------*/
  452. static int fsl_ep_disable(struct usb_ep *_ep)
  453. {
  454. struct fsl_udc *udc = NULL;
  455. struct fsl_ep *ep = NULL;
  456. unsigned long flags = 0;
  457. u32 epctrl;
  458. int ep_num;
  459. ep = container_of(_ep, struct fsl_ep, ep);
  460. if (!_ep || !ep->desc) {
  461. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  462. return -EINVAL;
  463. }
  464. /* disable ep on controller */
  465. ep_num = ep_index(ep);
  466. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  467. if (ep_is_in(ep))
  468. epctrl &= ~EPCTRL_TX_ENABLE;
  469. else
  470. epctrl &= ~EPCTRL_RX_ENABLE;
  471. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  472. udc = (struct fsl_udc *)ep->udc;
  473. spin_lock_irqsave(&udc->lock, flags);
  474. /* nuke all pending requests (does flush) */
  475. nuke(ep, -ESHUTDOWN);
  476. ep->desc = 0;
  477. ep->stopped = 1;
  478. spin_unlock_irqrestore(&udc->lock, flags);
  479. VDBG("disabled %s OK", _ep->name);
  480. return 0;
  481. }
  482. /*---------------------------------------------------------------------
  483. * allocate a request object used by this endpoint
  484. * the main operation is to insert the req->queue to the eq->queue
  485. * Returns the request, or null if one could not be allocated
  486. *---------------------------------------------------------------------*/
  487. static struct usb_request *
  488. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  489. {
  490. struct fsl_req *req = NULL;
  491. req = kzalloc(sizeof *req, gfp_flags);
  492. if (!req)
  493. return NULL;
  494. req->req.dma = DMA_ADDR_INVALID;
  495. INIT_LIST_HEAD(&req->queue);
  496. return &req->req;
  497. }
  498. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  499. {
  500. struct fsl_req *req = NULL;
  501. req = container_of(_req, struct fsl_req, req);
  502. if (_req)
  503. kfree(req);
  504. }
  505. /*------------------------------------------------------------------
  506. * Allocate an I/O buffer
  507. *---------------------------------------------------------------------*/
  508. static void *fsl_alloc_buffer(struct usb_ep *_ep, unsigned bytes,
  509. dma_addr_t *dma, gfp_t gfp_flags)
  510. {
  511. struct fsl_ep *ep;
  512. if (!_ep)
  513. return NULL;
  514. ep = container_of(_ep, struct fsl_ep, ep);
  515. return dma_alloc_coherent(ep->udc->gadget.dev.parent,
  516. bytes, dma, gfp_flags);
  517. }
  518. /*------------------------------------------------------------------
  519. * frees an i/o buffer
  520. *---------------------------------------------------------------------*/
  521. static void fsl_free_buffer(struct usb_ep *_ep, void *buf,
  522. dma_addr_t dma, unsigned bytes)
  523. {
  524. struct fsl_ep *ep;
  525. if (!_ep)
  526. return NULL;
  527. ep = container_of(_ep, struct fsl_ep, ep);
  528. dma_free_coherent(ep->udc->gadget.dev.parent, bytes, buf, dma);
  529. }
  530. /*-------------------------------------------------------------------------*/
  531. static int fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  532. {
  533. int i = ep_index(ep) * 2 + ep_is_in(ep);
  534. u32 temp, bitmask, tmp_stat;
  535. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  536. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  537. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  538. bitmask = ep_is_in(ep)
  539. ? (1 << (ep_index(ep) + 16))
  540. : (1 << (ep_index(ep)));
  541. /* check if the pipe is empty */
  542. if (!(list_empty(&ep->queue))) {
  543. /* Add td to the end */
  544. struct fsl_req *lastreq;
  545. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  546. lastreq->tail->next_td_ptr =
  547. cpu_to_le32(req->head->td_dma & DTD_ADDR_MASK);
  548. /* Read prime bit, if 1 goto done */
  549. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  550. goto out;
  551. do {
  552. /* Set ATDTW bit in USBCMD */
  553. temp = fsl_readl(&dr_regs->usbcmd);
  554. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  555. /* Read correct status bit */
  556. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  557. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  558. /* Write ATDTW bit to 0 */
  559. temp = fsl_readl(&dr_regs->usbcmd);
  560. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  561. if (tmp_stat)
  562. goto out;
  563. }
  564. /* Write dQH next pointer and terminate bit to 0 */
  565. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  566. dQH->next_dtd_ptr = cpu_to_le32(temp);
  567. /* Clear active and halt bit */
  568. temp = cpu_to_le32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  569. | EP_QUEUE_HEAD_STATUS_HALT));
  570. dQH->size_ioc_int_sts &= temp;
  571. /* Prime endpoint by writing 1 to ENDPTPRIME */
  572. temp = ep_is_in(ep)
  573. ? (1 << (ep_index(ep) + 16))
  574. : (1 << (ep_index(ep)));
  575. fsl_writel(temp, &dr_regs->endpointprime);
  576. out:
  577. return 0;
  578. }
  579. /* Fill in the dTD structure
  580. * @req: request that the transfer belongs to
  581. * @length: return actually data length of the dTD
  582. * @dma: return dma address of the dTD
  583. * @is_last: return flag if it is the last dTD of the request
  584. * return: pointer to the built dTD */
  585. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  586. dma_addr_t *dma, int *is_last)
  587. {
  588. u32 swap_temp;
  589. struct ep_td_struct *dtd;
  590. /* how big will this transfer be? */
  591. *length = min(req->req.length - req->req.actual,
  592. (unsigned)EP_MAX_LENGTH_TRANSFER);
  593. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  594. if (dtd == NULL)
  595. return dtd;
  596. dtd->td_dma = *dma;
  597. /* Clear reserved field */
  598. swap_temp = cpu_to_le32(dtd->size_ioc_sts);
  599. swap_temp &= ~DTD_RESERVED_FIELDS;
  600. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  601. /* Init all of buffer page pointers */
  602. swap_temp = (u32) (req->req.dma + req->req.actual);
  603. dtd->buff_ptr0 = cpu_to_le32(swap_temp);
  604. dtd->buff_ptr1 = cpu_to_le32(swap_temp + 0x1000);
  605. dtd->buff_ptr2 = cpu_to_le32(swap_temp + 0x2000);
  606. dtd->buff_ptr3 = cpu_to_le32(swap_temp + 0x3000);
  607. dtd->buff_ptr4 = cpu_to_le32(swap_temp + 0x4000);
  608. req->req.actual += *length;
  609. /* zlp is needed if req->req.zero is set */
  610. if (req->req.zero) {
  611. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  612. *is_last = 1;
  613. else
  614. *is_last = 0;
  615. } else if (req->req.length == req->req.actual)
  616. *is_last = 1;
  617. else
  618. *is_last = 0;
  619. if ((*is_last) == 0)
  620. VDBG("multi-dtd request!\n");
  621. /* Fill in the transfer size; set active bit */
  622. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  623. /* Enable interrupt for the last dtd of a request */
  624. if (*is_last && !req->req.no_interrupt)
  625. swap_temp |= DTD_IOC;
  626. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  627. mb();
  628. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  629. return dtd;
  630. }
  631. /* Generate dtd chain for a request */
  632. static int fsl_req_to_dtd(struct fsl_req *req)
  633. {
  634. unsigned count;
  635. int is_last;
  636. int is_first =1;
  637. struct ep_td_struct *last_dtd = NULL, *dtd;
  638. dma_addr_t dma;
  639. do {
  640. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  641. if (dtd == NULL)
  642. return -ENOMEM;
  643. if (is_first) {
  644. is_first = 0;
  645. req->head = dtd;
  646. } else {
  647. last_dtd->next_td_ptr = cpu_to_le32(dma);
  648. last_dtd->next_td_virt = dtd;
  649. }
  650. last_dtd = dtd;
  651. req->dtd_count++;
  652. } while (!is_last);
  653. dtd->next_td_ptr = cpu_to_le32(DTD_NEXT_TERMINATE);
  654. req->tail = dtd;
  655. return 0;
  656. }
  657. /* queues (submits) an I/O request to an endpoint */
  658. static int
  659. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  660. {
  661. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  662. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  663. struct fsl_udc *udc;
  664. unsigned long flags;
  665. int is_iso = 0;
  666. /* catch various bogus parameters */
  667. if (!_req || !req->req.complete || !req->req.buf
  668. || !list_empty(&req->queue)) {
  669. VDBG("%s, bad params\n", __FUNCTION__);
  670. return -EINVAL;
  671. }
  672. if (!_ep || (!ep->desc && ep_index(ep))) {
  673. VDBG("%s, bad ep\n", __FUNCTION__);
  674. return -EINVAL;
  675. }
  676. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  677. if (req->req.length > ep->ep.maxpacket)
  678. return -EMSGSIZE;
  679. is_iso = 1;
  680. }
  681. udc = ep->udc;
  682. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  683. return -ESHUTDOWN;
  684. req->ep = ep;
  685. /* map virtual address to hardware */
  686. if (req->req.dma == DMA_ADDR_INVALID) {
  687. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  688. req->req.buf,
  689. req->req.length, ep_is_in(ep)
  690. ? DMA_TO_DEVICE
  691. : DMA_FROM_DEVICE);
  692. req->mapped = 1;
  693. } else {
  694. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  695. req->req.dma, req->req.length,
  696. ep_is_in(ep)
  697. ? DMA_TO_DEVICE
  698. : DMA_FROM_DEVICE);
  699. req->mapped = 0;
  700. }
  701. req->req.status = -EINPROGRESS;
  702. req->req.actual = 0;
  703. req->dtd_count = 0;
  704. spin_lock_irqsave(&udc->lock, flags);
  705. /* build dtds and push them to device queue */
  706. if (!fsl_req_to_dtd(req)) {
  707. fsl_queue_td(ep, req);
  708. } else {
  709. spin_unlock_irqrestore(&udc->lock, flags);
  710. return -ENOMEM;
  711. }
  712. /* Update ep0 state */
  713. if ((ep_index(ep) == 0))
  714. udc->ep0_state = DATA_STATE_XMIT;
  715. /* irq handler advances the queue */
  716. if (req != NULL)
  717. list_add_tail(&req->queue, &ep->queue);
  718. spin_unlock_irqrestore(&udc->lock, flags);
  719. return 0;
  720. }
  721. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  722. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  723. {
  724. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  725. struct fsl_req *req;
  726. unsigned long flags;
  727. int ep_num, stopped, ret = 0;
  728. u32 epctrl;
  729. if (!_ep || !_req)
  730. return -EINVAL;
  731. spin_lock_irqsave(&ep->udc->lock, flags);
  732. stopped = ep->stopped;
  733. /* Stop the ep before we deal with the queue */
  734. ep->stopped = 1;
  735. ep_num = ep_index(ep);
  736. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  737. if (ep_is_in(ep))
  738. epctrl &= ~EPCTRL_TX_ENABLE;
  739. else
  740. epctrl &= ~EPCTRL_RX_ENABLE;
  741. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  742. /* make sure it's actually queued on this endpoint */
  743. list_for_each_entry(req, &ep->queue, queue) {
  744. if (&req->req == _req)
  745. break;
  746. }
  747. if (&req->req != _req) {
  748. ret = -EINVAL;
  749. goto out;
  750. }
  751. /* The request is in progress, or completed but not dequeued */
  752. if (ep->queue.next == &req->queue) {
  753. _req->status = -ECONNRESET;
  754. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  755. /* The request isn't the last request in this ep queue */
  756. if (req->queue.next != &ep->queue) {
  757. struct ep_queue_head *qh;
  758. struct fsl_req *next_req;
  759. qh = ep->qh;
  760. next_req = list_entry(req->queue.next, struct fsl_req,
  761. queue);
  762. /* Point the QH to the first TD of next request */
  763. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  764. }
  765. /* The request hasn't been processed, patch up the TD chain */
  766. } else {
  767. struct fsl_req *prev_req;
  768. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  769. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  770. &prev_req->tail->next_td_ptr);
  771. }
  772. done(ep, req, -ECONNRESET);
  773. /* Enable EP */
  774. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  775. if (ep_is_in(ep))
  776. epctrl |= EPCTRL_TX_ENABLE;
  777. else
  778. epctrl |= EPCTRL_RX_ENABLE;
  779. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  780. ep->stopped = stopped;
  781. spin_unlock_irqrestore(&ep->udc->lock, flags);
  782. return ret;
  783. }
  784. /*-------------------------------------------------------------------------*/
  785. /*-----------------------------------------------------------------
  786. * modify the endpoint halt feature
  787. * @ep: the non-isochronous endpoint being stalled
  788. * @value: 1--set halt 0--clear halt
  789. * Returns zero, or a negative error code.
  790. *----------------------------------------------------------------*/
  791. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  792. {
  793. struct fsl_ep *ep = NULL;
  794. unsigned long flags = 0;
  795. int status = -EOPNOTSUPP; /* operation not supported */
  796. unsigned char ep_dir = 0, ep_num = 0;
  797. struct fsl_udc *udc = NULL;
  798. ep = container_of(_ep, struct fsl_ep, ep);
  799. udc = ep->udc;
  800. if (!_ep || !ep->desc) {
  801. status = -EINVAL;
  802. goto out;
  803. }
  804. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  805. status = -EOPNOTSUPP;
  806. goto out;
  807. }
  808. /* Attempt to halt IN ep will fail if any transfer requests
  809. * are still queue */
  810. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  811. status = -EAGAIN;
  812. goto out;
  813. }
  814. status = 0;
  815. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  816. ep_num = (unsigned char)(ep_index(ep));
  817. spin_lock_irqsave(&ep->udc->lock, flags);
  818. dr_ep_change_stall(ep_num, ep_dir, value);
  819. spin_unlock_irqrestore(&ep->udc->lock, flags);
  820. if (ep_index(ep) == 0) {
  821. udc->ep0_state = WAIT_FOR_SETUP;
  822. udc->ep0_dir = 0;
  823. }
  824. out:
  825. VDBG(" %s %s halt stat %d", ep->ep.name,
  826. value ? "set" : "clear", status);
  827. return status;
  828. }
  829. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  830. {
  831. struct fsl_ep *ep;
  832. int ep_num, ep_dir;
  833. u32 bits;
  834. unsigned long timeout;
  835. #define FSL_UDC_FLUSH_TIMEOUT 1000
  836. if (!_ep) {
  837. return;
  838. } else {
  839. ep = container_of(_ep, struct fsl_ep, ep);
  840. if (!ep->desc)
  841. return;
  842. }
  843. ep_num = ep_index(ep);
  844. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  845. if (ep_num == 0)
  846. bits = (1 << 16) | 1;
  847. else if (ep_dir == USB_SEND)
  848. bits = 1 << (16 + ep_num);
  849. else
  850. bits = 1 << ep_num;
  851. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  852. do {
  853. fsl_writel(bits, &dr_regs->endptflush);
  854. /* Wait until flush complete */
  855. while (fsl_readl(&dr_regs->endptflush)) {
  856. if (time_after(jiffies, timeout)) {
  857. ERR("ep flush timeout\n");
  858. return;
  859. }
  860. cpu_relax();
  861. }
  862. /* See if we need to flush again */
  863. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  864. }
  865. static struct usb_ep_ops fsl_ep_ops = {
  866. .enable = fsl_ep_enable,
  867. .disable = fsl_ep_disable,
  868. .alloc_request = fsl_alloc_request,
  869. .free_request = fsl_free_request,
  870. .alloc_buffer = fsl_alloc_buffer,
  871. .free_buffer = fsl_free_buffer,
  872. .queue = fsl_ep_queue,
  873. .dequeue = fsl_ep_dequeue,
  874. .set_halt = fsl_ep_set_halt,
  875. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  876. };
  877. /*-------------------------------------------------------------------------
  878. Gadget Driver Layer Operations
  879. -------------------------------------------------------------------------*/
  880. /*----------------------------------------------------------------------
  881. * Get the current frame number (from DR frame_index Reg )
  882. *----------------------------------------------------------------------*/
  883. static int fsl_get_frame(struct usb_gadget *gadget)
  884. {
  885. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  886. }
  887. /*-----------------------------------------------------------------------
  888. * Tries to wake up the host connected to this gadget
  889. -----------------------------------------------------------------------*/
  890. static int fsl_wakeup(struct usb_gadget *gadget)
  891. {
  892. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  893. u32 portsc;
  894. /* Remote wakeup feature not enabled by host */
  895. if (!udc->remote_wakeup)
  896. return -ENOTSUPP;
  897. portsc = fsl_readl(&dr_regs->portsc1);
  898. /* not suspended? */
  899. if (!(portsc & PORTSCX_PORT_SUSPEND))
  900. return 0;
  901. /* trigger force resume */
  902. portsc |= PORTSCX_PORT_FORCE_RESUME;
  903. fsl_writel(portsc, &dr_regs->portsc1);
  904. return 0;
  905. }
  906. static int can_pullup(struct fsl_udc *udc)
  907. {
  908. return udc->driver && udc->softconnect && udc->vbus_active;
  909. }
  910. /* Notify controller that VBUS is powered, Called by whatever
  911. detects VBUS sessions */
  912. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  913. {
  914. struct fsl_udc *udc;
  915. unsigned long flags;
  916. udc = container_of(gadget, struct fsl_udc, gadget);
  917. spin_lock_irqsave(&udc->lock, flags);
  918. VDBG("VBUS %s\n", is_active ? "on" : "off");
  919. udc->vbus_active = (is_active != 0);
  920. if (can_pullup(udc))
  921. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  922. &dr_regs->usbcmd);
  923. else
  924. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  925. &dr_regs->usbcmd);
  926. spin_unlock_irqrestore(&udc->lock, flags);
  927. return 0;
  928. }
  929. /* constrain controller's VBUS power usage
  930. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  931. * reporting how much power the device may consume. For example, this
  932. * could affect how quickly batteries are recharged.
  933. *
  934. * Returns zero on success, else negative errno.
  935. */
  936. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  937. {
  938. #ifdef CONFIG_USB_OTG
  939. struct fsl_udc *udc;
  940. udc = container_of(gadget, struct fsl_udc, gadget);
  941. if (udc->transceiver)
  942. return otg_set_power(udc->transceiver, mA);
  943. #endif
  944. return -ENOTSUPP;
  945. }
  946. /* Change Data+ pullup status
  947. * this func is used by usb_gadget_connect/disconnet
  948. */
  949. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  950. {
  951. struct fsl_udc *udc;
  952. udc = container_of(gadget, struct fsl_udc, gadget);
  953. udc->softconnect = (is_on != 0);
  954. if (can_pullup(udc))
  955. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  956. &dr_regs->usbcmd);
  957. else
  958. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  959. &dr_regs->usbcmd);
  960. return 0;
  961. }
  962. /* defined in usb_gadget.h */
  963. static struct usb_gadget_ops fsl_gadget_ops = {
  964. .get_frame = fsl_get_frame,
  965. .wakeup = fsl_wakeup,
  966. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  967. .vbus_session = fsl_vbus_session,
  968. .vbus_draw = fsl_vbus_draw,
  969. .pullup = fsl_pullup,
  970. };
  971. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  972. on new transaction */
  973. static void ep0stall(struct fsl_udc *udc)
  974. {
  975. u32 tmp;
  976. /* must set tx and rx to stall at the same time */
  977. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  978. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  979. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  980. udc->ep0_state = WAIT_FOR_SETUP;
  981. udc->ep0_dir = 0;
  982. }
  983. /* Prime a status phase for ep0 */
  984. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  985. {
  986. struct fsl_req *req = udc->status_req;
  987. struct fsl_ep *ep;
  988. int status = 0;
  989. if (direction == EP_DIR_IN)
  990. udc->ep0_dir = USB_DIR_IN;
  991. else
  992. udc->ep0_dir = USB_DIR_OUT;
  993. ep = &udc->eps[0];
  994. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  995. req->ep = ep;
  996. req->req.length = 0;
  997. req->req.status = -EINPROGRESS;
  998. req->req.actual = 0;
  999. req->req.complete = NULL;
  1000. req->dtd_count = 0;
  1001. if (fsl_req_to_dtd(req) == 0)
  1002. status = fsl_queue_td(ep, req);
  1003. else
  1004. return -ENOMEM;
  1005. if (status)
  1006. ERR("Can't queue ep0 status request \n");
  1007. list_add_tail(&req->queue, &ep->queue);
  1008. return status;
  1009. }
  1010. static inline int udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  1011. {
  1012. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  1013. if (!ep->name)
  1014. return 0;
  1015. nuke(ep, -ESHUTDOWN);
  1016. return 0;
  1017. }
  1018. /*
  1019. * ch9 Set address
  1020. */
  1021. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  1022. {
  1023. /* Save the new address to device struct */
  1024. udc->device_address = (u8) value;
  1025. /* Update usb state */
  1026. udc->usb_state = USB_STATE_ADDRESS;
  1027. /* Status phase */
  1028. if (ep0_prime_status(udc, EP_DIR_IN))
  1029. ep0stall(udc);
  1030. }
  1031. /*
  1032. * ch9 Get status
  1033. */
  1034. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  1035. u16 index, u16 length)
  1036. {
  1037. u16 tmp = 0; /* Status, cpu endian */
  1038. struct fsl_req *req;
  1039. struct fsl_ep *ep;
  1040. int status = 0;
  1041. ep = &udc->eps[0];
  1042. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1043. /* Get device status */
  1044. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1045. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1046. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1047. /* Get interface status */
  1048. /* We don't have interface information in udc driver */
  1049. tmp = 0;
  1050. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1051. /* Get endpoint status */
  1052. struct fsl_ep *target_ep;
  1053. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1054. /* stall if endpoint doesn't exist */
  1055. if (!target_ep->desc)
  1056. goto stall;
  1057. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1058. << USB_ENDPOINT_HALT;
  1059. }
  1060. udc->ep0_dir = USB_DIR_IN;
  1061. /* Borrow the per device status_req */
  1062. req = udc->status_req;
  1063. /* Fill in the reqest structure */
  1064. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1065. req->ep = ep;
  1066. req->req.length = 2;
  1067. req->req.status = -EINPROGRESS;
  1068. req->req.actual = 0;
  1069. req->req.complete = NULL;
  1070. req->dtd_count = 0;
  1071. /* prime the data phase */
  1072. if ((fsl_req_to_dtd(req) == 0))
  1073. status = fsl_queue_td(ep, req);
  1074. else /* no mem */
  1075. goto stall;
  1076. if (status) {
  1077. ERR("Can't respond to getstatus request \n");
  1078. goto stall;
  1079. }
  1080. list_add_tail(&req->queue, &ep->queue);
  1081. udc->ep0_state = DATA_STATE_XMIT;
  1082. return;
  1083. stall:
  1084. ep0stall(udc);
  1085. }
  1086. static void setup_received_irq(struct fsl_udc *udc,
  1087. struct usb_ctrlrequest *setup)
  1088. {
  1089. u16 wValue = le16_to_cpu(setup->wValue);
  1090. u16 wIndex = le16_to_cpu(setup->wIndex);
  1091. u16 wLength = le16_to_cpu(setup->wLength);
  1092. udc_reset_ep_queue(udc, 0);
  1093. switch (setup->bRequest) {
  1094. /* Request that need Data+Status phase from udc */
  1095. case USB_REQ_GET_STATUS:
  1096. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_STANDARD))
  1097. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1098. break;
  1099. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1100. break;
  1101. /* Requests that need Status phase from udc */
  1102. case USB_REQ_SET_ADDRESS:
  1103. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1104. | USB_RECIP_DEVICE))
  1105. break;
  1106. ch9setaddress(udc, wValue, wIndex, wLength);
  1107. break;
  1108. /* Handled by udc, no data, status by udc */
  1109. case USB_REQ_CLEAR_FEATURE:
  1110. case USB_REQ_SET_FEATURE:
  1111. { /* status transaction */
  1112. int rc = -EOPNOTSUPP;
  1113. if ((setup->bRequestType & USB_RECIP_MASK)
  1114. == USB_RECIP_ENDPOINT) {
  1115. int pipe = get_pipe_by_windex(wIndex);
  1116. struct fsl_ep *ep;
  1117. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1118. break;
  1119. ep = get_ep_by_pipe(udc, pipe);
  1120. spin_unlock(&udc->lock);
  1121. rc = fsl_ep_set_halt(&ep->ep,
  1122. (setup->bRequest == USB_REQ_SET_FEATURE)
  1123. ? 1 : 0);
  1124. spin_lock(&udc->lock);
  1125. } else if ((setup->bRequestType & USB_RECIP_MASK)
  1126. == USB_RECIP_DEVICE) {
  1127. /* Note: The driver has not include OTG support yet.
  1128. * This will be set when OTG support is added */
  1129. if (!udc->gadget.is_otg)
  1130. break;
  1131. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE)
  1132. udc->gadget.b_hnp_enable = 1;
  1133. else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1134. udc->gadget.a_hnp_support = 1;
  1135. else if (setup->bRequest ==
  1136. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1137. udc->gadget.a_alt_hnp_support = 1;
  1138. rc = 0;
  1139. }
  1140. if (rc == 0) {
  1141. if (ep0_prime_status(udc, EP_DIR_IN))
  1142. ep0stall(udc);
  1143. }
  1144. break;
  1145. }
  1146. /* Requests handled by gadget */
  1147. default:
  1148. if (wLength) {
  1149. /* Data phase from gadget, status phase from udc */
  1150. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1151. ? USB_DIR_IN : USB_DIR_OUT;
  1152. spin_unlock(&udc->lock);
  1153. if (udc->driver->setup(&udc->gadget,
  1154. &udc->local_setup_buff) < 0)
  1155. ep0stall(udc);
  1156. spin_lock(&udc->lock);
  1157. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1158. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1159. } else {
  1160. /* No data phase, IN status from gadget */
  1161. udc->ep0_dir = USB_DIR_IN;
  1162. spin_unlock(&udc->lock);
  1163. if (udc->driver->setup(&udc->gadget,
  1164. &udc->local_setup_buff) < 0)
  1165. ep0stall(udc);
  1166. spin_lock(&udc->lock);
  1167. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1168. }
  1169. break;
  1170. }
  1171. }
  1172. /* Process request for Data or Status phase of ep0
  1173. * prime status phase if needed */
  1174. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1175. struct fsl_req *req)
  1176. {
  1177. if (udc->usb_state == USB_STATE_ADDRESS) {
  1178. /* Set the new address */
  1179. u32 new_address = (u32) udc->device_address;
  1180. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1181. &dr_regs->deviceaddr);
  1182. }
  1183. done(ep0, req, 0);
  1184. switch (udc->ep0_state) {
  1185. case DATA_STATE_XMIT:
  1186. /* receive status phase */
  1187. if (ep0_prime_status(udc, EP_DIR_OUT))
  1188. ep0stall(udc);
  1189. break;
  1190. case DATA_STATE_RECV:
  1191. /* send status phase */
  1192. if (ep0_prime_status(udc, EP_DIR_IN))
  1193. ep0stall(udc);
  1194. break;
  1195. case WAIT_FOR_OUT_STATUS:
  1196. udc->ep0_state = WAIT_FOR_SETUP;
  1197. break;
  1198. case WAIT_FOR_SETUP:
  1199. ERR("Unexpect ep0 packets \n");
  1200. break;
  1201. default:
  1202. ep0stall(udc);
  1203. break;
  1204. }
  1205. }
  1206. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1207. * being corrupted by another incoming setup packet */
  1208. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1209. {
  1210. u32 temp;
  1211. struct ep_queue_head *qh;
  1212. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1213. /* Clear bit in ENDPTSETUPSTAT */
  1214. temp = fsl_readl(&dr_regs->endptsetupstat);
  1215. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1216. /* while a hazard exists when setup package arrives */
  1217. do {
  1218. /* Set Setup Tripwire */
  1219. temp = fsl_readl(&dr_regs->usbcmd);
  1220. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1221. /* Copy the setup packet to local buffer */
  1222. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1223. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1224. /* Clear Setup Tripwire */
  1225. temp = fsl_readl(&dr_regs->usbcmd);
  1226. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1227. }
  1228. /* process-ep_req(): free the completed Tds for this req */
  1229. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1230. struct fsl_req *curr_req)
  1231. {
  1232. struct ep_td_struct *curr_td;
  1233. int td_complete, actual, remaining_length, j, tmp;
  1234. int status = 0;
  1235. int errors = 0;
  1236. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1237. int direction = pipe % 2;
  1238. curr_td = curr_req->head;
  1239. td_complete = 0;
  1240. actual = curr_req->req.length;
  1241. for (j = 0; j < curr_req->dtd_count; j++) {
  1242. remaining_length = (le32_to_cpu(curr_td->size_ioc_sts)
  1243. & DTD_PACKET_SIZE)
  1244. >> DTD_LENGTH_BIT_POS;
  1245. actual -= remaining_length;
  1246. if ((errors = le32_to_cpu(curr_td->size_ioc_sts) &
  1247. DTD_ERROR_MASK)) {
  1248. if (errors & DTD_STATUS_HALTED) {
  1249. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1250. /* Clear the errors and Halt condition */
  1251. tmp = le32_to_cpu(curr_qh->size_ioc_int_sts);
  1252. tmp &= ~errors;
  1253. curr_qh->size_ioc_int_sts = cpu_to_le32(tmp);
  1254. status = -EPIPE;
  1255. /* FIXME: continue with next queued TD? */
  1256. break;
  1257. }
  1258. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1259. VDBG("Transfer overflow");
  1260. status = -EPROTO;
  1261. break;
  1262. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1263. VDBG("ISO error");
  1264. status = -EILSEQ;
  1265. break;
  1266. } else
  1267. ERR("Unknown error has occured (0x%x)!\r\n",
  1268. errors);
  1269. } else if (le32_to_cpu(curr_td->size_ioc_sts)
  1270. & DTD_STATUS_ACTIVE) {
  1271. VDBG("Request not complete");
  1272. status = REQ_UNCOMPLETE;
  1273. return status;
  1274. } else if (remaining_length) {
  1275. if (direction) {
  1276. VDBG("Transmit dTD remaining length not zero");
  1277. status = -EPROTO;
  1278. break;
  1279. } else {
  1280. td_complete++;
  1281. break;
  1282. }
  1283. } else {
  1284. td_complete++;
  1285. VDBG("dTD transmitted successful ");
  1286. }
  1287. if (j != curr_req->dtd_count - 1)
  1288. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1289. }
  1290. if (status)
  1291. return status;
  1292. curr_req->req.actual = actual;
  1293. return 0;
  1294. }
  1295. /* Process a DTD completion interrupt */
  1296. static void dtd_complete_irq(struct fsl_udc *udc)
  1297. {
  1298. u32 bit_pos;
  1299. int i, ep_num, direction, bit_mask, status;
  1300. struct fsl_ep *curr_ep;
  1301. struct fsl_req *curr_req, *temp_req;
  1302. /* Clear the bits in the register */
  1303. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1304. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1305. if (!bit_pos)
  1306. return;
  1307. for (i = 0; i < udc->max_ep * 2; i++) {
  1308. ep_num = i >> 1;
  1309. direction = i % 2;
  1310. bit_mask = 1 << (ep_num + 16 * direction);
  1311. if (!(bit_pos & bit_mask))
  1312. continue;
  1313. curr_ep = get_ep_by_pipe(udc, i);
  1314. /* If the ep is configured */
  1315. if (curr_ep->name == NULL) {
  1316. WARN("Invalid EP?");
  1317. continue;
  1318. }
  1319. /* process the req queue until an uncomplete request */
  1320. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1321. queue) {
  1322. status = process_ep_req(udc, i, curr_req);
  1323. VDBG("status of process_ep_req= %d, ep = %d",
  1324. status, ep_num);
  1325. if (status == REQ_UNCOMPLETE)
  1326. break;
  1327. /* write back status to req */
  1328. curr_req->req.status = status;
  1329. if (ep_num == 0) {
  1330. ep0_req_complete(udc, curr_ep, curr_req);
  1331. break;
  1332. } else
  1333. done(curr_ep, curr_req, status);
  1334. }
  1335. }
  1336. }
  1337. /* Process a port change interrupt */
  1338. static void port_change_irq(struct fsl_udc *udc)
  1339. {
  1340. u32 speed;
  1341. if (udc->bus_reset)
  1342. udc->bus_reset = 0;
  1343. /* Bus resetting is finished */
  1344. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET)) {
  1345. /* Get the speed */
  1346. speed = (fsl_readl(&dr_regs->portsc1)
  1347. & PORTSCX_PORT_SPEED_MASK);
  1348. switch (speed) {
  1349. case PORTSCX_PORT_SPEED_HIGH:
  1350. udc->gadget.speed = USB_SPEED_HIGH;
  1351. break;
  1352. case PORTSCX_PORT_SPEED_FULL:
  1353. udc->gadget.speed = USB_SPEED_FULL;
  1354. break;
  1355. case PORTSCX_PORT_SPEED_LOW:
  1356. udc->gadget.speed = USB_SPEED_LOW;
  1357. break;
  1358. default:
  1359. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1360. break;
  1361. }
  1362. }
  1363. /* Update USB state */
  1364. if (!udc->resume_state)
  1365. udc->usb_state = USB_STATE_DEFAULT;
  1366. }
  1367. /* Process suspend interrupt */
  1368. static void suspend_irq(struct fsl_udc *udc)
  1369. {
  1370. udc->resume_state = udc->usb_state;
  1371. udc->usb_state = USB_STATE_SUSPENDED;
  1372. /* report suspend to the driver, serial.c does not support this */
  1373. if (udc->driver->suspend)
  1374. udc->driver->suspend(&udc->gadget);
  1375. }
  1376. static void bus_resume(struct fsl_udc *udc)
  1377. {
  1378. udc->usb_state = udc->resume_state;
  1379. udc->resume_state = 0;
  1380. /* report resume to the driver, serial.c does not support this */
  1381. if (udc->driver->resume)
  1382. udc->driver->resume(&udc->gadget);
  1383. }
  1384. /* Clear up all ep queues */
  1385. static int reset_queues(struct fsl_udc *udc)
  1386. {
  1387. u8 pipe;
  1388. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1389. udc_reset_ep_queue(udc, pipe);
  1390. /* report disconnect; the driver is already quiesced */
  1391. udc->driver->disconnect(&udc->gadget);
  1392. return 0;
  1393. }
  1394. /* Process reset interrupt */
  1395. static void reset_irq(struct fsl_udc *udc)
  1396. {
  1397. u32 temp;
  1398. unsigned long timeout;
  1399. /* Clear the device address */
  1400. temp = fsl_readl(&dr_regs->deviceaddr);
  1401. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1402. udc->device_address = 0;
  1403. /* Clear usb state */
  1404. udc->resume_state = 0;
  1405. udc->ep0_dir = 0;
  1406. udc->ep0_state = WAIT_FOR_SETUP;
  1407. udc->remote_wakeup = 0; /* default to 0 on reset */
  1408. udc->gadget.b_hnp_enable = 0;
  1409. udc->gadget.a_hnp_support = 0;
  1410. udc->gadget.a_alt_hnp_support = 0;
  1411. /* Clear all the setup token semaphores */
  1412. temp = fsl_readl(&dr_regs->endptsetupstat);
  1413. fsl_writel(temp, &dr_regs->endptsetupstat);
  1414. /* Clear all the endpoint complete status bits */
  1415. temp = fsl_readl(&dr_regs->endptcomplete);
  1416. fsl_writel(temp, &dr_regs->endptcomplete);
  1417. timeout = jiffies + 100;
  1418. while (fsl_readl(&dr_regs->endpointprime)) {
  1419. /* Wait until all endptprime bits cleared */
  1420. if (time_after(jiffies, timeout)) {
  1421. ERR("Timeout for reset\n");
  1422. break;
  1423. }
  1424. cpu_relax();
  1425. }
  1426. /* Write 1s to the flush register */
  1427. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1428. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1429. VDBG("Bus reset");
  1430. /* Bus is reseting */
  1431. udc->bus_reset = 1;
  1432. /* Reset all the queues, include XD, dTD, EP queue
  1433. * head and TR Queue */
  1434. reset_queues(udc);
  1435. udc->usb_state = USB_STATE_DEFAULT;
  1436. } else {
  1437. VDBG("Controller reset");
  1438. /* initialize usb hw reg except for regs for EP, not
  1439. * touch usbintr reg */
  1440. dr_controller_setup(udc);
  1441. /* Reset all internal used Queues */
  1442. reset_queues(udc);
  1443. ep0_setup(udc);
  1444. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1445. dr_controller_run(udc);
  1446. udc->usb_state = USB_STATE_ATTACHED;
  1447. }
  1448. }
  1449. /*
  1450. * USB device controller interrupt handler
  1451. */
  1452. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1453. {
  1454. struct fsl_udc *udc = _udc;
  1455. u32 irq_src;
  1456. irqreturn_t status = IRQ_NONE;
  1457. unsigned long flags;
  1458. /* Disable ISR for OTG host mode */
  1459. if (udc->stopped)
  1460. return IRQ_NONE;
  1461. spin_lock_irqsave(&udc->lock, flags);
  1462. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1463. /* Clear notification bits */
  1464. fsl_writel(irq_src, &dr_regs->usbsts);
  1465. /* VDBG("irq_src [0x%8x]", irq_src); */
  1466. /* Need to resume? */
  1467. if (udc->usb_state == USB_STATE_SUSPENDED)
  1468. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1469. bus_resume(udc);
  1470. /* USB Interrupt */
  1471. if (irq_src & USB_STS_INT) {
  1472. VDBG("Packet int");
  1473. /* Setup package, we only support ep0 as control ep */
  1474. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1475. tripwire_handler(udc, 0,
  1476. (u8 *) (&udc->local_setup_buff));
  1477. setup_received_irq(udc, &udc->local_setup_buff);
  1478. status = IRQ_HANDLED;
  1479. }
  1480. /* completion of dtd */
  1481. if (fsl_readl(&dr_regs->endptcomplete)) {
  1482. dtd_complete_irq(udc);
  1483. status = IRQ_HANDLED;
  1484. }
  1485. }
  1486. /* SOF (for ISO transfer) */
  1487. if (irq_src & USB_STS_SOF) {
  1488. status = IRQ_HANDLED;
  1489. }
  1490. /* Port Change */
  1491. if (irq_src & USB_STS_PORT_CHANGE) {
  1492. port_change_irq(udc);
  1493. status = IRQ_HANDLED;
  1494. }
  1495. /* Reset Received */
  1496. if (irq_src & USB_STS_RESET) {
  1497. reset_irq(udc);
  1498. status = IRQ_HANDLED;
  1499. }
  1500. /* Sleep Enable (Suspend) */
  1501. if (irq_src & USB_STS_SUSPEND) {
  1502. suspend_irq(udc);
  1503. status = IRQ_HANDLED;
  1504. }
  1505. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1506. VDBG("Error IRQ %x ", irq_src);
  1507. }
  1508. spin_unlock_irqrestore(&udc->lock, flags);
  1509. return status;
  1510. }
  1511. /*----------------------------------------------------------------*
  1512. * Hook to gadget drivers
  1513. * Called by initialization code of gadget drivers
  1514. *----------------------------------------------------------------*/
  1515. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1516. {
  1517. int retval = -ENODEV;
  1518. unsigned long flags = 0;
  1519. if (!udc_controller)
  1520. return -ENODEV;
  1521. if (!driver || (driver->speed != USB_SPEED_FULL
  1522. && driver->speed != USB_SPEED_HIGH)
  1523. || !driver->bind || !driver->disconnect
  1524. || !driver->setup)
  1525. return -EINVAL;
  1526. if (udc_controller->driver)
  1527. return -EBUSY;
  1528. /* lock is needed but whether should use this lock or another */
  1529. spin_lock_irqsave(&udc_controller->lock, flags);
  1530. driver->driver.bus = 0;
  1531. /* hook up the driver */
  1532. udc_controller->driver = driver;
  1533. udc_controller->gadget.dev.driver = &driver->driver;
  1534. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1535. /* bind udc driver to gadget driver */
  1536. retval = driver->bind(&udc_controller->gadget);
  1537. if (retval) {
  1538. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1539. udc_controller->gadget.dev.driver = 0;
  1540. udc_controller->driver = 0;
  1541. goto out;
  1542. }
  1543. /* Enable DR IRQ reg and Set usbcmd reg Run bit */
  1544. dr_controller_run(udc_controller);
  1545. udc_controller->usb_state = USB_STATE_ATTACHED;
  1546. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1547. udc_controller->ep0_dir = 0;
  1548. printk(KERN_INFO "%s: bind to driver %s \n",
  1549. udc_controller->gadget.name, driver->driver.name);
  1550. out:
  1551. if (retval)
  1552. printk("retval %d \n", retval);
  1553. return retval;
  1554. }
  1555. EXPORT_SYMBOL(usb_gadget_register_driver);
  1556. /* Disconnect from gadget driver */
  1557. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1558. {
  1559. struct fsl_ep *loop_ep;
  1560. unsigned long flags;
  1561. if (!udc_controller)
  1562. return -ENODEV;
  1563. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1564. return -EINVAL;
  1565. #ifdef CONFIG_USB_OTG
  1566. if (udc_controller->transceiver)
  1567. (void)otg_set_peripheral(udc_controller->transceiver, 0);
  1568. #endif
  1569. /* stop DR, disable intr */
  1570. dr_controller_stop(udc_controller);
  1571. /* in fact, no needed */
  1572. udc_controller->usb_state = USB_STATE_ATTACHED;
  1573. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1574. udc_controller->ep0_dir = 0;
  1575. /* stand operation */
  1576. spin_lock_irqsave(&udc_controller->lock, flags);
  1577. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1578. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1579. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1580. ep.ep_list)
  1581. nuke(loop_ep, -ESHUTDOWN);
  1582. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1583. /* unbind gadget and unhook driver. */
  1584. driver->unbind(&udc_controller->gadget);
  1585. udc_controller->gadget.dev.driver = 0;
  1586. udc_controller->driver = 0;
  1587. printk("unregistered gadget driver '%s'\r\n", driver->driver.name);
  1588. return 0;
  1589. }
  1590. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1591. /*-------------------------------------------------------------------------
  1592. PROC File System Support
  1593. -------------------------------------------------------------------------*/
  1594. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1595. #include <linux/seq_file.h>
  1596. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1597. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1598. int *eof, void *_dev)
  1599. {
  1600. char *buf = page;
  1601. char *next = buf;
  1602. unsigned size = count;
  1603. unsigned long flags;
  1604. int t, i;
  1605. u32 tmp_reg;
  1606. struct fsl_ep *ep = NULL;
  1607. struct fsl_req *req;
  1608. struct fsl_udc *udc = udc_controller;
  1609. if (off != 0)
  1610. return 0;
  1611. spin_lock_irqsave(&udc->lock, flags);
  1612. /* ------basic driver infomation ---- */
  1613. t = scnprintf(next, size,
  1614. DRIVER_DESC "\n"
  1615. "%s version: %s\n"
  1616. "Gadget driver: %s\n\n",
  1617. driver_name, DRIVER_VERSION,
  1618. udc->driver ? udc->driver->driver.name : "(none)");
  1619. size -= t;
  1620. next += t;
  1621. /* ------ DR Registers ----- */
  1622. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1623. t = scnprintf(next, size,
  1624. "USBCMD reg:\n"
  1625. "SetupTW: %d\n"
  1626. "Run/Stop: %s\n\n",
  1627. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1628. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1629. size -= t;
  1630. next += t;
  1631. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1632. t = scnprintf(next, size,
  1633. "USB Status Reg:\n"
  1634. "Dr Suspend: %d" "Reset Received: %d" "System Error: %s"
  1635. "USB Error Interrupt: %s\n\n",
  1636. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1637. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1638. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1639. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1640. size -= t;
  1641. next += t;
  1642. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1643. t = scnprintf(next, size,
  1644. "USB Intrrupt Enable Reg:\n"
  1645. "Sleep Enable: %d" "SOF Received Enable: %d"
  1646. "Reset Enable: %d\n"
  1647. "System Error Enable: %d"
  1648. "Port Change Dectected Enable: %d\n"
  1649. "USB Error Intr Enable: %d" "USB Intr Enable: %d\n\n",
  1650. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1651. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1652. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1653. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1654. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1655. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1656. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1657. size -= t;
  1658. next += t;
  1659. tmp_reg = fsl_readl(&dr_regs->frindex);
  1660. t = scnprintf(next, size,
  1661. "USB Frame Index Reg:" "Frame Number is 0x%x\n\n",
  1662. (tmp_reg & USB_FRINDEX_MASKS));
  1663. size -= t;
  1664. next += t;
  1665. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1666. t = scnprintf(next, size,
  1667. "USB Device Address Reg:" "Device Addr is 0x%x\n\n",
  1668. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1669. size -= t;
  1670. next += t;
  1671. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1672. t = scnprintf(next, size,
  1673. "USB Endpoint List Address Reg:"
  1674. "Device Addr is 0x%x\n\n",
  1675. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1676. size -= t;
  1677. next += t;
  1678. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1679. t = scnprintf(next, size,
  1680. "USB Port Status&Control Reg:\n"
  1681. "Port Transceiver Type : %s" "Port Speed: %s \n"
  1682. "PHY Low Power Suspend: %s" "Port Reset: %s"
  1683. "Port Suspend Mode: %s \n" "Over-current Change: %s"
  1684. "Port Enable/Disable Change: %s\n"
  1685. "Port Enabled/Disabled: %s"
  1686. "Current Connect Status: %s\n\n", ( {
  1687. char *s;
  1688. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1689. case PORTSCX_PTS_UTMI:
  1690. s = "UTMI"; break;
  1691. case PORTSCX_PTS_ULPI:
  1692. s = "ULPI "; break;
  1693. case PORTSCX_PTS_FSLS:
  1694. s = "FS/LS Serial"; break;
  1695. default:
  1696. s = "None"; break;
  1697. }
  1698. s;} ), ( {
  1699. char *s;
  1700. switch (tmp_reg & PORTSCX_PORT_SPEED_UNDEF) {
  1701. case PORTSCX_PORT_SPEED_FULL:
  1702. s = "Full Speed"; break;
  1703. case PORTSCX_PORT_SPEED_LOW:
  1704. s = "Low Speed"; break;
  1705. case PORTSCX_PORT_SPEED_HIGH:
  1706. s = "High Speed"; break;
  1707. default:
  1708. s = "Undefined"; break;
  1709. }
  1710. s;
  1711. } ),
  1712. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1713. "Normal PHY mode" : "Low power mode",
  1714. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1715. "Not in Reset",
  1716. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1717. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1718. "No",
  1719. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1720. "Not change",
  1721. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1722. "Not correct",
  1723. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1724. "Attached" : "Not-Att");
  1725. size -= t;
  1726. next += t;
  1727. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1728. t = scnprintf(next, size,
  1729. "USB Mode Reg:" "Controller Mode is : %s\n\n", ( {
  1730. char *s;
  1731. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1732. case USB_MODE_CTRL_MODE_IDLE:
  1733. s = "Idle"; break;
  1734. case USB_MODE_CTRL_MODE_DEVICE:
  1735. s = "Device Controller"; break;
  1736. case USB_MODE_CTRL_MODE_HOST:
  1737. s = "Host Controller"; break;
  1738. default:
  1739. s = "None"; break;
  1740. }
  1741. s;
  1742. } ));
  1743. size -= t;
  1744. next += t;
  1745. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1746. t = scnprintf(next, size,
  1747. "Endpoint Setup Status Reg:" "SETUP on ep 0x%x\n\n",
  1748. (tmp_reg & EP_SETUP_STATUS_MASK));
  1749. size -= t;
  1750. next += t;
  1751. for (i = 0; i < udc->max_ep / 2; i++) {
  1752. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1753. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1754. i, tmp_reg);
  1755. size -= t;
  1756. next += t;
  1757. }
  1758. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1759. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n", tmp_reg);
  1760. size -= t;
  1761. next += t;
  1762. tmp_reg = usb_sys_regs->snoop1;
  1763. t = scnprintf(next, size, "\nSnoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1764. size -= t;
  1765. next += t;
  1766. tmp_reg = usb_sys_regs->control;
  1767. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1768. tmp_reg);
  1769. size -= t;
  1770. next += t;
  1771. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1772. ep = &udc->eps[0];
  1773. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1774. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1775. size -= t;
  1776. next += t;
  1777. if (list_empty(&ep->queue)) {
  1778. t = scnprintf(next, size, "its req queue is empty\n\n");
  1779. size -= t;
  1780. next += t;
  1781. } else {
  1782. list_for_each_entry(req, &ep->queue, queue) {
  1783. t = scnprintf(next, size,
  1784. "req %p actual 0x%x length 0x%x buf %p\n",
  1785. &req->req, req->req.actual,
  1786. req->req.length, req->req.buf);
  1787. size -= t;
  1788. next += t;
  1789. }
  1790. }
  1791. /* other gadget->eplist ep */
  1792. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1793. if (ep->desc) {
  1794. t = scnprintf(next, size,
  1795. "\nFor %s Maxpkt is 0x%x "
  1796. "index is 0x%x\n",
  1797. ep->ep.name, ep_maxpacket(ep),
  1798. ep_index(ep));
  1799. size -= t;
  1800. next += t;
  1801. if (list_empty(&ep->queue)) {
  1802. t = scnprintf(next, size,
  1803. "its req queue is empty\n\n");
  1804. size -= t;
  1805. next += t;
  1806. } else {
  1807. list_for_each_entry(req, &ep->queue, queue) {
  1808. t = scnprintf(next, size,
  1809. "req %p actual 0x%x length"
  1810. "0x%x buf %p\n",
  1811. &req->req, req->req.actual,
  1812. req->req.length, req->req.buf);
  1813. size -= t;
  1814. next += t;
  1815. } /* end for each_entry of ep req */
  1816. } /* end for else */
  1817. } /* end for if(ep->queue) */
  1818. } /* end (ep->desc) */
  1819. spin_unlock_irqrestore(&udc->lock, flags);
  1820. *eof = 1;
  1821. return count - size;
  1822. }
  1823. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1824. 0, NULL, fsl_proc_read, NULL)
  1825. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1826. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1827. #define create_proc_file() do {} while (0)
  1828. #define remove_proc_file() do {} while (0)
  1829. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1830. /*-------------------------------------------------------------------------*/
  1831. /* Release udc structures */
  1832. static void fsl_udc_release(struct device *dev)
  1833. {
  1834. complete(udc_controller->done);
  1835. dma_free_coherent(dev, udc_controller->ep_qh_size,
  1836. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1837. kfree(udc_controller);
  1838. }
  1839. /******************************************************************
  1840. Internal structure setup functions
  1841. *******************************************************************/
  1842. /*------------------------------------------------------------------
  1843. * init resource for globle controller
  1844. * Return the udc handle on success or NULL on failure
  1845. ------------------------------------------------------------------*/
  1846. static struct fsl_udc *__init struct_udc_setup(struct platform_device *pdev)
  1847. {
  1848. struct fsl_udc *udc;
  1849. struct fsl_usb2_platform_data *pdata;
  1850. size_t size;
  1851. udc = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  1852. if (udc == NULL) {
  1853. ERR("malloc udc failed\n");
  1854. return NULL;
  1855. }
  1856. pdata = pdev->dev.platform_data;
  1857. udc->phy_mode = pdata->phy_mode;
  1858. /* max_ep_nr is bidirectional ep number, max_ep doubles the number */
  1859. udc->max_ep = pdata->max_ep_nr * 2;
  1860. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1861. if (!udc->eps) {
  1862. ERR("malloc fsl_ep failed\n");
  1863. goto cleanup;
  1864. }
  1865. /* initialized QHs, take care of alignment */
  1866. size = udc->max_ep * sizeof(struct ep_queue_head);
  1867. if (size < QH_ALIGNMENT)
  1868. size = QH_ALIGNMENT;
  1869. else if ((size % QH_ALIGNMENT) != 0) {
  1870. size += QH_ALIGNMENT + 1;
  1871. size &= ~(QH_ALIGNMENT - 1);
  1872. }
  1873. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1874. &udc->ep_qh_dma, GFP_KERNEL);
  1875. if (!udc->ep_qh) {
  1876. ERR("malloc QHs for udc failed\n");
  1877. kfree(udc->eps);
  1878. goto cleanup;
  1879. }
  1880. udc->ep_qh_size = size;
  1881. /* Initialize ep0 status request structure */
  1882. /* FIXME: fsl_alloc_request() ignores ep argument */
  1883. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1884. struct fsl_req, req);
  1885. /* allocate a small amount of memory to get valid address */
  1886. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  1887. udc->status_req->req.dma = virt_to_phys(udc->status_req->req.buf);
  1888. udc->resume_state = USB_STATE_NOTATTACHED;
  1889. udc->usb_state = USB_STATE_POWERED;
  1890. udc->ep0_dir = 0;
  1891. udc->remote_wakeup = 0; /* default to 0 on reset */
  1892. spin_lock_init(&udc->lock);
  1893. return udc;
  1894. cleanup:
  1895. kfree(udc);
  1896. return NULL;
  1897. }
  1898. /*----------------------------------------------------------------
  1899. * Setup the fsl_ep struct for eps
  1900. * Link fsl_ep->ep to gadget->ep_list
  1901. * ep0out is not used so do nothing here
  1902. * ep0in should be taken care
  1903. *--------------------------------------------------------------*/
  1904. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  1905. char *name, int link)
  1906. {
  1907. struct fsl_ep *ep = &udc->eps[index];
  1908. ep->udc = udc;
  1909. strcpy(ep->name, name);
  1910. ep->ep.name = ep->name;
  1911. ep->ep.ops = &fsl_ep_ops;
  1912. ep->stopped = 0;
  1913. /* for ep0: maxP defined in desc
  1914. * for other eps, maxP is set by epautoconfig() called by gadget layer
  1915. */
  1916. ep->ep.maxpacket = (unsigned short) ~0;
  1917. /* the queue lists any req for this ep */
  1918. INIT_LIST_HEAD(&ep->queue);
  1919. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  1920. if (link)
  1921. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1922. ep->gadget = &udc->gadget;
  1923. ep->qh = &udc->ep_qh[index];
  1924. return 0;
  1925. }
  1926. /* Driver probe function
  1927. * all intialize operations implemented here except enabling usb_intr reg
  1928. */
  1929. static int __init fsl_udc_probe(struct platform_device *pdev)
  1930. {
  1931. struct resource *res;
  1932. int ret = -ENODEV;
  1933. unsigned int i;
  1934. if (strcmp(pdev->name, driver_name)) {
  1935. VDBG("Wrong device\n");
  1936. return -ENODEV;
  1937. }
  1938. /* board setup should have been done in the platform code */
  1939. /* Initialize the udc structure including QH member and other member */
  1940. udc_controller = struct_udc_setup(pdev);
  1941. if (!udc_controller) {
  1942. VDBG("udc_controller is NULL \n");
  1943. return -ENOMEM;
  1944. }
  1945. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1946. if (!res)
  1947. return -ENXIO;
  1948. if (!request_mem_region(res->start, res->end - res->start + 1,
  1949. driver_name)) {
  1950. ERR("request mem region for %s failed \n", pdev->name);
  1951. return -EBUSY;
  1952. }
  1953. dr_regs = ioremap(res->start, res->end - res->start + 1);
  1954. if (!dr_regs) {
  1955. ret = -ENOMEM;
  1956. goto err1;
  1957. }
  1958. usb_sys_regs = (struct usb_sys_interface *)
  1959. ((u32)dr_regs + USB_DR_SYS_OFFSET);
  1960. udc_controller->irq = platform_get_irq(pdev, 0);
  1961. if (!udc_controller->irq) {
  1962. ret = -ENODEV;
  1963. goto err2;
  1964. }
  1965. ret = request_irq(udc_controller->irq, fsl_udc_irq, SA_SHIRQ,
  1966. driver_name, udc_controller);
  1967. if (ret != 0) {
  1968. ERR("cannot request irq %d err %d \n",
  1969. udc_controller->irq, ret);
  1970. goto err2;
  1971. }
  1972. /* initialize usb hw reg except for regs for EP,
  1973. * leave usbintr reg untouched */
  1974. dr_controller_setup(udc_controller);
  1975. /* Setup gadget structure */
  1976. udc_controller->gadget.ops = &fsl_gadget_ops;
  1977. udc_controller->gadget.is_dualspeed = 1;
  1978. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  1979. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  1980. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1981. udc_controller->gadget.name = driver_name;
  1982. /* Setup gadget.dev and register with kernel */
  1983. strcpy(udc_controller->gadget.dev.bus_id, "gadget");
  1984. udc_controller->gadget.dev.release = fsl_udc_release;
  1985. udc_controller->gadget.dev.parent = &pdev->dev;
  1986. ret = device_register(&udc_controller->gadget.dev);
  1987. if (ret < 0)
  1988. goto err3;
  1989. /* setup QH and epctrl for ep0 */
  1990. ep0_setup(udc_controller);
  1991. /* setup udc->eps[] for ep0 */
  1992. struct_ep_setup(udc_controller, 0, "ep0", 0);
  1993. /* for ep0: the desc defined here;
  1994. * for other eps, gadget layer called ep_enable with defined desc
  1995. */
  1996. udc_controller->eps[0].desc = &fsl_ep0_desc;
  1997. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  1998. /* setup the udc->eps[] for non-control endpoints and link
  1999. * to gadget.ep_list */
  2000. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  2001. char name[14];
  2002. sprintf(name, "ep%dout", i);
  2003. struct_ep_setup(udc_controller, i * 2, name, 1);
  2004. sprintf(name, "ep%din", i);
  2005. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  2006. }
  2007. /* use dma_pool for TD management */
  2008. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  2009. sizeof(struct ep_td_struct),
  2010. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  2011. if (udc_controller->td_pool == NULL) {
  2012. ret = -ENOMEM;
  2013. goto err4;
  2014. }
  2015. create_proc_file();
  2016. return 0;
  2017. err4:
  2018. device_unregister(&udc_controller->gadget.dev);
  2019. err3:
  2020. free_irq(udc_controller->irq, udc_controller);
  2021. err2:
  2022. iounmap(dr_regs);
  2023. err1:
  2024. release_mem_region(res->start, res->end - res->start + 1);
  2025. return ret;
  2026. }
  2027. /* Driver removal function
  2028. * Free resources and finish pending transactions
  2029. */
  2030. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2031. {
  2032. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2033. DECLARE_COMPLETION(done);
  2034. if (!udc_controller)
  2035. return -ENODEV;
  2036. udc_controller->done = &done;
  2037. /* DR has been stopped in usb_gadget_unregister_driver() */
  2038. remove_proc_file();
  2039. /* Free allocated memory */
  2040. kfree(udc_controller->status_req->req.buf);
  2041. kfree(udc_controller->status_req);
  2042. kfree(udc_controller->eps);
  2043. dma_pool_destroy(udc_controller->td_pool);
  2044. free_irq(udc_controller->irq, udc_controller);
  2045. iounmap(dr_regs);
  2046. release_mem_region(res->start, res->end - res->start + 1);
  2047. device_unregister(&udc_controller->gadget.dev);
  2048. /* free udc --wait for the release() finished */
  2049. wait_for_completion(&done);
  2050. return 0;
  2051. }
  2052. /*-----------------------------------------------------------------
  2053. * Modify Power management attributes
  2054. * Used by OTG statemachine to disable gadget temporarily
  2055. -----------------------------------------------------------------*/
  2056. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2057. {
  2058. dr_controller_stop(udc_controller);
  2059. return 0;
  2060. }
  2061. /*-----------------------------------------------------------------
  2062. * Invoked on USB resume. May be called in_interrupt.
  2063. * Here we start the DR controller and enable the irq
  2064. *-----------------------------------------------------------------*/
  2065. static int fsl_udc_resume(struct platform_device *pdev)
  2066. {
  2067. /* Enable DR irq reg and set controller Run */
  2068. if (udc_controller->stopped) {
  2069. dr_controller_setup(udc_controller);
  2070. dr_controller_run(udc_controller);
  2071. }
  2072. udc_controller->usb_state = USB_STATE_ATTACHED;
  2073. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2074. udc_controller->ep0_dir = 0;
  2075. return 0;
  2076. }
  2077. /*-------------------------------------------------------------------------
  2078. Register entry point for the peripheral controller driver
  2079. --------------------------------------------------------------------------*/
  2080. static struct platform_driver udc_driver = {
  2081. .remove = __exit_p(fsl_udc_remove),
  2082. /* these suspend and resume are not usb suspend and resume */
  2083. .suspend = fsl_udc_suspend,
  2084. .resume = fsl_udc_resume,
  2085. .driver = {
  2086. .name = (char *)driver_name,
  2087. .owner = THIS_MODULE,
  2088. },
  2089. };
  2090. static int __init udc_init(void)
  2091. {
  2092. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2093. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2094. }
  2095. module_init(udc_init);
  2096. static void __exit udc_exit(void)
  2097. {
  2098. platform_driver_unregister(&udc_driver);
  2099. printk("%s unregistered \n", driver_desc);
  2100. }
  2101. module_exit(udc_exit);
  2102. MODULE_DESCRIPTION(DRIVER_DESC);
  2103. MODULE_AUTHOR(DRIVER_AUTHOR);
  2104. MODULE_LICENSE("GPL");