m32r_pcc.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771
  1. /*
  2. * drivers/pcmcia/m32r_pcc.c
  3. *
  4. * Device driver for the PCMCIA functionality of M32R.
  5. *
  6. * Copyright (c) 2001, 2002, 2003, 2004
  7. * Hiroyuki Kondo, Naoto Sugai, Hayato Fujiwara
  8. */
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/init.h>
  12. #include <linux/types.h>
  13. #include <linux/fcntl.h>
  14. #include <linux/string.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/timer.h>
  18. #include <linux/slab.h>
  19. #include <linux/ioport.h>
  20. #include <linux/delay.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/platform_device.h>
  24. #include <asm/irq.h>
  25. #include <asm/io.h>
  26. #include <asm/bitops.h>
  27. #include <asm/system.h>
  28. #include <asm/addrspace.h>
  29. #include <pcmcia/cs_types.h>
  30. #include <pcmcia/ss.h>
  31. #include <pcmcia/cs.h>
  32. /* XXX: should be moved into asm/irq.h */
  33. #define PCC0_IRQ 24
  34. #define PCC1_IRQ 25
  35. #include "m32r_pcc.h"
  36. #define CHAOS_PCC_DEBUG
  37. #ifdef CHAOS_PCC_DEBUG
  38. static volatile u_short dummy_readbuf;
  39. #endif
  40. #define PCC_DEBUG_DBEX
  41. #ifdef DEBUG
  42. static int m32r_pcc_debug;
  43. module_param(m32r_pcc_debug, int, 0644);
  44. #define debug(lvl, fmt, arg...) do { \
  45. if (m32r_pcc_debug > (lvl)) \
  46. printk(KERN_DEBUG "m32r_pcc: " fmt , ## arg); \
  47. } while (0)
  48. #else
  49. #define debug(n, args...) do { } while (0)
  50. #endif
  51. /* Poll status interval -- 0 means default to interrupt */
  52. static int poll_interval = 0;
  53. typedef enum pcc_space { as_none = 0, as_comm, as_attr, as_io } pcc_as_t;
  54. typedef struct pcc_socket {
  55. u_short type, flags;
  56. struct pcmcia_socket socket;
  57. unsigned int number;
  58. kio_addr_t ioaddr;
  59. u_long mapaddr;
  60. u_long base; /* PCC register base */
  61. u_char cs_irq, intr;
  62. pccard_io_map io_map[MAX_IO_WIN];
  63. pccard_mem_map mem_map[MAX_WIN];
  64. u_char io_win;
  65. u_char mem_win;
  66. pcc_as_t current_space;
  67. u_char last_iodbex;
  68. #ifdef CHAOS_PCC_DEBUG
  69. u_char last_iosize;
  70. #endif
  71. #ifdef CONFIG_PROC_FS
  72. struct proc_dir_entry *proc;
  73. #endif
  74. } pcc_socket_t;
  75. static int pcc_sockets = 0;
  76. static pcc_socket_t socket[M32R_MAX_PCC] = {
  77. { 0, }, /* ... */
  78. };
  79. /*====================================================================*/
  80. static unsigned int pcc_get(u_short, unsigned int);
  81. static void pcc_set(u_short, unsigned int , unsigned int );
  82. static DEFINE_SPINLOCK(pcc_lock);
  83. void pcc_iorw(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int wr, int flag)
  84. {
  85. u_long addr;
  86. u_long flags;
  87. int need_ex;
  88. #ifdef PCC_DEBUG_DBEX
  89. int _dbex;
  90. #endif
  91. pcc_socket_t *t = &socket[sock];
  92. #ifdef CHAOS_PCC_DEBUG
  93. int map_changed = 0;
  94. #endif
  95. /* Need lock ? */
  96. spin_lock_irqsave(&pcc_lock, flags);
  97. /*
  98. * Check if need dbex
  99. */
  100. need_ex = (size > 1 && flag == 0) ? PCMOD_DBEX : 0;
  101. #ifdef PCC_DEBUG_DBEX
  102. _dbex = need_ex;
  103. need_ex = 0;
  104. #endif
  105. /*
  106. * calculate access address
  107. */
  108. addr = t->mapaddr + port - t->ioaddr + KSEG1; /* XXX */
  109. /*
  110. * Check current mapping
  111. */
  112. if (t->current_space != as_io || t->last_iodbex != need_ex) {
  113. u_long cbsz;
  114. /*
  115. * Disable first
  116. */
  117. pcc_set(sock, PCCR, 0);
  118. /*
  119. * Set mode and io address
  120. */
  121. cbsz = (t->flags & MAP_16BIT) ? 0 : PCMOD_CBSZ;
  122. pcc_set(sock, PCMOD, PCMOD_AS_IO | cbsz | need_ex);
  123. pcc_set(sock, PCADR, addr & 0x1ff00000);
  124. /*
  125. * Enable and read it
  126. */
  127. pcc_set(sock, PCCR, 1);
  128. #ifdef CHAOS_PCC_DEBUG
  129. #if 0
  130. map_changed = (t->current_space == as_attr && size == 2); /* XXX */
  131. #else
  132. map_changed = 1;
  133. #endif
  134. #endif
  135. t->current_space = as_io;
  136. }
  137. /*
  138. * access to IO space
  139. */
  140. if (size == 1) {
  141. /* Byte */
  142. unsigned char *bp = (unsigned char *)buf;
  143. #ifdef CHAOS_DEBUG
  144. if (map_changed) {
  145. dummy_readbuf = readb(addr);
  146. }
  147. #endif
  148. if (wr) {
  149. /* write Byte */
  150. while (nmemb--) {
  151. writeb(*bp++, addr);
  152. }
  153. } else {
  154. /* read Byte */
  155. while (nmemb--) {
  156. *bp++ = readb(addr);
  157. }
  158. }
  159. } else {
  160. /* Word */
  161. unsigned short *bp = (unsigned short *)buf;
  162. #ifdef CHAOS_PCC_DEBUG
  163. if (map_changed) {
  164. dummy_readbuf = readw(addr);
  165. }
  166. #endif
  167. if (wr) {
  168. /* write Word */
  169. while (nmemb--) {
  170. #ifdef PCC_DEBUG_DBEX
  171. if (_dbex) {
  172. unsigned char *cp = (unsigned char *)bp;
  173. unsigned short tmp;
  174. tmp = cp[1] << 8 | cp[0];
  175. writew(tmp, addr);
  176. bp++;
  177. } else
  178. #endif
  179. writew(*bp++, addr);
  180. }
  181. } else {
  182. /* read Word */
  183. while (nmemb--) {
  184. #ifdef PCC_DEBUG_DBEX
  185. if (_dbex) {
  186. unsigned char *cp = (unsigned char *)bp;
  187. unsigned short tmp;
  188. tmp = readw(addr);
  189. cp[0] = tmp & 0xff;
  190. cp[1] = (tmp >> 8) & 0xff;
  191. bp++;
  192. } else
  193. #endif
  194. *bp++ = readw(addr);
  195. }
  196. }
  197. }
  198. #if 1
  199. /* addr is no longer used */
  200. if ((addr = pcc_get(sock, PCIRC)) & PCIRC_BWERR) {
  201. printk("m32r_pcc: BWERR detected : port 0x%04lx : iosize %dbit\n",
  202. port, size * 8);
  203. pcc_set(sock, PCIRC, addr);
  204. }
  205. #endif
  206. /*
  207. * save state
  208. */
  209. t->last_iosize = size;
  210. t->last_iodbex = need_ex;
  211. /* Need lock ? */
  212. spin_unlock_irqrestore(&pcc_lock,flags);
  213. return;
  214. }
  215. void pcc_ioread(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int flag) {
  216. pcc_iorw(sock, port, buf, size, nmemb, 0, flag);
  217. }
  218. void pcc_iowrite(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int flag) {
  219. pcc_iorw(sock, port, buf, size, nmemb, 1, flag);
  220. }
  221. /*====================================================================*/
  222. #define IS_REGISTERED 0x2000
  223. #define IS_ALIVE 0x8000
  224. typedef struct pcc_t {
  225. char *name;
  226. u_short flags;
  227. } pcc_t;
  228. static pcc_t pcc[] = {
  229. { "xnux2", 0 }, { "xnux2", 0 },
  230. };
  231. static irqreturn_t pcc_interrupt(int, void *);
  232. /*====================================================================*/
  233. static struct timer_list poll_timer;
  234. static unsigned int pcc_get(u_short sock, unsigned int reg)
  235. {
  236. return inl(socket[sock].base + reg);
  237. }
  238. static void pcc_set(u_short sock, unsigned int reg, unsigned int data)
  239. {
  240. outl(data, socket[sock].base + reg);
  241. }
  242. /*======================================================================
  243. See if a card is present, powered up, in IO mode, and already
  244. bound to a (non PC Card) Linux driver. We leave these alone.
  245. We make an exception for cards that seem to be serial devices.
  246. ======================================================================*/
  247. static int __init is_alive(u_short sock)
  248. {
  249. unsigned int stat;
  250. unsigned int f;
  251. stat = pcc_get(sock, PCIRC);
  252. f = (stat & (PCIRC_CDIN1 | PCIRC_CDIN2)) >> 16;
  253. if(!f){
  254. printk("m32r_pcc: No Card is detected at socket %d : stat = 0x%08x\n",stat,sock);
  255. return 0;
  256. }
  257. if(f!=3)
  258. printk("m32r_pcc: Insertion fail (%.8x) at socket %d\n",stat,sock);
  259. else
  260. printk("m32r_pcc: Card is Inserted at socket %d(%.8x)\n",sock,stat);
  261. return 0;
  262. }
  263. static void add_pcc_socket(ulong base, int irq, ulong mapaddr, kio_addr_t ioaddr)
  264. {
  265. pcc_socket_t *t = &socket[pcc_sockets];
  266. /* add sockets */
  267. t->ioaddr = ioaddr;
  268. t->mapaddr = mapaddr;
  269. t->base = base;
  270. #ifdef CHAOS_PCC_DEBUG
  271. t->flags = MAP_16BIT;
  272. #else
  273. t->flags = 0;
  274. #endif
  275. if (is_alive(pcc_sockets))
  276. t->flags |= IS_ALIVE;
  277. /* add pcc */
  278. if (t->base > 0) {
  279. request_region(t->base, 0x20, "m32r-pcc");
  280. }
  281. printk(KERN_INFO " %s ", pcc[pcc_sockets].name);
  282. printk("pcc at 0x%08lx\n", t->base);
  283. /* Update socket interrupt information, capabilities */
  284. t->socket.features |= (SS_CAP_PCCARD | SS_CAP_STATIC_MAP);
  285. t->socket.map_size = M32R_PCC_MAPSIZE;
  286. t->socket.io_offset = ioaddr; /* use for io access offset */
  287. t->socket.irq_mask = 0;
  288. t->socket.pci_irq = 2 + pcc_sockets; /* XXX */
  289. request_irq(irq, pcc_interrupt, 0, "m32r-pcc", pcc_interrupt);
  290. pcc_sockets++;
  291. return;
  292. }
  293. /*====================================================================*/
  294. static irqreturn_t pcc_interrupt(int irq, void *dev)
  295. {
  296. int i, j, irc;
  297. u_int events, active;
  298. int handled = 0;
  299. debug(4, "m32r: pcc_interrupt(%d)\n", irq);
  300. for (j = 0; j < 20; j++) {
  301. active = 0;
  302. for (i = 0; i < pcc_sockets; i++) {
  303. if ((socket[i].cs_irq != irq) &&
  304. (socket[i].socket.pci_irq != irq))
  305. continue;
  306. handled = 1;
  307. irc = pcc_get(i, PCIRC);
  308. irc >>=16;
  309. debug(2, "m32r-pcc:interrput: socket %d pcirc 0x%02x ", i, irc);
  310. if (!irc)
  311. continue;
  312. events = (irc) ? SS_DETECT : 0;
  313. events |= (pcc_get(i,PCCR) & PCCR_PCEN) ? SS_READY : 0;
  314. debug(2, " event 0x%02x\n", events);
  315. if (events)
  316. pcmcia_parse_events(&socket[i].socket, events);
  317. active |= events;
  318. active = 0;
  319. }
  320. if (!active) break;
  321. }
  322. if (j == 20)
  323. printk(KERN_NOTICE "m32r-pcc: infinite loop in interrupt handler\n");
  324. debug(4, "m32r-pcc: interrupt done\n");
  325. return IRQ_RETVAL(handled);
  326. } /* pcc_interrupt */
  327. static void pcc_interrupt_wrapper(u_long data)
  328. {
  329. pcc_interrupt(0, NULL);
  330. init_timer(&poll_timer);
  331. poll_timer.expires = jiffies + poll_interval;
  332. add_timer(&poll_timer);
  333. }
  334. /*====================================================================*/
  335. static int _pcc_get_status(u_short sock, u_int *value)
  336. {
  337. u_int status;
  338. status = pcc_get(sock,PCIRC);
  339. *value = ((status & PCIRC_CDIN1) && (status & PCIRC_CDIN2))
  340. ? SS_DETECT : 0;
  341. status = pcc_get(sock,PCCR);
  342. #if 0
  343. *value |= (status & PCCR_PCEN) ? SS_READY : 0;
  344. #else
  345. *value |= SS_READY; /* XXX: always */
  346. #endif
  347. status = pcc_get(sock,PCCSIGCR);
  348. *value |= (status & PCCSIGCR_VEN) ? SS_POWERON : 0;
  349. debug(3, "m32r-pcc: GetStatus(%d) = %#4.4x\n", sock, *value);
  350. return 0;
  351. } /* _get_status */
  352. /*====================================================================*/
  353. static int _pcc_set_socket(u_short sock, socket_state_t *state)
  354. {
  355. u_long reg = 0;
  356. debug(3, "m32r-pcc: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
  357. "io_irq %d, csc_mask %#2.2x)", sock, state->flags,
  358. state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
  359. if (state->Vcc) {
  360. /*
  361. * 5V only
  362. */
  363. if (state->Vcc == 50) {
  364. reg |= PCCSIGCR_VEN;
  365. } else {
  366. return -EINVAL;
  367. }
  368. }
  369. if (state->flags & SS_RESET) {
  370. debug(3, ":RESET\n");
  371. reg |= PCCSIGCR_CRST;
  372. }
  373. if (state->flags & SS_OUTPUT_ENA){
  374. debug(3, ":OUTPUT_ENA\n");
  375. /* bit clear */
  376. } else {
  377. reg |= PCCSIGCR_SEN;
  378. }
  379. pcc_set(sock,PCCSIGCR,reg);
  380. #ifdef DEBUG
  381. if(state->flags & SS_IOCARD){
  382. debug(3, ":IOCARD");
  383. }
  384. if (state->flags & SS_PWR_AUTO) {
  385. debug(3, ":PWR_AUTO");
  386. }
  387. if (state->csc_mask & SS_DETECT)
  388. debug(3, ":csc-SS_DETECT");
  389. if (state->flags & SS_IOCARD) {
  390. if (state->csc_mask & SS_STSCHG)
  391. debug(3, ":STSCHG");
  392. } else {
  393. if (state->csc_mask & SS_BATDEAD)
  394. debug(3, ":BATDEAD");
  395. if (state->csc_mask & SS_BATWARN)
  396. debug(3, ":BATWARN");
  397. if (state->csc_mask & SS_READY)
  398. debug(3, ":READY");
  399. }
  400. debug(3, "\n");
  401. #endif
  402. return 0;
  403. } /* _set_socket */
  404. /*====================================================================*/
  405. static int _pcc_set_io_map(u_short sock, struct pccard_io_map *io)
  406. {
  407. u_char map;
  408. debug(3, "m32r-pcc: SetIOMap(%d, %d, %#2.2x, %d ns, "
  409. "%#lx-%#lx)\n", sock, io->map, io->flags,
  410. io->speed, io->start, io->stop);
  411. map = io->map;
  412. return 0;
  413. } /* _set_io_map */
  414. /*====================================================================*/
  415. static int _pcc_set_mem_map(u_short sock, struct pccard_mem_map *mem)
  416. {
  417. u_char map = mem->map;
  418. u_long mode;
  419. u_long addr;
  420. pcc_socket_t *t = &socket[sock];
  421. #ifdef CHAOS_PCC_DEBUG
  422. #if 0
  423. pcc_as_t last = t->current_space;
  424. #endif
  425. #endif
  426. debug(3, "m32r-pcc: SetMemMap(%d, %d, %#2.2x, %d ns, "
  427. "%#lx, %#x)\n", sock, map, mem->flags,
  428. mem->speed, mem->static_start, mem->card_start);
  429. /*
  430. * sanity check
  431. */
  432. if ((map > MAX_WIN) || (mem->card_start > 0x3ffffff)){
  433. return -EINVAL;
  434. }
  435. /*
  436. * de-activate
  437. */
  438. if ((mem->flags & MAP_ACTIVE) == 0) {
  439. t->current_space = as_none;
  440. return 0;
  441. }
  442. /*
  443. * Disable first
  444. */
  445. pcc_set(sock, PCCR, 0);
  446. /*
  447. * Set mode
  448. */
  449. if (mem->flags & MAP_ATTRIB) {
  450. mode = PCMOD_AS_ATTRIB | PCMOD_CBSZ;
  451. t->current_space = as_attr;
  452. } else {
  453. mode = 0; /* common memory */
  454. t->current_space = as_comm;
  455. }
  456. pcc_set(sock, PCMOD, mode);
  457. /*
  458. * Set address
  459. */
  460. addr = t->mapaddr + (mem->card_start & M32R_PCC_MAPMASK);
  461. pcc_set(sock, PCADR, addr);
  462. mem->static_start = addr + mem->card_start;
  463. /*
  464. * Enable again
  465. */
  466. pcc_set(sock, PCCR, 1);
  467. #ifdef CHAOS_PCC_DEBUG
  468. #if 0
  469. if (last != as_attr) {
  470. #else
  471. if (1) {
  472. #endif
  473. dummy_readbuf = *(u_char *)(addr + KSEG1);
  474. }
  475. #endif
  476. return 0;
  477. } /* _set_mem_map */
  478. #if 0 /* driver model ordering issue */
  479. /*======================================================================
  480. Routines for accessing socket information and register dumps via
  481. /proc/bus/pccard/...
  482. ======================================================================*/
  483. static ssize_t show_info(struct class_device *class_dev, char *buf)
  484. {
  485. pcc_socket_t *s = container_of(class_dev, struct pcc_socket,
  486. socket.dev);
  487. return sprintf(buf, "type: %s\nbase addr: 0x%08lx\n",
  488. pcc[s->type].name, s->base);
  489. }
  490. static ssize_t show_exca(struct class_device *class_dev, char *buf)
  491. {
  492. /* FIXME */
  493. return 0;
  494. }
  495. static CLASS_DEVICE_ATTR(info, S_IRUGO, show_info, NULL);
  496. static CLASS_DEVICE_ATTR(exca, S_IRUGO, show_exca, NULL);
  497. #endif
  498. /*====================================================================*/
  499. /* this is horribly ugly... proper locking needs to be done here at
  500. * some time... */
  501. #define LOCKED(x) do { \
  502. int retval; \
  503. unsigned long flags; \
  504. spin_lock_irqsave(&pcc_lock, flags); \
  505. retval = x; \
  506. spin_unlock_irqrestore(&pcc_lock, flags); \
  507. return retval; \
  508. } while (0)
  509. static int pcc_get_status(struct pcmcia_socket *s, u_int *value)
  510. {
  511. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  512. if (socket[sock].flags & IS_ALIVE) {
  513. *value = 0;
  514. return -EINVAL;
  515. }
  516. LOCKED(_pcc_get_status(sock, value));
  517. }
  518. static int pcc_set_socket(struct pcmcia_socket *s, socket_state_t *state)
  519. {
  520. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  521. if (socket[sock].flags & IS_ALIVE)
  522. return -EINVAL;
  523. LOCKED(_pcc_set_socket(sock, state));
  524. }
  525. static int pcc_set_io_map(struct pcmcia_socket *s, struct pccard_io_map *io)
  526. {
  527. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  528. if (socket[sock].flags & IS_ALIVE)
  529. return -EINVAL;
  530. LOCKED(_pcc_set_io_map(sock, io));
  531. }
  532. static int pcc_set_mem_map(struct pcmcia_socket *s, struct pccard_mem_map *mem)
  533. {
  534. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  535. if (socket[sock].flags & IS_ALIVE)
  536. return -EINVAL;
  537. LOCKED(_pcc_set_mem_map(sock, mem));
  538. }
  539. static int pcc_init(struct pcmcia_socket *s)
  540. {
  541. debug(4, "m32r-pcc: init call\n");
  542. return 0;
  543. }
  544. static struct pccard_operations pcc_operations = {
  545. .init = pcc_init,
  546. .get_status = pcc_get_status,
  547. .set_socket = pcc_set_socket,
  548. .set_io_map = pcc_set_io_map,
  549. .set_mem_map = pcc_set_mem_map,
  550. };
  551. /*====================================================================*/
  552. static struct device_driver pcc_driver = {
  553. .name = "pcc",
  554. .bus = &platform_bus_type,
  555. .suspend = pcmcia_socket_dev_suspend,
  556. .resume = pcmcia_socket_dev_resume,
  557. };
  558. static struct platform_device pcc_device = {
  559. .name = "pcc",
  560. .id = 0,
  561. };
  562. /*====================================================================*/
  563. static int __init init_m32r_pcc(void)
  564. {
  565. int i, ret;
  566. ret = driver_register(&pcc_driver);
  567. if (ret)
  568. return ret;
  569. ret = platform_device_register(&pcc_device);
  570. if (ret){
  571. driver_unregister(&pcc_driver);
  572. return ret;
  573. }
  574. printk(KERN_INFO "m32r PCC probe:\n");
  575. pcc_sockets = 0;
  576. add_pcc_socket(M32R_PCC0_BASE, PCC0_IRQ, M32R_PCC0_MAPBASE, 0x1000);
  577. #ifdef CONFIG_M32RPCC_SLOT2
  578. add_pcc_socket(M32R_PCC1_BASE, PCC1_IRQ, M32R_PCC1_MAPBASE, 0x2000);
  579. #endif
  580. if (pcc_sockets == 0) {
  581. printk("socket is not found.\n");
  582. platform_device_unregister(&pcc_device);
  583. driver_unregister(&pcc_driver);
  584. return -ENODEV;
  585. }
  586. /* Set up interrupt handler(s) */
  587. for (i = 0 ; i < pcc_sockets ; i++) {
  588. socket[i].socket.dev.parent = &pcc_device.dev;
  589. socket[i].socket.ops = &pcc_operations;
  590. socket[i].socket.resource_ops = &pccard_static_ops;
  591. socket[i].socket.owner = THIS_MODULE;
  592. socket[i].number = i;
  593. ret = pcmcia_register_socket(&socket[i].socket);
  594. if (!ret)
  595. socket[i].flags |= IS_REGISTERED;
  596. #if 0 /* driver model ordering issue */
  597. class_device_create_file(&socket[i].socket.dev,
  598. &class_device_attr_info);
  599. class_device_create_file(&socket[i].socket.dev,
  600. &class_device_attr_exca);
  601. #endif
  602. }
  603. /* Finally, schedule a polling interrupt */
  604. if (poll_interval != 0) {
  605. poll_timer.function = pcc_interrupt_wrapper;
  606. poll_timer.data = 0;
  607. init_timer(&poll_timer);
  608. poll_timer.expires = jiffies + poll_interval;
  609. add_timer(&poll_timer);
  610. }
  611. return 0;
  612. } /* init_m32r_pcc */
  613. static void __exit exit_m32r_pcc(void)
  614. {
  615. int i;
  616. for (i = 0; i < pcc_sockets; i++)
  617. if (socket[i].flags & IS_REGISTERED)
  618. pcmcia_unregister_socket(&socket[i].socket);
  619. platform_device_unregister(&pcc_device);
  620. if (poll_interval != 0)
  621. del_timer_sync(&poll_timer);
  622. driver_unregister(&pcc_driver);
  623. } /* exit_m32r_pcc */
  624. module_init(init_m32r_pcc);
  625. module_exit(exit_m32r_pcc);
  626. MODULE_LICENSE("Dual MPL/GPL");
  627. /*====================================================================*/