setup-bus.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. /*
  2. * drivers/pci/setup-bus.c
  3. *
  4. * Extruded from code written by
  5. * Dave Rusling (david.rusling@reo.mts.dec.com)
  6. * David Mosberger (davidm@cs.arizona.edu)
  7. * David Miller (davem@redhat.com)
  8. *
  9. * Support routines for initializing a PCI subsystem.
  10. */
  11. /*
  12. * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
  13. * PCI-PCI bridges cleanup, sorted resource allocation.
  14. * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
  15. * Converted to allocation in 3 passes, which gives
  16. * tighter packing. Prefetchable range support.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/errno.h>
  23. #include <linux/ioport.h>
  24. #include <linux/cache.h>
  25. #include <linux/slab.h>
  26. #define DEBUG_CONFIG 1
  27. #if DEBUG_CONFIG
  28. #define DBG(x...) printk(x)
  29. #else
  30. #define DBG(x...)
  31. #endif
  32. #define ROUND_UP(x, a) (((x) + (a) - 1) & ~((a) - 1))
  33. static void pbus_assign_resources_sorted(struct pci_bus *bus)
  34. {
  35. struct pci_dev *dev;
  36. struct resource *res;
  37. struct resource_list head, *list, *tmp;
  38. int idx;
  39. head.next = NULL;
  40. list_for_each_entry(dev, &bus->devices, bus_list) {
  41. u16 class = dev->class >> 8;
  42. /* Don't touch classless devices or host bridges or ioapics. */
  43. if (class == PCI_CLASS_NOT_DEFINED ||
  44. class == PCI_CLASS_BRIDGE_HOST)
  45. continue;
  46. /* Don't touch ioapic devices already enabled by firmware */
  47. if (class == PCI_CLASS_SYSTEM_PIC) {
  48. u16 command;
  49. pci_read_config_word(dev, PCI_COMMAND, &command);
  50. if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
  51. continue;
  52. }
  53. pdev_sort_resources(dev, &head);
  54. }
  55. for (list = head.next; list;) {
  56. res = list->res;
  57. idx = res - &list->dev->resource[0];
  58. if (pci_assign_resource(list->dev, idx)) {
  59. res->start = 0;
  60. res->end = 0;
  61. res->flags = 0;
  62. }
  63. tmp = list;
  64. list = list->next;
  65. kfree(tmp);
  66. }
  67. }
  68. void pci_setup_cardbus(struct pci_bus *bus)
  69. {
  70. struct pci_dev *bridge = bus->self;
  71. struct pci_bus_region region;
  72. printk("PCI: Bus %d, cardbus bridge: %s\n",
  73. bus->number, pci_name(bridge));
  74. pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
  75. if (bus->resource[0]->flags & IORESOURCE_IO) {
  76. /*
  77. * The IO resource is allocated a range twice as large as it
  78. * would normally need. This allows us to set both IO regs.
  79. */
  80. printk(" IO window: %08lx-%08lx\n",
  81. region.start, region.end);
  82. pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
  83. region.start);
  84. pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
  85. region.end);
  86. }
  87. pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
  88. if (bus->resource[1]->flags & IORESOURCE_IO) {
  89. printk(" IO window: %08lx-%08lx\n",
  90. region.start, region.end);
  91. pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
  92. region.start);
  93. pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
  94. region.end);
  95. }
  96. pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
  97. if (bus->resource[2]->flags & IORESOURCE_MEM) {
  98. printk(" PREFETCH window: %08lx-%08lx\n",
  99. region.start, region.end);
  100. pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
  101. region.start);
  102. pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
  103. region.end);
  104. }
  105. pcibios_resource_to_bus(bridge, &region, bus->resource[3]);
  106. if (bus->resource[3]->flags & IORESOURCE_MEM) {
  107. printk(" MEM window: %08lx-%08lx\n",
  108. region.start, region.end);
  109. pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
  110. region.start);
  111. pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
  112. region.end);
  113. }
  114. }
  115. EXPORT_SYMBOL(pci_setup_cardbus);
  116. /* Initialize bridges with base/limit values we have collected.
  117. PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
  118. requires that if there is no I/O ports or memory behind the
  119. bridge, corresponding range must be turned off by writing base
  120. value greater than limit to the bridge's base/limit registers.
  121. Note: care must be taken when updating I/O base/limit registers
  122. of bridges which support 32-bit I/O. This update requires two
  123. config space writes, so it's quite possible that an I/O window of
  124. the bridge will have some undesirable address (e.g. 0) after the
  125. first write. Ditto 64-bit prefetchable MMIO. */
  126. static void __devinit
  127. pci_setup_bridge(struct pci_bus *bus)
  128. {
  129. struct pci_dev *bridge = bus->self;
  130. struct pci_bus_region region;
  131. u32 l, io_upper16;
  132. DBG(KERN_INFO "PCI: Bridge: %s\n", pci_name(bridge));
  133. /* Set up the top and bottom of the PCI I/O segment for this bus. */
  134. pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
  135. if (bus->resource[0]->flags & IORESOURCE_IO) {
  136. pci_read_config_dword(bridge, PCI_IO_BASE, &l);
  137. l &= 0xffff0000;
  138. l |= (region.start >> 8) & 0x00f0;
  139. l |= region.end & 0xf000;
  140. /* Set up upper 16 bits of I/O base/limit. */
  141. io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
  142. DBG(KERN_INFO " IO window: %04lx-%04lx\n",
  143. region.start, region.end);
  144. }
  145. else {
  146. /* Clear upper 16 bits of I/O base/limit. */
  147. io_upper16 = 0;
  148. l = 0x00f0;
  149. DBG(KERN_INFO " IO window: disabled.\n");
  150. }
  151. /* Temporarily disable the I/O range before updating PCI_IO_BASE. */
  152. pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
  153. /* Update lower 16 bits of I/O base/limit. */
  154. pci_write_config_dword(bridge, PCI_IO_BASE, l);
  155. /* Update upper 16 bits of I/O base/limit. */
  156. pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
  157. /* Set up the top and bottom of the PCI Memory segment
  158. for this bus. */
  159. pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
  160. if (bus->resource[1]->flags & IORESOURCE_MEM) {
  161. l = (region.start >> 16) & 0xfff0;
  162. l |= region.end & 0xfff00000;
  163. DBG(KERN_INFO " MEM window: %08lx-%08lx\n",
  164. region.start, region.end);
  165. }
  166. else {
  167. l = 0x0000fff0;
  168. DBG(KERN_INFO " MEM window: disabled.\n");
  169. }
  170. pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
  171. /* Clear out the upper 32 bits of PREF limit.
  172. If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
  173. disables PREF range, which is ok. */
  174. pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
  175. /* Set up PREF base/limit. */
  176. pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
  177. if (bus->resource[2]->flags & IORESOURCE_PREFETCH) {
  178. l = (region.start >> 16) & 0xfff0;
  179. l |= region.end & 0xfff00000;
  180. DBG(KERN_INFO " PREFETCH window: %08lx-%08lx\n",
  181. region.start, region.end);
  182. }
  183. else {
  184. l = 0x0000fff0;
  185. DBG(KERN_INFO " PREFETCH window: disabled.\n");
  186. }
  187. pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
  188. /* Clear out the upper 32 bits of PREF base. */
  189. pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 0);
  190. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
  191. }
  192. /* Check whether the bridge supports optional I/O and
  193. prefetchable memory ranges. If not, the respective
  194. base/limit registers must be read-only and read as 0. */
  195. static void pci_bridge_check_ranges(struct pci_bus *bus)
  196. {
  197. u16 io;
  198. u32 pmem;
  199. struct pci_dev *bridge = bus->self;
  200. struct resource *b_res;
  201. b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
  202. b_res[1].flags |= IORESOURCE_MEM;
  203. pci_read_config_word(bridge, PCI_IO_BASE, &io);
  204. if (!io) {
  205. pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
  206. pci_read_config_word(bridge, PCI_IO_BASE, &io);
  207. pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
  208. }
  209. if (io)
  210. b_res[0].flags |= IORESOURCE_IO;
  211. /* DECchip 21050 pass 2 errata: the bridge may miss an address
  212. disconnect boundary by one PCI data phase.
  213. Workaround: do not use prefetching on this device. */
  214. if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
  215. return;
  216. pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
  217. if (!pmem) {
  218. pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
  219. 0xfff0fff0);
  220. pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
  221. pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
  222. }
  223. if (pmem)
  224. b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  225. }
  226. /* Helper function for sizing routines: find first available
  227. bus resource of a given type. Note: we intentionally skip
  228. the bus resources which have already been assigned (that is,
  229. have non-NULL parent resource). */
  230. static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type)
  231. {
  232. int i;
  233. struct resource *r;
  234. unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
  235. IORESOURCE_PREFETCH;
  236. for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
  237. r = bus->resource[i];
  238. if (r == &ioport_resource || r == &iomem_resource)
  239. continue;
  240. if (r && (r->flags & type_mask) == type && !r->parent)
  241. return r;
  242. }
  243. return NULL;
  244. }
  245. /* Sizing the IO windows of the PCI-PCI bridge is trivial,
  246. since these windows have 4K granularity and the IO ranges
  247. of non-bridge PCI devices are limited to 256 bytes.
  248. We must be careful with the ISA aliasing though. */
  249. static void pbus_size_io(struct pci_bus *bus)
  250. {
  251. struct pci_dev *dev;
  252. struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
  253. unsigned long size = 0, size1 = 0;
  254. if (!b_res)
  255. return;
  256. list_for_each_entry(dev, &bus->devices, bus_list) {
  257. int i;
  258. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  259. struct resource *r = &dev->resource[i];
  260. unsigned long r_size;
  261. if (r->parent || !(r->flags & IORESOURCE_IO))
  262. continue;
  263. r_size = r->end - r->start + 1;
  264. if (r_size < 0x400)
  265. /* Might be re-aligned for ISA */
  266. size += r_size;
  267. else
  268. size1 += r_size;
  269. }
  270. }
  271. /* To be fixed in 2.5: we should have sort of HAVE_ISA
  272. flag in the struct pci_bus. */
  273. #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
  274. size = (size & 0xff) + ((size & ~0xffUL) << 2);
  275. #endif
  276. size = ROUND_UP(size + size1, 4096);
  277. if (!size) {
  278. b_res->flags = 0;
  279. return;
  280. }
  281. /* Alignment of the IO window is always 4K */
  282. b_res->start = 4096;
  283. b_res->end = b_res->start + size - 1;
  284. }
  285. /* Calculate the size of the bus and minimal alignment which
  286. guarantees that all child resources fit in this size. */
  287. static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, unsigned long type)
  288. {
  289. struct pci_dev *dev;
  290. unsigned long min_align, align, size;
  291. unsigned long aligns[12]; /* Alignments from 1Mb to 2Gb */
  292. int order, max_order;
  293. struct resource *b_res = find_free_bus_resource(bus, type);
  294. if (!b_res)
  295. return 0;
  296. memset(aligns, 0, sizeof(aligns));
  297. max_order = 0;
  298. size = 0;
  299. list_for_each_entry(dev, &bus->devices, bus_list) {
  300. int i;
  301. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  302. struct resource *r = &dev->resource[i];
  303. unsigned long r_size;
  304. if (r->parent || (r->flags & mask) != type)
  305. continue;
  306. r_size = r->end - r->start + 1;
  307. /* For bridges size != alignment */
  308. align = (i < PCI_BRIDGE_RESOURCES) ? r_size : r->start;
  309. order = __ffs(align) - 20;
  310. if (order > 11) {
  311. printk(KERN_WARNING "PCI: region %s/%d "
  312. "too large: %llx-%llx\n",
  313. pci_name(dev), i,
  314. (unsigned long long)r->start,
  315. (unsigned long long)r->end);
  316. r->flags = 0;
  317. continue;
  318. }
  319. size += r_size;
  320. if (order < 0)
  321. order = 0;
  322. /* Exclude ranges with size > align from
  323. calculation of the alignment. */
  324. if (r_size == align)
  325. aligns[order] += align;
  326. if (order > max_order)
  327. max_order = order;
  328. }
  329. }
  330. align = 0;
  331. min_align = 0;
  332. for (order = 0; order <= max_order; order++) {
  333. unsigned long align1 = 1UL << (order + 20);
  334. if (!align)
  335. min_align = align1;
  336. else if (ROUND_UP(align + min_align, min_align) < align1)
  337. min_align = align1 >> 1;
  338. align += aligns[order];
  339. }
  340. size = ROUND_UP(size, min_align);
  341. if (!size) {
  342. b_res->flags = 0;
  343. return 1;
  344. }
  345. b_res->start = min_align;
  346. b_res->end = size + min_align - 1;
  347. return 1;
  348. }
  349. static void __devinit
  350. pci_bus_size_cardbus(struct pci_bus *bus)
  351. {
  352. struct pci_dev *bridge = bus->self;
  353. struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
  354. u16 ctrl;
  355. /*
  356. * Reserve some resources for CardBus. We reserve
  357. * a fixed amount of bus space for CardBus bridges.
  358. */
  359. b_res[0].start = pci_cardbus_io_size;
  360. b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
  361. b_res[0].flags |= IORESOURCE_IO;
  362. b_res[1].start = pci_cardbus_io_size;
  363. b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
  364. b_res[1].flags |= IORESOURCE_IO;
  365. /*
  366. * Check whether prefetchable memory is supported
  367. * by this bridge.
  368. */
  369. pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
  370. if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
  371. ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
  372. pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
  373. pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
  374. }
  375. /*
  376. * If we have prefetchable memory support, allocate
  377. * two regions. Otherwise, allocate one region of
  378. * twice the size.
  379. */
  380. if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
  381. b_res[2].start = pci_cardbus_mem_size;
  382. b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
  383. b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  384. b_res[3].start = pci_cardbus_mem_size;
  385. b_res[3].end = b_res[3].start + pci_cardbus_mem_size - 1;
  386. b_res[3].flags |= IORESOURCE_MEM;
  387. } else {
  388. b_res[3].start = pci_cardbus_mem_size * 2;
  389. b_res[3].end = b_res[3].start + pci_cardbus_mem_size * 2 - 1;
  390. b_res[3].flags |= IORESOURCE_MEM;
  391. }
  392. }
  393. void pci_bus_size_bridges(struct pci_bus *bus)
  394. {
  395. struct pci_dev *dev;
  396. unsigned long mask, prefmask;
  397. list_for_each_entry(dev, &bus->devices, bus_list) {
  398. struct pci_bus *b = dev->subordinate;
  399. if (!b)
  400. continue;
  401. switch (dev->class >> 8) {
  402. case PCI_CLASS_BRIDGE_CARDBUS:
  403. pci_bus_size_cardbus(b);
  404. break;
  405. case PCI_CLASS_BRIDGE_PCI:
  406. default:
  407. pci_bus_size_bridges(b);
  408. break;
  409. }
  410. }
  411. /* The root bus? */
  412. if (!bus->self)
  413. return;
  414. switch (bus->self->class >> 8) {
  415. case PCI_CLASS_BRIDGE_CARDBUS:
  416. /* don't size cardbuses yet. */
  417. break;
  418. case PCI_CLASS_BRIDGE_PCI:
  419. pci_bridge_check_ranges(bus);
  420. default:
  421. pbus_size_io(bus);
  422. /* If the bridge supports prefetchable range, size it
  423. separately. If it doesn't, or its prefetchable window
  424. has already been allocated by arch code, try
  425. non-prefetchable range for both types of PCI memory
  426. resources. */
  427. mask = IORESOURCE_MEM;
  428. prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
  429. if (pbus_size_mem(bus, prefmask, prefmask))
  430. mask = prefmask; /* Success, size non-prefetch only. */
  431. pbus_size_mem(bus, mask, IORESOURCE_MEM);
  432. break;
  433. }
  434. }
  435. EXPORT_SYMBOL(pci_bus_size_bridges);
  436. void pci_bus_assign_resources(struct pci_bus *bus)
  437. {
  438. struct pci_bus *b;
  439. struct pci_dev *dev;
  440. pbus_assign_resources_sorted(bus);
  441. list_for_each_entry(dev, &bus->devices, bus_list) {
  442. b = dev->subordinate;
  443. if (!b)
  444. continue;
  445. pci_bus_assign_resources(b);
  446. switch (dev->class >> 8) {
  447. case PCI_CLASS_BRIDGE_PCI:
  448. pci_setup_bridge(b);
  449. break;
  450. case PCI_CLASS_BRIDGE_CARDBUS:
  451. pci_setup_cardbus(b);
  452. break;
  453. default:
  454. printk(KERN_INFO "PCI: not setting up bridge %s "
  455. "for bus %d\n", pci_name(dev), b->number);
  456. break;
  457. }
  458. }
  459. }
  460. EXPORT_SYMBOL(pci_bus_assign_resources);
  461. void __init
  462. pci_assign_unassigned_resources(void)
  463. {
  464. struct pci_bus *bus;
  465. /* Depth first, calculate sizes and alignments of all
  466. subordinate buses. */
  467. list_for_each_entry(bus, &pci_root_buses, node) {
  468. pci_bus_size_bridges(bus);
  469. }
  470. /* Depth last, allocate resources and update the hardware. */
  471. list_for_each_entry(bus, &pci_root_buses, node) {
  472. pci_bus_assign_resources(bus);
  473. pci_enable_bridges(bus);
  474. }
  475. }