quirks.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include "pci.h"
  24. /* The Mellanox Tavor device gives false positive parity errors
  25. * Mark this device with a broken_parity_status, to allow
  26. * PCI scanning code to "skip" this now blacklisted device.
  27. */
  28. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  29. {
  30. dev->broken_parity_status = 1; /* This device gives false positives */
  31. }
  32. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  33. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  34. /* Deal with broken BIOS'es that neglect to enable passive release,
  35. which can cause problems in combination with the 82441FX/PPro MTRRs */
  36. static void quirk_passive_release(struct pci_dev *dev)
  37. {
  38. struct pci_dev *d = NULL;
  39. unsigned char dlc;
  40. /* We have to make sure a particular bit is set in the PIIX3
  41. ISA bridge, so we have to go out and find it. */
  42. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  43. pci_read_config_byte(d, 0x82, &dlc);
  44. if (!(dlc & 1<<1)) {
  45. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  46. dlc |= 1<<1;
  47. pci_write_config_byte(d, 0x82, dlc);
  48. }
  49. }
  50. }
  51. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  52. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  53. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  54. but VIA don't answer queries. If you happen to have good contacts at VIA
  55. ask them for me please -- Alan
  56. This appears to be BIOS not version dependent. So presumably there is a
  57. chipset level fix */
  58. int isa_dma_bridge_buggy;
  59. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  60. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  61. {
  62. if (!isa_dma_bridge_buggy) {
  63. isa_dma_bridge_buggy=1;
  64. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  65. }
  66. }
  67. /*
  68. * Its not totally clear which chipsets are the problematic ones
  69. * We know 82C586 and 82C596 variants are affected.
  70. */
  71. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  72. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  73. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  74. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  76. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  77. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  78. int pci_pci_problems;
  79. EXPORT_SYMBOL(pci_pci_problems);
  80. /*
  81. * Chipsets where PCI->PCI transfers vanish or hang
  82. */
  83. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  84. {
  85. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  86. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  87. pci_pci_problems |= PCIPCI_FAIL;
  88. }
  89. }
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  92. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  93. {
  94. u8 rev;
  95. pci_read_config_byte(dev, 0x08, &rev);
  96. if (rev == 0x13) {
  97. /* Erratum 24 */
  98. printk(KERN_INFO "Chipset erratum: Disabling direct PCI/AGP transfers.\n");
  99. pci_pci_problems |= PCIAGP_FAIL;
  100. }
  101. }
  102. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd );
  103. /*
  104. * Triton requires workarounds to be used by the drivers
  105. */
  106. static void __devinit quirk_triton(struct pci_dev *dev)
  107. {
  108. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  109. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  110. pci_pci_problems |= PCIPCI_TRITON;
  111. }
  112. }
  113. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  114. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  115. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  116. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  117. /*
  118. * VIA Apollo KT133 needs PCI latency patch
  119. * Made according to a windows driver based patch by George E. Breese
  120. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  121. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  122. * the info on which Mr Breese based his work.
  123. *
  124. * Updated based on further information from the site and also on
  125. * information provided by VIA
  126. */
  127. static void quirk_vialatency(struct pci_dev *dev)
  128. {
  129. struct pci_dev *p;
  130. u8 rev;
  131. u8 busarb;
  132. /* Ok we have a potential problem chipset here. Now see if we have
  133. a buggy southbridge */
  134. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  135. if (p!=NULL) {
  136. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  137. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  138. /* Check for buggy part revisions */
  139. if (rev < 0x40 || rev > 0x42)
  140. goto exit;
  141. } else {
  142. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  143. if (p==NULL) /* No problem parts */
  144. goto exit;
  145. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  146. /* Check for buggy part revisions */
  147. if (rev < 0x10 || rev > 0x12)
  148. goto exit;
  149. }
  150. /*
  151. * Ok we have the problem. Now set the PCI master grant to
  152. * occur every master grant. The apparent bug is that under high
  153. * PCI load (quite common in Linux of course) you can get data
  154. * loss when the CPU is held off the bus for 3 bus master requests
  155. * This happens to include the IDE controllers....
  156. *
  157. * VIA only apply this fix when an SB Live! is present but under
  158. * both Linux and Windows this isnt enough, and we have seen
  159. * corruption without SB Live! but with things like 3 UDMA IDE
  160. * controllers. So we ignore that bit of the VIA recommendation..
  161. */
  162. pci_read_config_byte(dev, 0x76, &busarb);
  163. /* Set bit 4 and bi 5 of byte 76 to 0x01
  164. "Master priority rotation on every PCI master grant */
  165. busarb &= ~(1<<5);
  166. busarb |= (1<<4);
  167. pci_write_config_byte(dev, 0x76, busarb);
  168. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  169. exit:
  170. pci_dev_put(p);
  171. }
  172. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  173. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  174. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  175. /* Must restore this on a resume from RAM */
  176. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  177. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  178. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  179. /*
  180. * VIA Apollo VP3 needs ETBF on BT848/878
  181. */
  182. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  183. {
  184. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  185. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  186. pci_pci_problems |= PCIPCI_VIAETBF;
  187. }
  188. }
  189. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  190. static void __devinit quirk_vsfx(struct pci_dev *dev)
  191. {
  192. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  193. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  194. pci_pci_problems |= PCIPCI_VSFX;
  195. }
  196. }
  197. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  198. /*
  199. * Ali Magik requires workarounds to be used by the drivers
  200. * that DMA to AGP space. Latency must be set to 0xA and triton
  201. * workaround applied too
  202. * [Info kindly provided by ALi]
  203. */
  204. static void __init quirk_alimagik(struct pci_dev *dev)
  205. {
  206. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  207. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  208. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  209. }
  210. }
  211. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  212. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  213. /*
  214. * Natoma has some interesting boundary conditions with Zoran stuff
  215. * at least
  216. */
  217. static void __devinit quirk_natoma(struct pci_dev *dev)
  218. {
  219. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  220. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  221. pci_pci_problems |= PCIPCI_NATOMA;
  222. }
  223. }
  224. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  225. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  226. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  227. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  230. /*
  231. * This chip can cause PCI parity errors if config register 0xA0 is read
  232. * while DMAs are occurring.
  233. */
  234. static void __devinit quirk_citrine(struct pci_dev *dev)
  235. {
  236. dev->cfg_size = 0xA0;
  237. }
  238. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  239. /*
  240. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  241. * If it's needed, re-allocate the region.
  242. */
  243. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  244. {
  245. struct resource *r = &dev->resource[0];
  246. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  247. r->start = 0;
  248. r->end = 0x3ffffff;
  249. }
  250. }
  251. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  252. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  253. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  254. unsigned size, int nr, const char *name)
  255. {
  256. region &= ~(size-1);
  257. if (region) {
  258. struct pci_bus_region bus_region;
  259. struct resource *res = dev->resource + nr;
  260. res->name = pci_name(dev);
  261. res->start = region;
  262. res->end = region + size - 1;
  263. res->flags = IORESOURCE_IO;
  264. /* Convert from PCI bus to resource space. */
  265. bus_region.start = res->start;
  266. bus_region.end = res->end;
  267. pcibios_bus_to_resource(dev, res, &bus_region);
  268. pci_claim_resource(dev, nr);
  269. printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  270. }
  271. }
  272. /*
  273. * ATI Northbridge setups MCE the processor if you even
  274. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  275. */
  276. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  277. {
  278. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  279. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  280. request_region(0x3b0, 0x0C, "RadeonIGP");
  281. request_region(0x3d3, 0x01, "RadeonIGP");
  282. }
  283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  284. /*
  285. * Let's make the southbridge information explicit instead
  286. * of having to worry about people probing the ACPI areas,
  287. * for example.. (Yes, it happens, and if you read the wrong
  288. * ACPI register it will put the machine to sleep with no
  289. * way of waking it up again. Bummer).
  290. *
  291. * ALI M7101: Two IO regions pointed to by words at
  292. * 0xE0 (64 bytes of ACPI registers)
  293. * 0xE2 (32 bytes of SMB registers)
  294. */
  295. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  296. {
  297. u16 region;
  298. pci_read_config_word(dev, 0xE0, &region);
  299. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  300. pci_read_config_word(dev, 0xE2, &region);
  301. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  302. }
  303. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  304. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  305. {
  306. u32 devres;
  307. u32 mask, size, base;
  308. pci_read_config_dword(dev, port, &devres);
  309. if ((devres & enable) != enable)
  310. return;
  311. mask = (devres >> 16) & 15;
  312. base = devres & 0xffff;
  313. size = 16;
  314. for (;;) {
  315. unsigned bit = size >> 1;
  316. if ((bit & mask) == bit)
  317. break;
  318. size = bit;
  319. }
  320. /*
  321. * For now we only print it out. Eventually we'll want to
  322. * reserve it (at least if it's in the 0x1000+ range), but
  323. * let's get enough confirmation reports first.
  324. */
  325. base &= -size;
  326. printk("%s PIO at %04x-%04x\n", name, base, base + size - 1);
  327. }
  328. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  329. {
  330. u32 devres;
  331. u32 mask, size, base;
  332. pci_read_config_dword(dev, port, &devres);
  333. if ((devres & enable) != enable)
  334. return;
  335. base = devres & 0xffff0000;
  336. mask = (devres & 0x3f) << 16;
  337. size = 128 << 16;
  338. for (;;) {
  339. unsigned bit = size >> 1;
  340. if ((bit & mask) == bit)
  341. break;
  342. size = bit;
  343. }
  344. /*
  345. * For now we only print it out. Eventually we'll want to
  346. * reserve it, but let's get enough confirmation reports first.
  347. */
  348. base &= -size;
  349. printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  350. }
  351. /*
  352. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  353. * 0x40 (64 bytes of ACPI registers)
  354. * 0x90 (16 bytes of SMB registers)
  355. * and a few strange programmable PIIX4 device resources.
  356. */
  357. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  358. {
  359. u32 region, res_a;
  360. pci_read_config_dword(dev, 0x40, &region);
  361. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  362. pci_read_config_dword(dev, 0x90, &region);
  363. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  364. /* Device resource A has enables for some of the other ones */
  365. pci_read_config_dword(dev, 0x5c, &res_a);
  366. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  367. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  368. /* Device resource D is just bitfields for static resources */
  369. /* Device 12 enabled? */
  370. if (res_a & (1 << 29)) {
  371. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  372. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  373. }
  374. /* Device 13 enabled? */
  375. if (res_a & (1 << 30)) {
  376. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  377. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  378. }
  379. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  380. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  381. }
  382. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  383. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi );
  384. /*
  385. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  386. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  387. * 0x58 (64 bytes of GPIO I/O space)
  388. */
  389. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  390. {
  391. u32 region;
  392. pci_read_config_dword(dev, 0x40, &region);
  393. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  394. pci_read_config_dword(dev, 0x58, &region);
  395. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  396. }
  397. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  398. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  399. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  401. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  402. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  404. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  405. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  407. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  408. {
  409. u32 region;
  410. pci_read_config_dword(dev, 0x40, &region);
  411. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  412. pci_read_config_dword(dev, 0x48, &region);
  413. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  414. }
  415. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi );
  416. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi );
  417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi );
  418. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi );
  419. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi );
  420. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi );
  421. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi );
  422. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi );
  423. /*
  424. * VIA ACPI: One IO region pointed to by longword at
  425. * 0x48 or 0x20 (256 bytes of ACPI registers)
  426. */
  427. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  428. {
  429. u8 rev;
  430. u32 region;
  431. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  432. if (rev & 0x10) {
  433. pci_read_config_dword(dev, 0x48, &region);
  434. region &= PCI_BASE_ADDRESS_IO_MASK;
  435. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  436. }
  437. }
  438. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  439. /*
  440. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  441. * 0x48 (256 bytes of ACPI registers)
  442. * 0x70 (128 bytes of hardware monitoring register)
  443. * 0x90 (16 bytes of SMB registers)
  444. */
  445. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  446. {
  447. u16 hm;
  448. u32 smb;
  449. quirk_vt82c586_acpi(dev);
  450. pci_read_config_word(dev, 0x70, &hm);
  451. hm &= PCI_BASE_ADDRESS_IO_MASK;
  452. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  453. pci_read_config_dword(dev, 0x90, &smb);
  454. smb &= PCI_BASE_ADDRESS_IO_MASK;
  455. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  456. }
  457. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  458. /*
  459. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  460. * 0x88 (128 bytes of power management registers)
  461. * 0xd0 (16 bytes of SMB registers)
  462. */
  463. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  464. {
  465. u16 pm, smb;
  466. pci_read_config_word(dev, 0x88, &pm);
  467. pm &= PCI_BASE_ADDRESS_IO_MASK;
  468. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  469. pci_read_config_word(dev, 0xd0, &smb);
  470. smb &= PCI_BASE_ADDRESS_IO_MASK;
  471. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  472. }
  473. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  474. #ifdef CONFIG_X86_IO_APIC
  475. #include <asm/io_apic.h>
  476. /*
  477. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  478. * devices to the external APIC.
  479. *
  480. * TODO: When we have device-specific interrupt routers,
  481. * this code will go away from quirks.
  482. */
  483. static void quirk_via_ioapic(struct pci_dev *dev)
  484. {
  485. u8 tmp;
  486. if (nr_ioapics < 1)
  487. tmp = 0; /* nothing routed to external APIC */
  488. else
  489. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  490. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  491. tmp == 0 ? "Disa" : "Ena");
  492. /* Offset 0x58: External APIC IRQ output control */
  493. pci_write_config_byte (dev, 0x58, tmp);
  494. }
  495. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  496. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  497. /*
  498. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  499. * This leads to doubled level interrupt rates.
  500. * Set this bit to get rid of cycle wastage.
  501. * Otherwise uncritical.
  502. */
  503. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  504. {
  505. u8 misc_control2;
  506. #define BYPASS_APIC_DEASSERT 8
  507. pci_read_config_byte(dev, 0x5B, &misc_control2);
  508. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  509. printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
  510. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  511. }
  512. }
  513. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  514. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  515. /*
  516. * The AMD io apic can hang the box when an apic irq is masked.
  517. * We check all revs >= B0 (yet not in the pre production!) as the bug
  518. * is currently marked NoFix
  519. *
  520. * We have multiple reports of hangs with this chipset that went away with
  521. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  522. * of course. However the advice is demonstrably good even if so..
  523. */
  524. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  525. {
  526. u8 rev;
  527. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  528. if (rev >= 0x02) {
  529. printk(KERN_WARNING "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  530. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  531. }
  532. }
  533. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  534. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  535. {
  536. if (dev->devfn == 0 && dev->bus->number == 0)
  537. sis_apic_bug = 1;
  538. }
  539. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  540. #define AMD8131_revA0 0x01
  541. #define AMD8131_revB0 0x11
  542. #define AMD8131_MISC 0x40
  543. #define AMD8131_NIOAMODE_BIT 0
  544. static void quirk_amd_8131_ioapic(struct pci_dev *dev)
  545. {
  546. unsigned char revid, tmp;
  547. if (nr_ioapics == 0)
  548. return;
  549. pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
  550. if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
  551. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  552. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  553. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  554. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  555. }
  556. }
  557. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  558. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  559. #endif /* CONFIG_X86_IO_APIC */
  560. /*
  561. * FIXME: it is questionable that quirk_via_acpi
  562. * is needed. It shows up as an ISA bridge, and does not
  563. * support the PCI_INTERRUPT_LINE register at all. Therefore
  564. * it seems like setting the pci_dev's 'irq' to the
  565. * value of the ACPI SCI interrupt is only done for convenience.
  566. * -jgarzik
  567. */
  568. static void __devinit quirk_via_acpi(struct pci_dev *d)
  569. {
  570. /*
  571. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  572. */
  573. u8 irq;
  574. pci_read_config_byte(d, 0x42, &irq);
  575. irq &= 0xf;
  576. if (irq && (irq != 2))
  577. d->irq = irq;
  578. }
  579. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  580. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  581. /*
  582. * VIA bridges which have VLink
  583. */
  584. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  585. static void quirk_via_bridge(struct pci_dev *dev)
  586. {
  587. /* See what bridge we have and find the device ranges */
  588. switch (dev->device) {
  589. case PCI_DEVICE_ID_VIA_82C686:
  590. /* The VT82C686 is special, it attaches to PCI and can have
  591. any device number. All its subdevices are functions of
  592. that single device. */
  593. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  594. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  595. break;
  596. case PCI_DEVICE_ID_VIA_8237:
  597. case PCI_DEVICE_ID_VIA_8237A:
  598. via_vlink_dev_lo = 15;
  599. break;
  600. case PCI_DEVICE_ID_VIA_8235:
  601. via_vlink_dev_lo = 16;
  602. break;
  603. case PCI_DEVICE_ID_VIA_8231:
  604. case PCI_DEVICE_ID_VIA_8233_0:
  605. case PCI_DEVICE_ID_VIA_8233A:
  606. case PCI_DEVICE_ID_VIA_8233C_0:
  607. via_vlink_dev_lo = 17;
  608. break;
  609. }
  610. }
  611. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  612. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  613. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  614. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  615. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  616. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  617. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  618. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  619. /**
  620. * quirk_via_vlink - VIA VLink IRQ number update
  621. * @dev: PCI device
  622. *
  623. * If the device we are dealing with is on a PIC IRQ we need to
  624. * ensure that the IRQ line register which usually is not relevant
  625. * for PCI cards, is actually written so that interrupts get sent
  626. * to the right place.
  627. * We only do this on systems where a VIA south bridge was detected,
  628. * and only for VIA devices on the motherboard (see quirk_via_bridge
  629. * above).
  630. */
  631. static void quirk_via_vlink(struct pci_dev *dev)
  632. {
  633. u8 irq, new_irq;
  634. /* Check if we have VLink at all */
  635. if (via_vlink_dev_lo == -1)
  636. return;
  637. new_irq = dev->irq;
  638. /* Don't quirk interrupts outside the legacy IRQ range */
  639. if (!new_irq || new_irq > 15)
  640. return;
  641. /* Internal device ? */
  642. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  643. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  644. return;
  645. /* This is an internal VLink device on a PIC interrupt. The BIOS
  646. ought to have set this but may not have, so we redo it */
  647. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  648. if (new_irq != irq) {
  649. printk(KERN_INFO "PCI: VIA VLink IRQ fixup for %s, from %d to %d\n",
  650. pci_name(dev), irq, new_irq);
  651. udelay(15); /* unknown if delay really needed */
  652. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  653. }
  654. }
  655. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  656. /*
  657. * VIA VT82C598 has its device ID settable and many BIOSes
  658. * set it to the ID of VT82C597 for backward compatibility.
  659. * We need to switch it off to be able to recognize the real
  660. * type of the chip.
  661. */
  662. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  663. {
  664. pci_write_config_byte(dev, 0xfc, 0);
  665. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  666. }
  667. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  668. /*
  669. * CardBus controllers have a legacy base address that enables them
  670. * to respond as i82365 pcmcia controllers. We don't want them to
  671. * do this even if the Linux CardBus driver is not loaded, because
  672. * the Linux i82365 driver does not (and should not) handle CardBus.
  673. */
  674. static void quirk_cardbus_legacy(struct pci_dev *dev)
  675. {
  676. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  677. return;
  678. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  679. }
  680. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  681. DECLARE_PCI_FIXUP_RESUME(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  682. /*
  683. * Following the PCI ordering rules is optional on the AMD762. I'm not
  684. * sure what the designers were smoking but let's not inhale...
  685. *
  686. * To be fair to AMD, it follows the spec by default, its BIOS people
  687. * who turn it off!
  688. */
  689. static void quirk_amd_ordering(struct pci_dev *dev)
  690. {
  691. u32 pcic;
  692. pci_read_config_dword(dev, 0x4C, &pcic);
  693. if ((pcic&6)!=6) {
  694. pcic |= 6;
  695. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  696. pci_write_config_dword(dev, 0x4C, pcic);
  697. pci_read_config_dword(dev, 0x84, &pcic);
  698. pcic |= (1<<23); /* Required in this mode */
  699. pci_write_config_dword(dev, 0x84, pcic);
  700. }
  701. }
  702. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  703. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  704. /*
  705. * DreamWorks provided workaround for Dunord I-3000 problem
  706. *
  707. * This card decodes and responds to addresses not apparently
  708. * assigned to it. We force a larger allocation to ensure that
  709. * nothing gets put too close to it.
  710. */
  711. static void __devinit quirk_dunord ( struct pci_dev * dev )
  712. {
  713. struct resource *r = &dev->resource [1];
  714. r->start = 0;
  715. r->end = 0xffffff;
  716. }
  717. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  718. /*
  719. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  720. * is subtractive decoding (transparent), and does indicate this
  721. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  722. * instead of 0x01.
  723. */
  724. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  725. {
  726. dev->transparent = 1;
  727. }
  728. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  729. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  730. /*
  731. * Common misconfiguration of the MediaGX/Geode PCI master that will
  732. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  733. * datasheets found at http://www.national.com/ds/GX for info on what
  734. * these bits do. <christer@weinigel.se>
  735. */
  736. static void quirk_mediagx_master(struct pci_dev *dev)
  737. {
  738. u8 reg;
  739. pci_read_config_byte(dev, 0x41, &reg);
  740. if (reg & 2) {
  741. reg &= ~2;
  742. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  743. pci_write_config_byte(dev, 0x41, reg);
  744. }
  745. }
  746. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  747. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  748. /*
  749. * Ensure C0 rev restreaming is off. This is normally done by
  750. * the BIOS but in the odd case it is not the results are corruption
  751. * hence the presence of a Linux check
  752. */
  753. static void quirk_disable_pxb(struct pci_dev *pdev)
  754. {
  755. u16 config;
  756. u8 rev;
  757. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  758. if (rev != 0x04) /* Only C0 requires this */
  759. return;
  760. pci_read_config_word(pdev, 0x40, &config);
  761. if (config & (1<<6)) {
  762. config &= ~(1<<6);
  763. pci_write_config_word(pdev, 0x40, config);
  764. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  765. }
  766. }
  767. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  768. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  769. static void __devinit quirk_sb600_sata(struct pci_dev *pdev)
  770. {
  771. /* set sb600 sata to ahci mode */
  772. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
  773. u8 tmp;
  774. pci_read_config_byte(pdev, 0x40, &tmp);
  775. pci_write_config_byte(pdev, 0x40, tmp|1);
  776. pci_write_config_byte(pdev, 0x9, 1);
  777. pci_write_config_byte(pdev, 0xa, 6);
  778. pci_write_config_byte(pdev, 0x40, tmp);
  779. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  780. }
  781. }
  782. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_sb600_sata);
  783. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_sb600_sata);
  784. /*
  785. * Serverworks CSB5 IDE does not fully support native mode
  786. */
  787. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  788. {
  789. u8 prog;
  790. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  791. if (prog & 5) {
  792. prog &= ~5;
  793. pdev->class &= ~5;
  794. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  795. /* PCI layer will sort out resources */
  796. }
  797. }
  798. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  799. /*
  800. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  801. */
  802. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  803. {
  804. u8 prog;
  805. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  806. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  807. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  808. prog &= ~5;
  809. pdev->class &= ~5;
  810. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  811. }
  812. }
  813. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  814. /* This was originally an Alpha specific thing, but it really fits here.
  815. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  816. */
  817. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  818. {
  819. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  820. }
  821. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  822. /*
  823. * On the MSI-K8T-Neo2Fir Board, the internal Soundcard is disabled
  824. * when a PCI-Soundcard is added. The BIOS only gives Options
  825. * "Disabled" and "AUTO". This Quirk Sets the corresponding
  826. * Register-Value to enable the Soundcard.
  827. *
  828. * FIXME: Presently this quirk will run on anything that has an 8237
  829. * which isn't correct, we need to check DMI tables or something in
  830. * order to make sure it only runs on the MSI-K8T-Neo2Fir. Because it
  831. * runs everywhere at present we suppress the printk output in most
  832. * irrelevant cases.
  833. */
  834. static void k8t_sound_hostbridge(struct pci_dev *dev)
  835. {
  836. unsigned char val;
  837. pci_read_config_byte(dev, 0x50, &val);
  838. if (val == 0x88 || val == 0xc8) {
  839. /* Assume it's probably a MSI-K8T-Neo2Fir */
  840. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, attempting to turn soundcard ON\n");
  841. pci_write_config_byte(dev, 0x50, val & (~0x40));
  842. /* Verify the Change for Status output */
  843. pci_read_config_byte(dev, 0x50, &val);
  844. if (val & 0x40)
  845. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard still off\n");
  846. else
  847. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard on\n");
  848. }
  849. }
  850. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge);
  851. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge);
  852. /*
  853. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  854. * is not activated. The myth is that Asus said that they do not want the
  855. * users to be irritated by just another PCI Device in the Win98 device
  856. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  857. * package 2.7.0 for details)
  858. *
  859. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  860. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  861. * becomes necessary to do this tweak in two steps -- I've chosen the Host
  862. * bridge as trigger.
  863. *
  864. * Note that we used to unhide the SMBus that way on Toshiba laptops
  865. * (Satellite A40 and Tecra M2) but then found that the thermal management
  866. * was done by SMM code, which could cause unsynchronized concurrent
  867. * accesses to the SMBus registers, with potentially bad effects. Thus you
  868. * should be very careful when adding new entries: if SMM is accessing the
  869. * Intel SMBus, this is a very good reason to leave it hidden.
  870. */
  871. static int asus_hides_smbus;
  872. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  873. {
  874. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  875. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  876. switch(dev->subsystem_device) {
  877. case 0x8025: /* P4B-LX */
  878. case 0x8070: /* P4B */
  879. case 0x8088: /* P4B533 */
  880. case 0x1626: /* L3C notebook */
  881. asus_hides_smbus = 1;
  882. }
  883. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  884. switch(dev->subsystem_device) {
  885. case 0x80b1: /* P4GE-V */
  886. case 0x80b2: /* P4PE */
  887. case 0x8093: /* P4B533-V */
  888. asus_hides_smbus = 1;
  889. }
  890. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  891. switch(dev->subsystem_device) {
  892. case 0x8030: /* P4T533 */
  893. asus_hides_smbus = 1;
  894. }
  895. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  896. switch (dev->subsystem_device) {
  897. case 0x8070: /* P4G8X Deluxe */
  898. asus_hides_smbus = 1;
  899. }
  900. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  901. switch (dev->subsystem_device) {
  902. case 0x80c9: /* PU-DLS */
  903. asus_hides_smbus = 1;
  904. }
  905. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  906. switch (dev->subsystem_device) {
  907. case 0x1751: /* M2N notebook */
  908. case 0x1821: /* M5N notebook */
  909. asus_hides_smbus = 1;
  910. }
  911. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  912. switch (dev->subsystem_device) {
  913. case 0x184b: /* W1N notebook */
  914. case 0x186a: /* M6Ne notebook */
  915. asus_hides_smbus = 1;
  916. }
  917. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  918. switch (dev->subsystem_device) {
  919. case 0x80f2: /* P4P800-X */
  920. asus_hides_smbus = 1;
  921. }
  922. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  923. switch (dev->subsystem_device) {
  924. case 0x1882: /* M6V notebook */
  925. case 0x1977: /* A6VA notebook */
  926. asus_hides_smbus = 1;
  927. }
  928. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  929. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  930. switch(dev->subsystem_device) {
  931. case 0x088C: /* HP Compaq nc8000 */
  932. case 0x0890: /* HP Compaq nc6000 */
  933. asus_hides_smbus = 1;
  934. }
  935. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  936. switch (dev->subsystem_device) {
  937. case 0x12bc: /* HP D330L */
  938. case 0x12bd: /* HP D530 */
  939. asus_hides_smbus = 1;
  940. }
  941. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  942. switch (dev->subsystem_device) {
  943. case 0x099c: /* HP Compaq nx6110 */
  944. asus_hides_smbus = 1;
  945. }
  946. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  947. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  948. switch(dev->subsystem_device) {
  949. case 0xC00C: /* Samsung P35 notebook */
  950. asus_hides_smbus = 1;
  951. }
  952. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  953. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  954. switch(dev->subsystem_device) {
  955. case 0x0058: /* Compaq Evo N620c */
  956. asus_hides_smbus = 1;
  957. }
  958. }
  959. }
  960. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  961. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  962. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  963. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  964. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  965. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge );
  966. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  967. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  968. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge );
  969. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  970. {
  971. u16 val;
  972. if (likely(!asus_hides_smbus))
  973. return;
  974. pci_read_config_word(dev, 0xF2, &val);
  975. if (val & 0x8) {
  976. pci_write_config_word(dev, 0xF2, val & (~0x8));
  977. pci_read_config_word(dev, 0xF2, &val);
  978. if (val & 0x8)
  979. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  980. else
  981. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  982. }
  983. }
  984. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  985. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  986. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
  987. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  988. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  989. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  990. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  991. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  992. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
  993. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  994. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  995. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  996. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  997. {
  998. u32 val, rcba;
  999. void __iomem *base;
  1000. if (likely(!asus_hides_smbus))
  1001. return;
  1002. pci_read_config_dword(dev, 0xF0, &rcba);
  1003. base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
  1004. if (base == NULL) return;
  1005. val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
  1006. writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
  1007. iounmap(base);
  1008. printk(KERN_INFO "PCI: Enabled ICH6/i801 SMBus device\n");
  1009. }
  1010. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  1011. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  1012. /*
  1013. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1014. */
  1015. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1016. {
  1017. u8 val = 0;
  1018. pci_read_config_byte(dev, 0x77, &val);
  1019. if (val & 0x10) {
  1020. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  1021. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1022. }
  1023. }
  1024. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1025. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1026. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1027. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1028. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1029. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1030. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1031. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1032. /*
  1033. * ... This is further complicated by the fact that some SiS96x south
  1034. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1035. * spotted a compatible north bridge to make sure.
  1036. * (pci_find_device doesn't work yet)
  1037. *
  1038. * We can also enable the sis96x bit in the discovery register..
  1039. */
  1040. #define SIS_DETECT_REGISTER 0x40
  1041. static void quirk_sis_503(struct pci_dev *dev)
  1042. {
  1043. u8 reg;
  1044. u16 devid;
  1045. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1046. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1047. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1048. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1049. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1050. return;
  1051. }
  1052. /*
  1053. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1054. * hand in case it has already been processed.
  1055. * (depends on link order, which is apparently not guaranteed)
  1056. */
  1057. dev->device = devid;
  1058. quirk_sis_96x_smbus(dev);
  1059. }
  1060. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1061. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1062. /*
  1063. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1064. * and MC97 modem controller are disabled when a second PCI soundcard is
  1065. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1066. * -- bjd
  1067. */
  1068. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1069. {
  1070. u8 val;
  1071. int asus_hides_ac97 = 0;
  1072. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1073. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1074. asus_hides_ac97 = 1;
  1075. }
  1076. if (!asus_hides_ac97)
  1077. return;
  1078. pci_read_config_byte(dev, 0x50, &val);
  1079. if (val & 0xc0) {
  1080. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1081. pci_read_config_byte(dev, 0x50, &val);
  1082. if (val & 0xc0)
  1083. printk(KERN_INFO "PCI: onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1084. else
  1085. printk(KERN_INFO "PCI: enabled onboard AC97/MC97 devices\n");
  1086. }
  1087. }
  1088. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
  1089. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
  1090. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1091. /*
  1092. * If we are using libata we can drive this chip properly but must
  1093. * do this early on to make the additional device appear during
  1094. * the PCI scanning.
  1095. */
  1096. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1097. {
  1098. u32 conf1, conf5, class;
  1099. u8 hdr;
  1100. /* Only poke fn 0 */
  1101. if (PCI_FUNC(pdev->devfn))
  1102. return;
  1103. pci_read_config_dword(pdev, 0x40, &conf1);
  1104. pci_read_config_dword(pdev, 0x80, &conf5);
  1105. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1106. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1107. switch (pdev->device) {
  1108. case PCI_DEVICE_ID_JMICRON_JMB360:
  1109. /* The controller should be in single function ahci mode */
  1110. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1111. break;
  1112. case PCI_DEVICE_ID_JMICRON_JMB365:
  1113. case PCI_DEVICE_ID_JMICRON_JMB366:
  1114. /* Redirect IDE second PATA port to the right spot */
  1115. conf5 |= (1 << 24);
  1116. /* Fall through */
  1117. case PCI_DEVICE_ID_JMICRON_JMB361:
  1118. case PCI_DEVICE_ID_JMICRON_JMB363:
  1119. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1120. /* Set the class codes correctly and then direct IDE 0 */
  1121. conf1 |= 0x00C2A102; /* Set 1, 8, 13, 15, 17, 22, 23 */
  1122. break;
  1123. case PCI_DEVICE_ID_JMICRON_JMB368:
  1124. /* The controller should be in single function IDE mode */
  1125. conf1 |= 0x00C00000; /* Set 22, 23 */
  1126. break;
  1127. }
  1128. pci_write_config_dword(pdev, 0x40, conf1);
  1129. pci_write_config_dword(pdev, 0x80, conf5);
  1130. /* Update pdev accordingly */
  1131. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1132. pdev->hdr_type = hdr & 0x7f;
  1133. pdev->multifunction = !!(hdr & 0x80);
  1134. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1135. pdev->class = class >> 8;
  1136. }
  1137. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1138. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1139. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1140. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1141. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1142. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1143. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1144. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1145. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1146. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1147. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1148. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1149. #endif
  1150. #ifdef CONFIG_X86_IO_APIC
  1151. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1152. {
  1153. int i;
  1154. if ((pdev->class >> 8) != 0xff00)
  1155. return;
  1156. /* the first BAR is the location of the IO APIC...we must
  1157. * not touch this (and it's already covered by the fixmap), so
  1158. * forcibly insert it into the resource tree */
  1159. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1160. insert_resource(&iomem_resource, &pdev->resource[0]);
  1161. /* The next five BARs all seem to be rubbish, so just clean
  1162. * them out */
  1163. for (i=1; i < 6; i++) {
  1164. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1165. }
  1166. }
  1167. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1168. #endif
  1169. int pcie_mch_quirk;
  1170. EXPORT_SYMBOL(pcie_mch_quirk);
  1171. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1172. {
  1173. pcie_mch_quirk = 1;
  1174. }
  1175. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1176. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1177. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1178. /*
  1179. * It's possible for the MSI to get corrupted if shpc and acpi
  1180. * are used together on certain PXH-based systems.
  1181. */
  1182. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1183. {
  1184. pci_msi_off(dev);
  1185. dev->no_msi = 1;
  1186. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1187. "disabling MSI for SHPC device\n");
  1188. }
  1189. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1190. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1191. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1192. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1193. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1194. /*
  1195. * Some Intel PCI Express chipsets have trouble with downstream
  1196. * device power management.
  1197. */
  1198. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1199. {
  1200. pci_pm_d3_delay = 120;
  1201. dev->no_d1d2 = 1;
  1202. }
  1203. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1204. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1205. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1206. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1207. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1208. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1209. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1210. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1211. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1212. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1213. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1214. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1215. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1216. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1217. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1218. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1219. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1220. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1221. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1222. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1223. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1224. /*
  1225. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1226. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1227. * Re-allocate the region if needed...
  1228. */
  1229. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1230. {
  1231. struct resource *r = &dev->resource[0];
  1232. if (r->start & 0x8) {
  1233. r->start = 0;
  1234. r->end = 0xf;
  1235. }
  1236. }
  1237. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1238. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1239. quirk_tc86c001_ide);
  1240. static void __devinit quirk_netmos(struct pci_dev *dev)
  1241. {
  1242. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1243. unsigned int num_serial = dev->subsystem_device & 0xf;
  1244. /*
  1245. * These Netmos parts are multiport serial devices with optional
  1246. * parallel ports. Even when parallel ports are present, they
  1247. * are identified as class SERIAL, which means the serial driver
  1248. * will claim them. To prevent this, mark them as class OTHER.
  1249. * These combo devices should be claimed by parport_serial.
  1250. *
  1251. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1252. * of parallel ports and <S> is the number of serial ports.
  1253. */
  1254. switch (dev->device) {
  1255. case PCI_DEVICE_ID_NETMOS_9735:
  1256. case PCI_DEVICE_ID_NETMOS_9745:
  1257. case PCI_DEVICE_ID_NETMOS_9835:
  1258. case PCI_DEVICE_ID_NETMOS_9845:
  1259. case PCI_DEVICE_ID_NETMOS_9855:
  1260. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1261. num_parallel) {
  1262. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1263. "%u serial); changing class SERIAL to OTHER "
  1264. "(use parport_serial)\n",
  1265. dev->device, num_parallel, num_serial);
  1266. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1267. (dev->class & 0xff);
  1268. }
  1269. }
  1270. }
  1271. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1272. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1273. {
  1274. u16 command;
  1275. u32 bar;
  1276. u8 __iomem *csr;
  1277. u8 cmd_hi;
  1278. switch (dev->device) {
  1279. /* PCI IDs taken from drivers/net/e100.c */
  1280. case 0x1029:
  1281. case 0x1030 ... 0x1034:
  1282. case 0x1038 ... 0x103E:
  1283. case 0x1050 ... 0x1057:
  1284. case 0x1059:
  1285. case 0x1064 ... 0x106B:
  1286. case 0x1091 ... 0x1095:
  1287. case 0x1209:
  1288. case 0x1229:
  1289. case 0x2449:
  1290. case 0x2459:
  1291. case 0x245D:
  1292. case 0x27DC:
  1293. break;
  1294. default:
  1295. return;
  1296. }
  1297. /*
  1298. * Some firmware hands off the e100 with interrupts enabled,
  1299. * which can cause a flood of interrupts if packets are
  1300. * received before the driver attaches to the device. So
  1301. * disable all e100 interrupts here. The driver will
  1302. * re-enable them when it's ready.
  1303. */
  1304. pci_read_config_word(dev, PCI_COMMAND, &command);
  1305. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &bar);
  1306. if (!(command & PCI_COMMAND_MEMORY) || !bar)
  1307. return;
  1308. csr = ioremap(bar, 8);
  1309. if (!csr) {
  1310. printk(KERN_WARNING "PCI: Can't map %s e100 registers\n",
  1311. pci_name(dev));
  1312. return;
  1313. }
  1314. cmd_hi = readb(csr + 3);
  1315. if (cmd_hi == 0) {
  1316. printk(KERN_WARNING "PCI: Firmware left %s e100 interrupts "
  1317. "enabled, disabling\n", pci_name(dev));
  1318. writeb(1, csr + 3);
  1319. }
  1320. iounmap(csr);
  1321. }
  1322. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1323. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1324. {
  1325. /* rev 1 ncr53c810 chips don't set the class at all which means
  1326. * they don't get their resources remapped. Fix that here.
  1327. */
  1328. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1329. printk(KERN_INFO "NCR 53c810 rev 1 detected, setting PCI class.\n");
  1330. dev->class = PCI_CLASS_STORAGE_SCSI;
  1331. }
  1332. }
  1333. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1334. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1335. {
  1336. while (f < end) {
  1337. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1338. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1339. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1340. f->hook(dev);
  1341. }
  1342. f++;
  1343. }
  1344. }
  1345. extern struct pci_fixup __start_pci_fixups_early[];
  1346. extern struct pci_fixup __end_pci_fixups_early[];
  1347. extern struct pci_fixup __start_pci_fixups_header[];
  1348. extern struct pci_fixup __end_pci_fixups_header[];
  1349. extern struct pci_fixup __start_pci_fixups_final[];
  1350. extern struct pci_fixup __end_pci_fixups_final[];
  1351. extern struct pci_fixup __start_pci_fixups_enable[];
  1352. extern struct pci_fixup __end_pci_fixups_enable[];
  1353. extern struct pci_fixup __start_pci_fixups_resume[];
  1354. extern struct pci_fixup __end_pci_fixups_resume[];
  1355. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1356. {
  1357. struct pci_fixup *start, *end;
  1358. switch(pass) {
  1359. case pci_fixup_early:
  1360. start = __start_pci_fixups_early;
  1361. end = __end_pci_fixups_early;
  1362. break;
  1363. case pci_fixup_header:
  1364. start = __start_pci_fixups_header;
  1365. end = __end_pci_fixups_header;
  1366. break;
  1367. case pci_fixup_final:
  1368. start = __start_pci_fixups_final;
  1369. end = __end_pci_fixups_final;
  1370. break;
  1371. case pci_fixup_enable:
  1372. start = __start_pci_fixups_enable;
  1373. end = __end_pci_fixups_enable;
  1374. break;
  1375. case pci_fixup_resume:
  1376. start = __start_pci_fixups_resume;
  1377. end = __end_pci_fixups_resume;
  1378. break;
  1379. default:
  1380. /* stupid compiler warning, you would think with an enum... */
  1381. return;
  1382. }
  1383. pci_do_fixups(dev, start, end);
  1384. }
  1385. EXPORT_SYMBOL(pci_fixup_device);
  1386. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1387. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1388. {
  1389. u16 en1k;
  1390. u8 io_base_lo, io_limit_lo;
  1391. unsigned long base, limit;
  1392. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1393. pci_read_config_word(dev, 0x40, &en1k);
  1394. if (en1k & 0x200) {
  1395. printk(KERN_INFO "PCI: Enable I/O Space to 1 KB Granularity\n");
  1396. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1397. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1398. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1399. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1400. if (base <= limit) {
  1401. res->start = base;
  1402. res->end = limit + 0x3ff;
  1403. }
  1404. }
  1405. }
  1406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1407. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1408. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1409. * in drivers/pci/setup-bus.c
  1410. */
  1411. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1412. {
  1413. u16 en1k, iobl_adr, iobl_adr_1k;
  1414. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1415. pci_read_config_word(dev, 0x40, &en1k);
  1416. if (en1k & 0x200) {
  1417. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1418. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1419. if (iobl_adr != iobl_adr_1k) {
  1420. printk(KERN_INFO "PCI: Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1 KB Granularity\n",
  1421. iobl_adr,iobl_adr_1k);
  1422. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1423. }
  1424. }
  1425. }
  1426. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1427. /* Under some circumstances, AER is not linked with extended capabilities.
  1428. * Force it to be linked by setting the corresponding control bit in the
  1429. * config space.
  1430. */
  1431. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1432. {
  1433. uint8_t b;
  1434. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1435. if (!(b & 0x20)) {
  1436. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1437. printk(KERN_INFO
  1438. "PCI: Linking AER extended capability on %s\n",
  1439. pci_name(dev));
  1440. }
  1441. }
  1442. }
  1443. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1444. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1445. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1446. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1447. #ifdef CONFIG_PCI_MSI
  1448. /* The Serverworks PCI-X chipset does not support MSI. We cannot easily rely
  1449. * on setting PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1450. * some other busses controlled by the chipset even if Linux is not aware of it.
  1451. * Instead of setting the flag on all busses in the machine, simply disable MSI
  1452. * globally.
  1453. */
  1454. static void __init quirk_svw_msi(struct pci_dev *dev)
  1455. {
  1456. pci_no_msi();
  1457. printk(KERN_WARNING "PCI: MSI quirk detected. MSI deactivated.\n");
  1458. }
  1459. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi);
  1460. /* Disable MSI on chipsets that are known to not support it */
  1461. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1462. {
  1463. if (dev->subordinate) {
  1464. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1465. "PCI_BUS_FLAGS_NO_MSI set for %s subordinate bus.\n",
  1466. pci_name(dev));
  1467. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1468. }
  1469. }
  1470. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1471. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_msi);
  1472. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_msi);
  1473. /* Go through the list of Hypertransport capabilities and
  1474. * return 1 if a HT MSI capability is found and enabled */
  1475. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1476. {
  1477. int pos, ttl = 48;
  1478. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1479. while (pos && ttl--) {
  1480. u8 flags;
  1481. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1482. &flags) == 0)
  1483. {
  1484. printk(KERN_INFO "PCI: Found %s HT MSI Mapping on %s\n",
  1485. flags & HT_MSI_FLAGS_ENABLE ?
  1486. "enabled" : "disabled", pci_name(dev));
  1487. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1488. }
  1489. pos = pci_find_next_ht_capability(dev, pos,
  1490. HT_CAPTYPE_MSI_MAPPING);
  1491. }
  1492. return 0;
  1493. }
  1494. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1495. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1496. {
  1497. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1498. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1499. "MSI disabled on chipset %s.\n",
  1500. pci_name(dev));
  1501. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1502. }
  1503. }
  1504. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1505. quirk_msi_ht_cap);
  1506. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1507. * MSI are supported if the MSI capability set in any of these mappings.
  1508. */
  1509. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1510. {
  1511. struct pci_dev *pdev;
  1512. if (!dev->subordinate)
  1513. return;
  1514. /* check HT MSI cap on this chipset and the root one.
  1515. * a single one having MSI is enough to be sure that MSI are supported.
  1516. */
  1517. pdev = pci_get_slot(dev->bus, 0);
  1518. if (!pdev)
  1519. return;
  1520. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1521. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1522. "MSI disabled on chipset %s.\n",
  1523. pci_name(dev));
  1524. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1525. }
  1526. pci_dev_put(pdev);
  1527. }
  1528. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1529. quirk_nvidia_ck804_msi_ht_cap);
  1530. #endif /* CONFIG_PCI_MSI */