sba_iommu.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071
  1. /*
  2. ** System Bus Adapter (SBA) I/O MMU manager
  3. **
  4. ** (c) Copyright 2000-2004 Grant Grundler <grundler @ parisc-linux x org>
  5. ** (c) Copyright 2004 Naresh Kumar Inna <knaresh at india x hp x com>
  6. ** (c) Copyright 2000-2004 Hewlett-Packard Company
  7. **
  8. ** Portions (c) 1999 Dave S. Miller (from sparc64 I/O MMU code)
  9. **
  10. ** This program is free software; you can redistribute it and/or modify
  11. ** it under the terms of the GNU General Public License as published by
  12. ** the Free Software Foundation; either version 2 of the License, or
  13. ** (at your option) any later version.
  14. **
  15. **
  16. ** This module initializes the IOC (I/O Controller) found on B1000/C3000/
  17. ** J5000/J7000/N-class/L-class machines and their successors.
  18. **
  19. ** FIXME: add DMA hint support programming in both sba and lba modules.
  20. */
  21. #include <linux/types.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/mm.h>
  27. #include <linux/string.h>
  28. #include <linux/pci.h>
  29. #include <asm/byteorder.h>
  30. #include <asm/io.h>
  31. #include <asm/dma.h> /* for DMA_CHUNK_SIZE */
  32. #include <asm/hardware.h> /* for register_parisc_driver() stuff */
  33. #include <linux/proc_fs.h>
  34. #include <linux/seq_file.h>
  35. #include <asm/ropes.h>
  36. #include <asm/mckinley.h> /* for proc_mckinley_root */
  37. #include <asm/runway.h> /* for proc_runway_root */
  38. #include <asm/pdc.h> /* for PDC_MODEL_* */
  39. #include <asm/pdcpat.h> /* for is_pdc_pat() */
  40. #include <asm/parisc-device.h>
  41. #define MODULE_NAME "SBA"
  42. /*
  43. ** The number of debug flags is a clue - this code is fragile.
  44. ** Don't even think about messing with it unless you have
  45. ** plenty of 710's to sacrifice to the computer gods. :^)
  46. */
  47. #undef DEBUG_SBA_INIT
  48. #undef DEBUG_SBA_RUN
  49. #undef DEBUG_SBA_RUN_SG
  50. #undef DEBUG_SBA_RESOURCE
  51. #undef ASSERT_PDIR_SANITY
  52. #undef DEBUG_LARGE_SG_ENTRIES
  53. #undef DEBUG_DMB_TRAP
  54. #ifdef DEBUG_SBA_INIT
  55. #define DBG_INIT(x...) printk(x)
  56. #else
  57. #define DBG_INIT(x...)
  58. #endif
  59. #ifdef DEBUG_SBA_RUN
  60. #define DBG_RUN(x...) printk(x)
  61. #else
  62. #define DBG_RUN(x...)
  63. #endif
  64. #ifdef DEBUG_SBA_RUN_SG
  65. #define DBG_RUN_SG(x...) printk(x)
  66. #else
  67. #define DBG_RUN_SG(x...)
  68. #endif
  69. #ifdef DEBUG_SBA_RESOURCE
  70. #define DBG_RES(x...) printk(x)
  71. #else
  72. #define DBG_RES(x...)
  73. #endif
  74. #define SBA_INLINE __inline__
  75. #define DEFAULT_DMA_HINT_REG 0
  76. struct sba_device *sba_list;
  77. EXPORT_SYMBOL_GPL(sba_list);
  78. static unsigned long ioc_needs_fdc = 0;
  79. /* global count of IOMMUs in the system */
  80. static unsigned int global_ioc_cnt = 0;
  81. /* PA8700 (Piranha 2.2) bug workaround */
  82. static unsigned long piranha_bad_128k = 0;
  83. /* Looks nice and keeps the compiler happy */
  84. #define SBA_DEV(d) ((struct sba_device *) (d))
  85. #ifdef CONFIG_AGP_PARISC
  86. #define SBA_AGP_SUPPORT
  87. #endif /*CONFIG_AGP_PARISC*/
  88. #ifdef SBA_AGP_SUPPORT
  89. static int sba_reserve_agpgart = 1;
  90. module_param(sba_reserve_agpgart, int, 0444);
  91. MODULE_PARM_DESC(sba_reserve_agpgart, "Reserve half of IO pdir as AGPGART");
  92. #endif
  93. #define ROUNDUP(x,y) ((x + ((y)-1)) & ~((y)-1))
  94. /************************************
  95. ** SBA register read and write support
  96. **
  97. ** BE WARNED: register writes are posted.
  98. ** (ie follow writes which must reach HW with a read)
  99. **
  100. ** Superdome (in particular, REO) allows only 64-bit CSR accesses.
  101. */
  102. #define READ_REG32(addr) readl(addr)
  103. #define READ_REG64(addr) readq(addr)
  104. #define WRITE_REG32(val, addr) writel((val), (addr))
  105. #define WRITE_REG64(val, addr) writeq((val), (addr))
  106. #ifdef CONFIG_64BIT
  107. #define READ_REG(addr) READ_REG64(addr)
  108. #define WRITE_REG(value, addr) WRITE_REG64(value, addr)
  109. #else
  110. #define READ_REG(addr) READ_REG32(addr)
  111. #define WRITE_REG(value, addr) WRITE_REG32(value, addr)
  112. #endif
  113. #ifdef DEBUG_SBA_INIT
  114. /* NOTE: When CONFIG_64BIT isn't defined, READ_REG64() is two 32-bit reads */
  115. /**
  116. * sba_dump_ranges - debugging only - print ranges assigned to this IOA
  117. * @hpa: base address of the sba
  118. *
  119. * Print the MMIO and IO Port address ranges forwarded by an Astro/Ike/RIO
  120. * IO Adapter (aka Bus Converter).
  121. */
  122. static void
  123. sba_dump_ranges(void __iomem *hpa)
  124. {
  125. DBG_INIT("SBA at 0x%p\n", hpa);
  126. DBG_INIT("IOS_DIST_BASE : %Lx\n", READ_REG64(hpa+IOS_DIST_BASE));
  127. DBG_INIT("IOS_DIST_MASK : %Lx\n", READ_REG64(hpa+IOS_DIST_MASK));
  128. DBG_INIT("IOS_DIST_ROUTE : %Lx\n", READ_REG64(hpa+IOS_DIST_ROUTE));
  129. DBG_INIT("\n");
  130. DBG_INIT("IOS_DIRECT_BASE : %Lx\n", READ_REG64(hpa+IOS_DIRECT_BASE));
  131. DBG_INIT("IOS_DIRECT_MASK : %Lx\n", READ_REG64(hpa+IOS_DIRECT_MASK));
  132. DBG_INIT("IOS_DIRECT_ROUTE: %Lx\n", READ_REG64(hpa+IOS_DIRECT_ROUTE));
  133. }
  134. /**
  135. * sba_dump_tlb - debugging only - print IOMMU operating parameters
  136. * @hpa: base address of the IOMMU
  137. *
  138. * Print the size/location of the IO MMU PDIR.
  139. */
  140. static void sba_dump_tlb(void __iomem *hpa)
  141. {
  142. DBG_INIT("IO TLB at 0x%p\n", hpa);
  143. DBG_INIT("IOC_IBASE : 0x%Lx\n", READ_REG64(hpa+IOC_IBASE));
  144. DBG_INIT("IOC_IMASK : 0x%Lx\n", READ_REG64(hpa+IOC_IMASK));
  145. DBG_INIT("IOC_TCNFG : 0x%Lx\n", READ_REG64(hpa+IOC_TCNFG));
  146. DBG_INIT("IOC_PDIR_BASE: 0x%Lx\n", READ_REG64(hpa+IOC_PDIR_BASE));
  147. DBG_INIT("\n");
  148. }
  149. #else
  150. #define sba_dump_ranges(x)
  151. #define sba_dump_tlb(x)
  152. #endif /* DEBUG_SBA_INIT */
  153. #ifdef ASSERT_PDIR_SANITY
  154. /**
  155. * sba_dump_pdir_entry - debugging only - print one IOMMU PDIR entry
  156. * @ioc: IO MMU structure which owns the pdir we are interested in.
  157. * @msg: text to print ont the output line.
  158. * @pide: pdir index.
  159. *
  160. * Print one entry of the IO MMU PDIR in human readable form.
  161. */
  162. static void
  163. sba_dump_pdir_entry(struct ioc *ioc, char *msg, uint pide)
  164. {
  165. /* start printing from lowest pde in rval */
  166. u64 *ptr = &(ioc->pdir_base[pide & (~0U * BITS_PER_LONG)]);
  167. unsigned long *rptr = (unsigned long *) &(ioc->res_map[(pide >>3) & ~(sizeof(unsigned long) - 1)]);
  168. uint rcnt;
  169. printk(KERN_DEBUG "SBA: %s rp %p bit %d rval 0x%lx\n",
  170. msg,
  171. rptr, pide & (BITS_PER_LONG - 1), *rptr);
  172. rcnt = 0;
  173. while (rcnt < BITS_PER_LONG) {
  174. printk(KERN_DEBUG "%s %2d %p %016Lx\n",
  175. (rcnt == (pide & (BITS_PER_LONG - 1)))
  176. ? " -->" : " ",
  177. rcnt, ptr, *ptr );
  178. rcnt++;
  179. ptr++;
  180. }
  181. printk(KERN_DEBUG "%s", msg);
  182. }
  183. /**
  184. * sba_check_pdir - debugging only - consistency checker
  185. * @ioc: IO MMU structure which owns the pdir we are interested in.
  186. * @msg: text to print ont the output line.
  187. *
  188. * Verify the resource map and pdir state is consistent
  189. */
  190. static int
  191. sba_check_pdir(struct ioc *ioc, char *msg)
  192. {
  193. u32 *rptr_end = (u32 *) &(ioc->res_map[ioc->res_size]);
  194. u32 *rptr = (u32 *) ioc->res_map; /* resource map ptr */
  195. u64 *pptr = ioc->pdir_base; /* pdir ptr */
  196. uint pide = 0;
  197. while (rptr < rptr_end) {
  198. u32 rval = *rptr;
  199. int rcnt = 32; /* number of bits we might check */
  200. while (rcnt) {
  201. /* Get last byte and highest bit from that */
  202. u32 pde = ((u32) (((char *)pptr)[7])) << 24;
  203. if ((rval ^ pde) & 0x80000000)
  204. {
  205. /*
  206. ** BUMMER! -- res_map != pdir --
  207. ** Dump rval and matching pdir entries
  208. */
  209. sba_dump_pdir_entry(ioc, msg, pide);
  210. return(1);
  211. }
  212. rcnt--;
  213. rval <<= 1; /* try the next bit */
  214. pptr++;
  215. pide++;
  216. }
  217. rptr++; /* look at next word of res_map */
  218. }
  219. /* It'd be nice if we always got here :^) */
  220. return 0;
  221. }
  222. /**
  223. * sba_dump_sg - debugging only - print Scatter-Gather list
  224. * @ioc: IO MMU structure which owns the pdir we are interested in.
  225. * @startsg: head of the SG list
  226. * @nents: number of entries in SG list
  227. *
  228. * print the SG list so we can verify it's correct by hand.
  229. */
  230. static void
  231. sba_dump_sg( struct ioc *ioc, struct scatterlist *startsg, int nents)
  232. {
  233. while (nents-- > 0) {
  234. printk(KERN_DEBUG " %d : %08lx/%05x %p/%05x\n",
  235. nents,
  236. (unsigned long) sg_dma_address(startsg),
  237. sg_dma_len(startsg),
  238. sg_virt_addr(startsg), startsg->length);
  239. startsg++;
  240. }
  241. }
  242. #endif /* ASSERT_PDIR_SANITY */
  243. /**************************************************************
  244. *
  245. * I/O Pdir Resource Management
  246. *
  247. * Bits set in the resource map are in use.
  248. * Each bit can represent a number of pages.
  249. * LSbs represent lower addresses (IOVA's).
  250. *
  251. ***************************************************************/
  252. #define PAGES_PER_RANGE 1 /* could increase this to 4 or 8 if needed */
  253. /* Convert from IOVP to IOVA and vice versa. */
  254. #ifdef ZX1_SUPPORT
  255. /* Pluto (aka ZX1) boxes need to set or clear the ibase bits appropriately */
  256. #define SBA_IOVA(ioc,iovp,offset,hint_reg) ((ioc->ibase) | (iovp) | (offset))
  257. #define SBA_IOVP(ioc,iova) ((iova) & (ioc)->iovp_mask)
  258. #else
  259. /* only support Astro and ancestors. Saves a few cycles in key places */
  260. #define SBA_IOVA(ioc,iovp,offset,hint_reg) ((iovp) | (offset))
  261. #define SBA_IOVP(ioc,iova) (iova)
  262. #endif
  263. #define PDIR_INDEX(iovp) ((iovp)>>IOVP_SHIFT)
  264. #define RESMAP_MASK(n) (~0UL << (BITS_PER_LONG - (n)))
  265. #define RESMAP_IDX_MASK (sizeof(unsigned long) - 1)
  266. /**
  267. * sba_search_bitmap - find free space in IO PDIR resource bitmap
  268. * @ioc: IO MMU structure which owns the pdir we are interested in.
  269. * @bits_wanted: number of entries we need.
  270. *
  271. * Find consecutive free bits in resource bitmap.
  272. * Each bit represents one entry in the IO Pdir.
  273. * Cool perf optimization: search for log2(size) bits at a time.
  274. */
  275. static SBA_INLINE unsigned long
  276. sba_search_bitmap(struct ioc *ioc, unsigned long bits_wanted)
  277. {
  278. unsigned long *res_ptr = ioc->res_hint;
  279. unsigned long *res_end = (unsigned long *) &(ioc->res_map[ioc->res_size]);
  280. unsigned long pide = ~0UL;
  281. if (bits_wanted > (BITS_PER_LONG/2)) {
  282. /* Search word at a time - no mask needed */
  283. for(; res_ptr < res_end; ++res_ptr) {
  284. if (*res_ptr == 0) {
  285. *res_ptr = RESMAP_MASK(bits_wanted);
  286. pide = ((unsigned long)res_ptr - (unsigned long)ioc->res_map);
  287. pide <<= 3; /* convert to bit address */
  288. break;
  289. }
  290. }
  291. /* point to the next word on next pass */
  292. res_ptr++;
  293. ioc->res_bitshift = 0;
  294. } else {
  295. /*
  296. ** Search the resource bit map on well-aligned values.
  297. ** "o" is the alignment.
  298. ** We need the alignment to invalidate I/O TLB using
  299. ** SBA HW features in the unmap path.
  300. */
  301. unsigned long o = 1 << get_order(bits_wanted << PAGE_SHIFT);
  302. uint bitshiftcnt = ROUNDUP(ioc->res_bitshift, o);
  303. unsigned long mask;
  304. if (bitshiftcnt >= BITS_PER_LONG) {
  305. bitshiftcnt = 0;
  306. res_ptr++;
  307. }
  308. mask = RESMAP_MASK(bits_wanted) >> bitshiftcnt;
  309. DBG_RES("%s() o %ld %p", __FUNCTION__, o, res_ptr);
  310. while(res_ptr < res_end)
  311. {
  312. DBG_RES(" %p %lx %lx\n", res_ptr, mask, *res_ptr);
  313. WARN_ON(mask == 0);
  314. if(((*res_ptr) & mask) == 0) {
  315. *res_ptr |= mask; /* mark resources busy! */
  316. pide = ((unsigned long)res_ptr - (unsigned long)ioc->res_map);
  317. pide <<= 3; /* convert to bit address */
  318. pide += bitshiftcnt;
  319. break;
  320. }
  321. mask >>= o;
  322. bitshiftcnt += o;
  323. if (mask == 0) {
  324. mask = RESMAP_MASK(bits_wanted);
  325. bitshiftcnt=0;
  326. res_ptr++;
  327. }
  328. }
  329. /* look in the same word on the next pass */
  330. ioc->res_bitshift = bitshiftcnt + bits_wanted;
  331. }
  332. /* wrapped ? */
  333. if (res_end <= res_ptr) {
  334. ioc->res_hint = (unsigned long *) ioc->res_map;
  335. ioc->res_bitshift = 0;
  336. } else {
  337. ioc->res_hint = res_ptr;
  338. }
  339. return (pide);
  340. }
  341. /**
  342. * sba_alloc_range - find free bits and mark them in IO PDIR resource bitmap
  343. * @ioc: IO MMU structure which owns the pdir we are interested in.
  344. * @size: number of bytes to create a mapping for
  345. *
  346. * Given a size, find consecutive unmarked and then mark those bits in the
  347. * resource bit map.
  348. */
  349. static int
  350. sba_alloc_range(struct ioc *ioc, size_t size)
  351. {
  352. unsigned int pages_needed = size >> IOVP_SHIFT;
  353. #ifdef SBA_COLLECT_STATS
  354. unsigned long cr_start = mfctl(16);
  355. #endif
  356. unsigned long pide;
  357. pide = sba_search_bitmap(ioc, pages_needed);
  358. if (pide >= (ioc->res_size << 3)) {
  359. pide = sba_search_bitmap(ioc, pages_needed);
  360. if (pide >= (ioc->res_size << 3))
  361. panic("%s: I/O MMU @ %p is out of mapping resources\n",
  362. __FILE__, ioc->ioc_hpa);
  363. }
  364. #ifdef ASSERT_PDIR_SANITY
  365. /* verify the first enable bit is clear */
  366. if(0x00 != ((u8 *) ioc->pdir_base)[pide*sizeof(u64) + 7]) {
  367. sba_dump_pdir_entry(ioc, "sba_search_bitmap() botched it?", pide);
  368. }
  369. #endif
  370. DBG_RES("%s(%x) %d -> %lx hint %x/%x\n",
  371. __FUNCTION__, size, pages_needed, pide,
  372. (uint) ((unsigned long) ioc->res_hint - (unsigned long) ioc->res_map),
  373. ioc->res_bitshift );
  374. #ifdef SBA_COLLECT_STATS
  375. {
  376. unsigned long cr_end = mfctl(16);
  377. unsigned long tmp = cr_end - cr_start;
  378. /* check for roll over */
  379. cr_start = (cr_end < cr_start) ? -(tmp) : (tmp);
  380. }
  381. ioc->avg_search[ioc->avg_idx++] = cr_start;
  382. ioc->avg_idx &= SBA_SEARCH_SAMPLE - 1;
  383. ioc->used_pages += pages_needed;
  384. #endif
  385. return (pide);
  386. }
  387. /**
  388. * sba_free_range - unmark bits in IO PDIR resource bitmap
  389. * @ioc: IO MMU structure which owns the pdir we are interested in.
  390. * @iova: IO virtual address which was previously allocated.
  391. * @size: number of bytes to create a mapping for
  392. *
  393. * clear bits in the ioc's resource map
  394. */
  395. static SBA_INLINE void
  396. sba_free_range(struct ioc *ioc, dma_addr_t iova, size_t size)
  397. {
  398. unsigned long iovp = SBA_IOVP(ioc, iova);
  399. unsigned int pide = PDIR_INDEX(iovp);
  400. unsigned int ridx = pide >> 3; /* convert bit to byte address */
  401. unsigned long *res_ptr = (unsigned long *) &((ioc)->res_map[ridx & ~RESMAP_IDX_MASK]);
  402. int bits_not_wanted = size >> IOVP_SHIFT;
  403. /* 3-bits "bit" address plus 2 (or 3) bits for "byte" == bit in word */
  404. unsigned long m = RESMAP_MASK(bits_not_wanted) >> (pide & (BITS_PER_LONG - 1));
  405. DBG_RES("%s( ,%x,%x) %x/%lx %x %p %lx\n",
  406. __FUNCTION__, (uint) iova, size,
  407. bits_not_wanted, m, pide, res_ptr, *res_ptr);
  408. #ifdef SBA_COLLECT_STATS
  409. ioc->used_pages -= bits_not_wanted;
  410. #endif
  411. *res_ptr &= ~m;
  412. }
  413. /**************************************************************
  414. *
  415. * "Dynamic DMA Mapping" support (aka "Coherent I/O")
  416. *
  417. ***************************************************************/
  418. #ifdef SBA_HINT_SUPPORT
  419. #define SBA_DMA_HINT(ioc, val) ((val) << (ioc)->hint_shift_pdir)
  420. #endif
  421. typedef unsigned long space_t;
  422. #define KERNEL_SPACE 0
  423. /**
  424. * sba_io_pdir_entry - fill in one IO PDIR entry
  425. * @pdir_ptr: pointer to IO PDIR entry
  426. * @sid: process Space ID - currently only support KERNEL_SPACE
  427. * @vba: Virtual CPU address of buffer to map
  428. * @hint: DMA hint set to use for this mapping
  429. *
  430. * SBA Mapping Routine
  431. *
  432. * Given a virtual address (vba, arg2) and space id, (sid, arg1)
  433. * sba_io_pdir_entry() loads the I/O PDIR entry pointed to by
  434. * pdir_ptr (arg0).
  435. * Using the bass-ackwards HP bit numbering, Each IO Pdir entry
  436. * for Astro/Ike looks like:
  437. *
  438. *
  439. * 0 19 51 55 63
  440. * +-+---------------------+----------------------------------+----+--------+
  441. * |V| U | PPN[43:12] | U | VI |
  442. * +-+---------------------+----------------------------------+----+--------+
  443. *
  444. * Pluto is basically identical, supports fewer physical address bits:
  445. *
  446. * 0 23 51 55 63
  447. * +-+------------------------+-------------------------------+----+--------+
  448. * |V| U | PPN[39:12] | U | VI |
  449. * +-+------------------------+-------------------------------+----+--------+
  450. *
  451. * V == Valid Bit (Most Significant Bit is bit 0)
  452. * U == Unused
  453. * PPN == Physical Page Number
  454. * VI == Virtual Index (aka Coherent Index)
  455. *
  456. * LPA instruction output is put into PPN field.
  457. * LCI (Load Coherence Index) instruction provides the "VI" bits.
  458. *
  459. * We pre-swap the bytes since PCX-W is Big Endian and the
  460. * IOMMU uses little endian for the pdir.
  461. */
  462. void SBA_INLINE
  463. sba_io_pdir_entry(u64 *pdir_ptr, space_t sid, unsigned long vba,
  464. unsigned long hint)
  465. {
  466. u64 pa; /* physical address */
  467. register unsigned ci; /* coherent index */
  468. pa = virt_to_phys(vba);
  469. pa &= IOVP_MASK;
  470. mtsp(sid,1);
  471. asm("lci 0(%%sr1, %1), %0" : "=r" (ci) : "r" (vba));
  472. pa |= (ci >> 12) & 0xff; /* move CI (8 bits) into lowest byte */
  473. pa |= SBA_PDIR_VALID_BIT; /* set "valid" bit */
  474. *pdir_ptr = cpu_to_le64(pa); /* swap and store into I/O Pdir */
  475. /*
  476. * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
  477. * (bit #61, big endian), we have to flush and sync every time
  478. * IO-PDIR is changed in Ike/Astro.
  479. */
  480. if (ioc_needs_fdc)
  481. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  482. }
  483. /**
  484. * sba_mark_invalid - invalidate one or more IO PDIR entries
  485. * @ioc: IO MMU structure which owns the pdir we are interested in.
  486. * @iova: IO Virtual Address mapped earlier
  487. * @byte_cnt: number of bytes this mapping covers.
  488. *
  489. * Marking the IO PDIR entry(ies) as Invalid and invalidate
  490. * corresponding IO TLB entry. The Ike PCOM (Purge Command Register)
  491. * is to purge stale entries in the IO TLB when unmapping entries.
  492. *
  493. * The PCOM register supports purging of multiple pages, with a minium
  494. * of 1 page and a maximum of 2GB. Hardware requires the address be
  495. * aligned to the size of the range being purged. The size of the range
  496. * must be a power of 2. The "Cool perf optimization" in the
  497. * allocation routine helps keep that true.
  498. */
  499. static SBA_INLINE void
  500. sba_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
  501. {
  502. u32 iovp = (u32) SBA_IOVP(ioc,iova);
  503. u64 *pdir_ptr = &ioc->pdir_base[PDIR_INDEX(iovp)];
  504. #ifdef ASSERT_PDIR_SANITY
  505. /* Assert first pdir entry is set.
  506. **
  507. ** Even though this is a big-endian machine, the entries
  508. ** in the iopdir are little endian. That's why we look at
  509. ** the byte at +7 instead of at +0.
  510. */
  511. if (0x80 != (((u8 *) pdir_ptr)[7])) {
  512. sba_dump_pdir_entry(ioc,"sba_mark_invalid()", PDIR_INDEX(iovp));
  513. }
  514. #endif
  515. if (byte_cnt > IOVP_SIZE)
  516. {
  517. #if 0
  518. unsigned long entries_per_cacheline = ioc_needs_fdc ?
  519. L1_CACHE_ALIGN(((unsigned long) pdir_ptr))
  520. - (unsigned long) pdir_ptr;
  521. : 262144;
  522. #endif
  523. /* set "size" field for PCOM */
  524. iovp |= get_order(byte_cnt) + PAGE_SHIFT;
  525. do {
  526. /* clear I/O Pdir entry "valid" bit first */
  527. ((u8 *) pdir_ptr)[7] = 0;
  528. if (ioc_needs_fdc) {
  529. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  530. #if 0
  531. entries_per_cacheline = L1_CACHE_SHIFT - 3;
  532. #endif
  533. }
  534. pdir_ptr++;
  535. byte_cnt -= IOVP_SIZE;
  536. } while (byte_cnt > IOVP_SIZE);
  537. } else
  538. iovp |= IOVP_SHIFT; /* set "size" field for PCOM */
  539. /*
  540. ** clear I/O PDIR entry "valid" bit.
  541. ** We have to R/M/W the cacheline regardless how much of the
  542. ** pdir entry that we clobber.
  543. ** The rest of the entry would be useful for debugging if we
  544. ** could dump core on HPMC.
  545. */
  546. ((u8 *) pdir_ptr)[7] = 0;
  547. if (ioc_needs_fdc)
  548. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  549. WRITE_REG( SBA_IOVA(ioc, iovp, 0, 0), ioc->ioc_hpa+IOC_PCOM);
  550. }
  551. /**
  552. * sba_dma_supported - PCI driver can query DMA support
  553. * @dev: instance of PCI owned by the driver that's asking
  554. * @mask: number of address bits this PCI device can handle
  555. *
  556. * See Documentation/DMA-mapping.txt
  557. */
  558. static int sba_dma_supported( struct device *dev, u64 mask)
  559. {
  560. struct ioc *ioc;
  561. if (dev == NULL) {
  562. printk(KERN_ERR MODULE_NAME ": EISA/ISA/et al not supported\n");
  563. BUG();
  564. return(0);
  565. }
  566. /* Documentation/DMA-mapping.txt tells drivers to try 64-bit first,
  567. * then fall back to 32-bit if that fails.
  568. * We are just "encouraging" 32-bit DMA masks here since we can
  569. * never allow IOMMU bypass unless we add special support for ZX1.
  570. */
  571. if (mask > ~0U)
  572. return 0;
  573. ioc = GET_IOC(dev);
  574. /*
  575. * check if mask is >= than the current max IO Virt Address
  576. * The max IO Virt address will *always* < 30 bits.
  577. */
  578. return((int)(mask >= (ioc->ibase - 1 +
  579. (ioc->pdir_size / sizeof(u64) * IOVP_SIZE) )));
  580. }
  581. /**
  582. * sba_map_single - map one buffer and return IOVA for DMA
  583. * @dev: instance of PCI owned by the driver that's asking.
  584. * @addr: driver buffer to map.
  585. * @size: number of bytes to map in driver buffer.
  586. * @direction: R/W or both.
  587. *
  588. * See Documentation/DMA-mapping.txt
  589. */
  590. static dma_addr_t
  591. sba_map_single(struct device *dev, void *addr, size_t size,
  592. enum dma_data_direction direction)
  593. {
  594. struct ioc *ioc;
  595. unsigned long flags;
  596. dma_addr_t iovp;
  597. dma_addr_t offset;
  598. u64 *pdir_start;
  599. int pide;
  600. ioc = GET_IOC(dev);
  601. /* save offset bits */
  602. offset = ((dma_addr_t) (long) addr) & ~IOVP_MASK;
  603. /* round up to nearest IOVP_SIZE */
  604. size = (size + offset + ~IOVP_MASK) & IOVP_MASK;
  605. spin_lock_irqsave(&ioc->res_lock, flags);
  606. #ifdef ASSERT_PDIR_SANITY
  607. sba_check_pdir(ioc,"Check before sba_map_single()");
  608. #endif
  609. #ifdef SBA_COLLECT_STATS
  610. ioc->msingle_calls++;
  611. ioc->msingle_pages += size >> IOVP_SHIFT;
  612. #endif
  613. pide = sba_alloc_range(ioc, size);
  614. iovp = (dma_addr_t) pide << IOVP_SHIFT;
  615. DBG_RUN("%s() 0x%p -> 0x%lx\n",
  616. __FUNCTION__, addr, (long) iovp | offset);
  617. pdir_start = &(ioc->pdir_base[pide]);
  618. while (size > 0) {
  619. sba_io_pdir_entry(pdir_start, KERNEL_SPACE, (unsigned long) addr, 0);
  620. DBG_RUN(" pdir 0x%p %02x%02x%02x%02x%02x%02x%02x%02x\n",
  621. pdir_start,
  622. (u8) (((u8 *) pdir_start)[7]),
  623. (u8) (((u8 *) pdir_start)[6]),
  624. (u8) (((u8 *) pdir_start)[5]),
  625. (u8) (((u8 *) pdir_start)[4]),
  626. (u8) (((u8 *) pdir_start)[3]),
  627. (u8) (((u8 *) pdir_start)[2]),
  628. (u8) (((u8 *) pdir_start)[1]),
  629. (u8) (((u8 *) pdir_start)[0])
  630. );
  631. addr += IOVP_SIZE;
  632. size -= IOVP_SIZE;
  633. pdir_start++;
  634. }
  635. /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
  636. if (ioc_needs_fdc)
  637. asm volatile("sync" : : );
  638. #ifdef ASSERT_PDIR_SANITY
  639. sba_check_pdir(ioc,"Check after sba_map_single()");
  640. #endif
  641. spin_unlock_irqrestore(&ioc->res_lock, flags);
  642. /* form complete address */
  643. return SBA_IOVA(ioc, iovp, offset, DEFAULT_DMA_HINT_REG);
  644. }
  645. /**
  646. * sba_unmap_single - unmap one IOVA and free resources
  647. * @dev: instance of PCI owned by the driver that's asking.
  648. * @iova: IOVA of driver buffer previously mapped.
  649. * @size: number of bytes mapped in driver buffer.
  650. * @direction: R/W or both.
  651. *
  652. * See Documentation/DMA-mapping.txt
  653. */
  654. static void
  655. sba_unmap_single(struct device *dev, dma_addr_t iova, size_t size,
  656. enum dma_data_direction direction)
  657. {
  658. struct ioc *ioc;
  659. #if DELAYED_RESOURCE_CNT > 0
  660. struct sba_dma_pair *d;
  661. #endif
  662. unsigned long flags;
  663. dma_addr_t offset;
  664. DBG_RUN("%s() iovp 0x%lx/%x\n", __FUNCTION__, (long) iova, size);
  665. ioc = GET_IOC(dev);
  666. offset = iova & ~IOVP_MASK;
  667. iova ^= offset; /* clear offset bits */
  668. size += offset;
  669. size = ROUNDUP(size, IOVP_SIZE);
  670. spin_lock_irqsave(&ioc->res_lock, flags);
  671. #ifdef SBA_COLLECT_STATS
  672. ioc->usingle_calls++;
  673. ioc->usingle_pages += size >> IOVP_SHIFT;
  674. #endif
  675. sba_mark_invalid(ioc, iova, size);
  676. #if DELAYED_RESOURCE_CNT > 0
  677. /* Delaying when we re-use a IO Pdir entry reduces the number
  678. * of MMIO reads needed to flush writes to the PCOM register.
  679. */
  680. d = &(ioc->saved[ioc->saved_cnt]);
  681. d->iova = iova;
  682. d->size = size;
  683. if (++(ioc->saved_cnt) >= DELAYED_RESOURCE_CNT) {
  684. int cnt = ioc->saved_cnt;
  685. while (cnt--) {
  686. sba_free_range(ioc, d->iova, d->size);
  687. d--;
  688. }
  689. ioc->saved_cnt = 0;
  690. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  691. }
  692. #else /* DELAYED_RESOURCE_CNT == 0 */
  693. sba_free_range(ioc, iova, size);
  694. /* If fdc's were issued, force fdc's to be visible now */
  695. if (ioc_needs_fdc)
  696. asm volatile("sync" : : );
  697. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  698. #endif /* DELAYED_RESOURCE_CNT == 0 */
  699. spin_unlock_irqrestore(&ioc->res_lock, flags);
  700. /* XXX REVISIT for 2.5 Linux - need syncdma for zero-copy support.
  701. ** For Astro based systems this isn't a big deal WRT performance.
  702. ** As long as 2.4 kernels copyin/copyout data from/to userspace,
  703. ** we don't need the syncdma. The issue here is I/O MMU cachelines
  704. ** are *not* coherent in all cases. May be hwrev dependent.
  705. ** Need to investigate more.
  706. asm volatile("syncdma");
  707. */
  708. }
  709. /**
  710. * sba_alloc_consistent - allocate/map shared mem for DMA
  711. * @hwdev: instance of PCI owned by the driver that's asking.
  712. * @size: number of bytes mapped in driver buffer.
  713. * @dma_handle: IOVA of new buffer.
  714. *
  715. * See Documentation/DMA-mapping.txt
  716. */
  717. static void *sba_alloc_consistent(struct device *hwdev, size_t size,
  718. dma_addr_t *dma_handle, gfp_t gfp)
  719. {
  720. void *ret;
  721. if (!hwdev) {
  722. /* only support PCI */
  723. *dma_handle = 0;
  724. return NULL;
  725. }
  726. ret = (void *) __get_free_pages(gfp, get_order(size));
  727. if (ret) {
  728. memset(ret, 0, size);
  729. *dma_handle = sba_map_single(hwdev, ret, size, 0);
  730. }
  731. return ret;
  732. }
  733. /**
  734. * sba_free_consistent - free/unmap shared mem for DMA
  735. * @hwdev: instance of PCI owned by the driver that's asking.
  736. * @size: number of bytes mapped in driver buffer.
  737. * @vaddr: virtual address IOVA of "consistent" buffer.
  738. * @dma_handler: IO virtual address of "consistent" buffer.
  739. *
  740. * See Documentation/DMA-mapping.txt
  741. */
  742. static void
  743. sba_free_consistent(struct device *hwdev, size_t size, void *vaddr,
  744. dma_addr_t dma_handle)
  745. {
  746. sba_unmap_single(hwdev, dma_handle, size, 0);
  747. free_pages((unsigned long) vaddr, get_order(size));
  748. }
  749. /*
  750. ** Since 0 is a valid pdir_base index value, can't use that
  751. ** to determine if a value is valid or not. Use a flag to indicate
  752. ** the SG list entry contains a valid pdir index.
  753. */
  754. #define PIDE_FLAG 0x80000000UL
  755. #ifdef SBA_COLLECT_STATS
  756. #define IOMMU_MAP_STATS
  757. #endif
  758. #include "iommu-helpers.h"
  759. #ifdef DEBUG_LARGE_SG_ENTRIES
  760. int dump_run_sg = 0;
  761. #endif
  762. /**
  763. * sba_map_sg - map Scatter/Gather list
  764. * @dev: instance of PCI owned by the driver that's asking.
  765. * @sglist: array of buffer/length pairs
  766. * @nents: number of entries in list
  767. * @direction: R/W or both.
  768. *
  769. * See Documentation/DMA-mapping.txt
  770. */
  771. static int
  772. sba_map_sg(struct device *dev, struct scatterlist *sglist, int nents,
  773. enum dma_data_direction direction)
  774. {
  775. struct ioc *ioc;
  776. int coalesced, filled = 0;
  777. unsigned long flags;
  778. DBG_RUN_SG("%s() START %d entries\n", __FUNCTION__, nents);
  779. ioc = GET_IOC(dev);
  780. /* Fast path single entry scatterlists. */
  781. if (nents == 1) {
  782. sg_dma_address(sglist) = sba_map_single(dev,
  783. (void *)sg_virt_addr(sglist),
  784. sglist->length, direction);
  785. sg_dma_len(sglist) = sglist->length;
  786. return 1;
  787. }
  788. spin_lock_irqsave(&ioc->res_lock, flags);
  789. #ifdef ASSERT_PDIR_SANITY
  790. if (sba_check_pdir(ioc,"Check before sba_map_sg()"))
  791. {
  792. sba_dump_sg(ioc, sglist, nents);
  793. panic("Check before sba_map_sg()");
  794. }
  795. #endif
  796. #ifdef SBA_COLLECT_STATS
  797. ioc->msg_calls++;
  798. #endif
  799. /*
  800. ** First coalesce the chunks and allocate I/O pdir space
  801. **
  802. ** If this is one DMA stream, we can properly map using the
  803. ** correct virtual address associated with each DMA page.
  804. ** w/o this association, we wouldn't have coherent DMA!
  805. ** Access to the virtual address is what forces a two pass algorithm.
  806. */
  807. coalesced = iommu_coalesce_chunks(ioc, sglist, nents, sba_alloc_range);
  808. /*
  809. ** Program the I/O Pdir
  810. **
  811. ** map the virtual addresses to the I/O Pdir
  812. ** o dma_address will contain the pdir index
  813. ** o dma_len will contain the number of bytes to map
  814. ** o address contains the virtual address.
  815. */
  816. filled = iommu_fill_pdir(ioc, sglist, nents, 0, sba_io_pdir_entry);
  817. /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
  818. if (ioc_needs_fdc)
  819. asm volatile("sync" : : );
  820. #ifdef ASSERT_PDIR_SANITY
  821. if (sba_check_pdir(ioc,"Check after sba_map_sg()"))
  822. {
  823. sba_dump_sg(ioc, sglist, nents);
  824. panic("Check after sba_map_sg()\n");
  825. }
  826. #endif
  827. spin_unlock_irqrestore(&ioc->res_lock, flags);
  828. DBG_RUN_SG("%s() DONE %d mappings\n", __FUNCTION__, filled);
  829. return filled;
  830. }
  831. /**
  832. * sba_unmap_sg - unmap Scatter/Gather list
  833. * @dev: instance of PCI owned by the driver that's asking.
  834. * @sglist: array of buffer/length pairs
  835. * @nents: number of entries in list
  836. * @direction: R/W or both.
  837. *
  838. * See Documentation/DMA-mapping.txt
  839. */
  840. static void
  841. sba_unmap_sg(struct device *dev, struct scatterlist *sglist, int nents,
  842. enum dma_data_direction direction)
  843. {
  844. struct ioc *ioc;
  845. #ifdef ASSERT_PDIR_SANITY
  846. unsigned long flags;
  847. #endif
  848. DBG_RUN_SG("%s() START %d entries, %p,%x\n",
  849. __FUNCTION__, nents, sg_virt_addr(sglist), sglist->length);
  850. ioc = GET_IOC(dev);
  851. #ifdef SBA_COLLECT_STATS
  852. ioc->usg_calls++;
  853. #endif
  854. #ifdef ASSERT_PDIR_SANITY
  855. spin_lock_irqsave(&ioc->res_lock, flags);
  856. sba_check_pdir(ioc,"Check before sba_unmap_sg()");
  857. spin_unlock_irqrestore(&ioc->res_lock, flags);
  858. #endif
  859. while (sg_dma_len(sglist) && nents--) {
  860. sba_unmap_single(dev, sg_dma_address(sglist), sg_dma_len(sglist), direction);
  861. #ifdef SBA_COLLECT_STATS
  862. ioc->usg_pages += ((sg_dma_address(sglist) & ~IOVP_MASK) + sg_dma_len(sglist) + IOVP_SIZE - 1) >> PAGE_SHIFT;
  863. ioc->usingle_calls--; /* kluge since call is unmap_sg() */
  864. #endif
  865. ++sglist;
  866. }
  867. DBG_RUN_SG("%s() DONE (nents %d)\n", __FUNCTION__, nents);
  868. #ifdef ASSERT_PDIR_SANITY
  869. spin_lock_irqsave(&ioc->res_lock, flags);
  870. sba_check_pdir(ioc,"Check after sba_unmap_sg()");
  871. spin_unlock_irqrestore(&ioc->res_lock, flags);
  872. #endif
  873. }
  874. static struct hppa_dma_ops sba_ops = {
  875. .dma_supported = sba_dma_supported,
  876. .alloc_consistent = sba_alloc_consistent,
  877. .alloc_noncoherent = sba_alloc_consistent,
  878. .free_consistent = sba_free_consistent,
  879. .map_single = sba_map_single,
  880. .unmap_single = sba_unmap_single,
  881. .map_sg = sba_map_sg,
  882. .unmap_sg = sba_unmap_sg,
  883. .dma_sync_single_for_cpu = NULL,
  884. .dma_sync_single_for_device = NULL,
  885. .dma_sync_sg_for_cpu = NULL,
  886. .dma_sync_sg_for_device = NULL,
  887. };
  888. /**************************************************************************
  889. **
  890. ** SBA PAT PDC support
  891. **
  892. ** o call pdc_pat_cell_module()
  893. ** o store ranges in PCI "resource" structures
  894. **
  895. **************************************************************************/
  896. static void
  897. sba_get_pat_resources(struct sba_device *sba_dev)
  898. {
  899. #if 0
  900. /*
  901. ** TODO/REVISIT/FIXME: support for directed ranges requires calls to
  902. ** PAT PDC to program the SBA/LBA directed range registers...this
  903. ** burden may fall on the LBA code since it directly supports the
  904. ** PCI subsystem. It's not clear yet. - ggg
  905. */
  906. PAT_MOD(mod)->mod_info.mod_pages = PAT_GET_MOD_PAGES(temp);
  907. FIXME : ???
  908. PAT_MOD(mod)->mod_info.dvi = PAT_GET_DVI(temp);
  909. Tells where the dvi bits are located in the address.
  910. PAT_MOD(mod)->mod_info.ioc = PAT_GET_IOC(temp);
  911. FIXME : ???
  912. #endif
  913. }
  914. /**************************************************************
  915. *
  916. * Initialization and claim
  917. *
  918. ***************************************************************/
  919. #define PIRANHA_ADDR_MASK 0x00160000UL /* bit 17,18,20 */
  920. #define PIRANHA_ADDR_VAL 0x00060000UL /* bit 17,18 on */
  921. static void *
  922. sba_alloc_pdir(unsigned int pdir_size)
  923. {
  924. unsigned long pdir_base;
  925. unsigned long pdir_order = get_order(pdir_size);
  926. pdir_base = __get_free_pages(GFP_KERNEL, pdir_order);
  927. if (NULL == (void *) pdir_base) {
  928. panic("%s() could not allocate I/O Page Table\n",
  929. __FUNCTION__);
  930. }
  931. /* If this is not PA8700 (PCX-W2)
  932. ** OR newer than ver 2.2
  933. ** OR in a system that doesn't need VINDEX bits from SBA,
  934. **
  935. ** then we aren't exposed to the HW bug.
  936. */
  937. if ( ((boot_cpu_data.pdc.cpuid >> 5) & 0x7f) != 0x13
  938. || (boot_cpu_data.pdc.versions > 0x202)
  939. || (boot_cpu_data.pdc.capabilities & 0x08L) )
  940. return (void *) pdir_base;
  941. /*
  942. * PA8700 (PCX-W2, aka piranha) silent data corruption fix
  943. *
  944. * An interaction between PA8700 CPU (Ver 2.2 or older) and
  945. * Ike/Astro can cause silent data corruption. This is only
  946. * a problem if the I/O PDIR is located in memory such that
  947. * (little-endian) bits 17 and 18 are on and bit 20 is off.
  948. *
  949. * Since the max IO Pdir size is 2MB, by cleverly allocating the
  950. * right physical address, we can either avoid (IOPDIR <= 1MB)
  951. * or minimize (2MB IO Pdir) the problem if we restrict the
  952. * IO Pdir to a maximum size of 2MB-128K (1902K).
  953. *
  954. * Because we always allocate 2^N sized IO pdirs, either of the
  955. * "bad" regions will be the last 128K if at all. That's easy
  956. * to test for.
  957. *
  958. */
  959. if (pdir_order <= (19-12)) {
  960. if (((virt_to_phys(pdir_base)+pdir_size-1) & PIRANHA_ADDR_MASK) == PIRANHA_ADDR_VAL) {
  961. /* allocate a new one on 512k alignment */
  962. unsigned long new_pdir = __get_free_pages(GFP_KERNEL, (19-12));
  963. /* release original */
  964. free_pages(pdir_base, pdir_order);
  965. pdir_base = new_pdir;
  966. /* release excess */
  967. while (pdir_order < (19-12)) {
  968. new_pdir += pdir_size;
  969. free_pages(new_pdir, pdir_order);
  970. pdir_order +=1;
  971. pdir_size <<=1;
  972. }
  973. }
  974. } else {
  975. /*
  976. ** 1MB or 2MB Pdir
  977. ** Needs to be aligned on an "odd" 1MB boundary.
  978. */
  979. unsigned long new_pdir = __get_free_pages(GFP_KERNEL, pdir_order+1); /* 2 or 4MB */
  980. /* release original */
  981. free_pages( pdir_base, pdir_order);
  982. /* release first 1MB */
  983. free_pages(new_pdir, 20-12);
  984. pdir_base = new_pdir + 1024*1024;
  985. if (pdir_order > (20-12)) {
  986. /*
  987. ** 2MB Pdir.
  988. **
  989. ** Flag tells init_bitmap() to mark bad 128k as used
  990. ** and to reduce the size by 128k.
  991. */
  992. piranha_bad_128k = 1;
  993. new_pdir += 3*1024*1024;
  994. /* release last 1MB */
  995. free_pages(new_pdir, 20-12);
  996. /* release unusable 128KB */
  997. free_pages(new_pdir - 128*1024 , 17-12);
  998. pdir_size -= 128*1024;
  999. }
  1000. }
  1001. memset((void *) pdir_base, 0, pdir_size);
  1002. return (void *) pdir_base;
  1003. }
  1004. static struct device *next_device(struct klist_iter *i)
  1005. {
  1006. struct klist_node * n = klist_next(i);
  1007. return n ? container_of(n, struct device, knode_parent) : NULL;
  1008. }
  1009. /* setup Mercury or Elroy IBASE/IMASK registers. */
  1010. static void
  1011. setup_ibase_imask(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1012. {
  1013. /* lba_set_iregs() is in drivers/parisc/lba_pci.c */
  1014. extern void lba_set_iregs(struct parisc_device *, u32, u32);
  1015. struct device *dev;
  1016. struct klist_iter i;
  1017. klist_iter_init(&sba->dev.klist_children, &i);
  1018. while ((dev = next_device(&i))) {
  1019. struct parisc_device *lba = to_parisc_device(dev);
  1020. int rope_num = (lba->hpa.start >> 13) & 0xf;
  1021. if (rope_num >> 3 == ioc_num)
  1022. lba_set_iregs(lba, ioc->ibase, ioc->imask);
  1023. }
  1024. klist_iter_exit(&i);
  1025. }
  1026. static void
  1027. sba_ioc_init_pluto(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1028. {
  1029. u32 iova_space_mask;
  1030. u32 iova_space_size;
  1031. int iov_order, tcnfg;
  1032. #ifdef SBA_AGP_SUPPORT
  1033. int agp_found = 0;
  1034. #endif
  1035. /*
  1036. ** Firmware programs the base and size of a "safe IOVA space"
  1037. ** (one that doesn't overlap memory or LMMIO space) in the
  1038. ** IBASE and IMASK registers.
  1039. */
  1040. ioc->ibase = READ_REG(ioc->ioc_hpa + IOC_IBASE);
  1041. iova_space_size = ~(READ_REG(ioc->ioc_hpa + IOC_IMASK) & 0xFFFFFFFFUL) + 1;
  1042. if ((ioc->ibase < 0xfed00000UL) && ((ioc->ibase + iova_space_size) > 0xfee00000UL)) {
  1043. printk("WARNING: IOV space overlaps local config and interrupt message, truncating\n");
  1044. iova_space_size /= 2;
  1045. }
  1046. /*
  1047. ** iov_order is always based on a 1GB IOVA space since we want to
  1048. ** turn on the other half for AGP GART.
  1049. */
  1050. iov_order = get_order(iova_space_size >> (IOVP_SHIFT - PAGE_SHIFT));
  1051. ioc->pdir_size = (iova_space_size / IOVP_SIZE) * sizeof(u64);
  1052. DBG_INIT("%s() hpa 0x%p IOV %dMB (%d bits)\n",
  1053. __FUNCTION__, ioc->ioc_hpa, iova_space_size >> 20,
  1054. iov_order + PAGE_SHIFT);
  1055. ioc->pdir_base = (void *) __get_free_pages(GFP_KERNEL,
  1056. get_order(ioc->pdir_size));
  1057. if (!ioc->pdir_base)
  1058. panic("Couldn't allocate I/O Page Table\n");
  1059. memset(ioc->pdir_base, 0, ioc->pdir_size);
  1060. DBG_INIT("%s() pdir %p size %x\n",
  1061. __FUNCTION__, ioc->pdir_base, ioc->pdir_size);
  1062. #ifdef SBA_HINT_SUPPORT
  1063. ioc->hint_shift_pdir = iov_order + PAGE_SHIFT;
  1064. ioc->hint_mask_pdir = ~(0x3 << (iov_order + PAGE_SHIFT));
  1065. DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
  1066. ioc->hint_shift_pdir, ioc->hint_mask_pdir);
  1067. #endif
  1068. WARN_ON((((unsigned long) ioc->pdir_base) & PAGE_MASK) != (unsigned long) ioc->pdir_base);
  1069. WRITE_REG(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1070. /* build IMASK for IOC and Elroy */
  1071. iova_space_mask = 0xffffffff;
  1072. iova_space_mask <<= (iov_order + PAGE_SHIFT);
  1073. ioc->imask = iova_space_mask;
  1074. #ifdef ZX1_SUPPORT
  1075. ioc->iovp_mask = ~(iova_space_mask + PAGE_SIZE - 1);
  1076. #endif
  1077. sba_dump_tlb(ioc->ioc_hpa);
  1078. setup_ibase_imask(sba, ioc, ioc_num);
  1079. WRITE_REG(ioc->imask, ioc->ioc_hpa + IOC_IMASK);
  1080. #ifdef CONFIG_64BIT
  1081. /*
  1082. ** Setting the upper bits makes checking for bypass addresses
  1083. ** a little faster later on.
  1084. */
  1085. ioc->imask |= 0xFFFFFFFF00000000UL;
  1086. #endif
  1087. /* Set I/O PDIR Page size to system page size */
  1088. switch (PAGE_SHIFT) {
  1089. case 12: tcnfg = 0; break; /* 4K */
  1090. case 13: tcnfg = 1; break; /* 8K */
  1091. case 14: tcnfg = 2; break; /* 16K */
  1092. case 16: tcnfg = 3; break; /* 64K */
  1093. default:
  1094. panic(__FILE__ "Unsupported system page size %d",
  1095. 1 << PAGE_SHIFT);
  1096. break;
  1097. }
  1098. WRITE_REG(tcnfg, ioc->ioc_hpa + IOC_TCNFG);
  1099. /*
  1100. ** Program the IOC's ibase and enable IOVA translation
  1101. ** Bit zero == enable bit.
  1102. */
  1103. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa + IOC_IBASE);
  1104. /*
  1105. ** Clear I/O TLB of any possible entries.
  1106. ** (Yes. This is a bit paranoid...but so what)
  1107. */
  1108. WRITE_REG(ioc->ibase | 31, ioc->ioc_hpa + IOC_PCOM);
  1109. #ifdef SBA_AGP_SUPPORT
  1110. {
  1111. struct klist_iter i;
  1112. struct device *dev = NULL;
  1113. /*
  1114. ** If an AGP device is present, only use half of the IOV space
  1115. ** for PCI DMA. Unfortunately we can't know ahead of time
  1116. ** whether GART support will actually be used, for now we
  1117. ** can just key on any AGP device found in the system.
  1118. ** We program the next pdir index after we stop w/ a key for
  1119. ** the GART code to handshake on.
  1120. */
  1121. klist_iter_init(&sba->dev.klist_children, &i);
  1122. while ((dev = next_device(&i))) {
  1123. struct parisc_device *lba = to_parisc_device(dev);
  1124. if (IS_QUICKSILVER(lba))
  1125. agp_found = 1;
  1126. }
  1127. klist_iter_exit(&i);
  1128. if (agp_found && sba_reserve_agpgart) {
  1129. printk(KERN_INFO "%s: reserving %dMb of IOVA space for agpgart\n",
  1130. __FUNCTION__, (iova_space_size/2) >> 20);
  1131. ioc->pdir_size /= 2;
  1132. ioc->pdir_base[PDIR_INDEX(iova_space_size/2)] = SBA_AGPGART_COOKIE;
  1133. }
  1134. }
  1135. #endif /*SBA_AGP_SUPPORT*/
  1136. }
  1137. static void
  1138. sba_ioc_init(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1139. {
  1140. u32 iova_space_size, iova_space_mask;
  1141. unsigned int pdir_size, iov_order;
  1142. /*
  1143. ** Determine IOVA Space size from memory size.
  1144. **
  1145. ** Ideally, PCI drivers would register the maximum number
  1146. ** of DMA they can have outstanding for each device they
  1147. ** own. Next best thing would be to guess how much DMA
  1148. ** can be outstanding based on PCI Class/sub-class. Both
  1149. ** methods still require some "extra" to support PCI
  1150. ** Hot-Plug/Removal of PCI cards. (aka PCI OLARD).
  1151. **
  1152. ** While we have 32-bits "IOVA" space, top two 2 bits are used
  1153. ** for DMA hints - ergo only 30 bits max.
  1154. */
  1155. iova_space_size = (u32) (num_physpages/global_ioc_cnt);
  1156. /* limit IOVA space size to 1MB-1GB */
  1157. if (iova_space_size < (1 << (20 - PAGE_SHIFT))) {
  1158. iova_space_size = 1 << (20 - PAGE_SHIFT);
  1159. }
  1160. else if (iova_space_size > (1 << (30 - PAGE_SHIFT))) {
  1161. iova_space_size = 1 << (30 - PAGE_SHIFT);
  1162. }
  1163. /*
  1164. ** iova space must be log2() in size.
  1165. ** thus, pdir/res_map will also be log2().
  1166. ** PIRANHA BUG: Exception is when IO Pdir is 2MB (gets reduced)
  1167. */
  1168. iov_order = get_order(iova_space_size << PAGE_SHIFT);
  1169. /* iova_space_size is now bytes, not pages */
  1170. iova_space_size = 1 << (iov_order + PAGE_SHIFT);
  1171. ioc->pdir_size = pdir_size = (iova_space_size/IOVP_SIZE) * sizeof(u64);
  1172. DBG_INIT("%s() hpa 0x%lx mem %ldMB IOV %dMB (%d bits)\n",
  1173. __FUNCTION__,
  1174. ioc->ioc_hpa,
  1175. (unsigned long) num_physpages >> (20 - PAGE_SHIFT),
  1176. iova_space_size>>20,
  1177. iov_order + PAGE_SHIFT);
  1178. ioc->pdir_base = sba_alloc_pdir(pdir_size);
  1179. DBG_INIT("%s() pdir %p size %x\n",
  1180. __FUNCTION__, ioc->pdir_base, pdir_size);
  1181. #ifdef SBA_HINT_SUPPORT
  1182. /* FIXME : DMA HINTs not used */
  1183. ioc->hint_shift_pdir = iov_order + PAGE_SHIFT;
  1184. ioc->hint_mask_pdir = ~(0x3 << (iov_order + PAGE_SHIFT));
  1185. DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
  1186. ioc->hint_shift_pdir, ioc->hint_mask_pdir);
  1187. #endif
  1188. WRITE_REG64(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1189. /* build IMASK for IOC and Elroy */
  1190. iova_space_mask = 0xffffffff;
  1191. iova_space_mask <<= (iov_order + PAGE_SHIFT);
  1192. /*
  1193. ** On C3000 w/512MB mem, HP-UX 10.20 reports:
  1194. ** ibase=0, imask=0xFE000000, size=0x2000000.
  1195. */
  1196. ioc->ibase = 0;
  1197. ioc->imask = iova_space_mask; /* save it */
  1198. #ifdef ZX1_SUPPORT
  1199. ioc->iovp_mask = ~(iova_space_mask + PAGE_SIZE - 1);
  1200. #endif
  1201. DBG_INIT("%s() IOV base 0x%lx mask 0x%0lx\n",
  1202. __FUNCTION__, ioc->ibase, ioc->imask);
  1203. /*
  1204. ** FIXME: Hint registers are programmed with default hint
  1205. ** values during boot, so hints should be sane even if we
  1206. ** can't reprogram them the way drivers want.
  1207. */
  1208. setup_ibase_imask(sba, ioc, ioc_num);
  1209. /*
  1210. ** Program the IOC's ibase and enable IOVA translation
  1211. */
  1212. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa+IOC_IBASE);
  1213. WRITE_REG(ioc->imask, ioc->ioc_hpa+IOC_IMASK);
  1214. /* Set I/O PDIR Page size to 4K */
  1215. WRITE_REG(0, ioc->ioc_hpa+IOC_TCNFG);
  1216. /*
  1217. ** Clear I/O TLB of any possible entries.
  1218. ** (Yes. This is a bit paranoid...but so what)
  1219. */
  1220. WRITE_REG(0 | 31, ioc->ioc_hpa+IOC_PCOM);
  1221. ioc->ibase = 0; /* used by SBA_IOVA and related macros */
  1222. DBG_INIT("%s() DONE\n", __FUNCTION__);
  1223. }
  1224. /**************************************************************************
  1225. **
  1226. ** SBA initialization code (HW and SW)
  1227. **
  1228. ** o identify SBA chip itself
  1229. ** o initialize SBA chip modes (HardFail)
  1230. ** o initialize SBA chip modes (HardFail)
  1231. ** o FIXME: initialize DMA hints for reasonable defaults
  1232. **
  1233. **************************************************************************/
  1234. static void __iomem *ioc_remap(struct sba_device *sba_dev, unsigned int offset)
  1235. {
  1236. return ioremap_nocache(sba_dev->dev->hpa.start + offset, SBA_FUNC_SIZE);
  1237. }
  1238. static void sba_hw_init(struct sba_device *sba_dev)
  1239. {
  1240. int i;
  1241. int num_ioc;
  1242. u64 ioc_ctl;
  1243. if (!is_pdc_pat()) {
  1244. /* Shutdown the USB controller on Astro-based workstations.
  1245. ** Once we reprogram the IOMMU, the next DMA performed by
  1246. ** USB will HPMC the box. USB is only enabled if a
  1247. ** keyboard is present and found.
  1248. **
  1249. ** With serial console, j6k v5.0 firmware says:
  1250. ** mem_kbd hpa 0xfee003f8 sba 0x0 pad 0x0 cl_class 0x7
  1251. **
  1252. ** FIXME: Using GFX+USB console at power up but direct
  1253. ** linux to serial console is still broken.
  1254. ** USB could generate DMA so we must reset USB.
  1255. ** The proper sequence would be:
  1256. ** o block console output
  1257. ** o reset USB device
  1258. ** o reprogram serial port
  1259. ** o unblock console output
  1260. */
  1261. if (PAGE0->mem_kbd.cl_class == CL_KEYBD) {
  1262. pdc_io_reset_devices();
  1263. }
  1264. }
  1265. #if 0
  1266. printk("sba_hw_init(): mem_boot 0x%x 0x%x 0x%x 0x%x\n", PAGE0->mem_boot.hpa,
  1267. PAGE0->mem_boot.spa, PAGE0->mem_boot.pad, PAGE0->mem_boot.cl_class);
  1268. /*
  1269. ** Need to deal with DMA from LAN.
  1270. ** Maybe use page zero boot device as a handle to talk
  1271. ** to PDC about which device to shutdown.
  1272. **
  1273. ** Netbooting, j6k v5.0 firmware says:
  1274. ** mem_boot hpa 0xf4008000 sba 0x0 pad 0x0 cl_class 0x1002
  1275. ** ARGH! invalid class.
  1276. */
  1277. if ((PAGE0->mem_boot.cl_class != CL_RANDOM)
  1278. && (PAGE0->mem_boot.cl_class != CL_SEQU)) {
  1279. pdc_io_reset();
  1280. }
  1281. #endif
  1282. if (!IS_PLUTO(sba_dev->dev)) {
  1283. ioc_ctl = READ_REG(sba_dev->sba_hpa+IOC_CTRL);
  1284. DBG_INIT("%s() hpa 0x%lx ioc_ctl 0x%Lx ->",
  1285. __FUNCTION__, sba_dev->sba_hpa, ioc_ctl);
  1286. ioc_ctl &= ~(IOC_CTRL_RM | IOC_CTRL_NC | IOC_CTRL_CE);
  1287. ioc_ctl |= IOC_CTRL_DD | IOC_CTRL_D4 | IOC_CTRL_TC;
  1288. /* j6700 v1.6 firmware sets 0x294f */
  1289. /* A500 firmware sets 0x4d */
  1290. WRITE_REG(ioc_ctl, sba_dev->sba_hpa+IOC_CTRL);
  1291. #ifdef DEBUG_SBA_INIT
  1292. ioc_ctl = READ_REG64(sba_dev->sba_hpa+IOC_CTRL);
  1293. DBG_INIT(" 0x%Lx\n", ioc_ctl);
  1294. #endif
  1295. } /* if !PLUTO */
  1296. if (IS_ASTRO(sba_dev->dev)) {
  1297. int err;
  1298. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, ASTRO_IOC_OFFSET);
  1299. num_ioc = 1;
  1300. sba_dev->chip_resv.name = "Astro Intr Ack";
  1301. sba_dev->chip_resv.start = PCI_F_EXTEND | 0xfef00000UL;
  1302. sba_dev->chip_resv.end = PCI_F_EXTEND | (0xff000000UL - 1) ;
  1303. err = request_resource(&iomem_resource, &(sba_dev->chip_resv));
  1304. BUG_ON(err < 0);
  1305. } else if (IS_PLUTO(sba_dev->dev)) {
  1306. int err;
  1307. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, PLUTO_IOC_OFFSET);
  1308. num_ioc = 1;
  1309. sba_dev->chip_resv.name = "Pluto Intr/PIOP/VGA";
  1310. sba_dev->chip_resv.start = PCI_F_EXTEND | 0xfee00000UL;
  1311. sba_dev->chip_resv.end = PCI_F_EXTEND | (0xff200000UL - 1);
  1312. err = request_resource(&iomem_resource, &(sba_dev->chip_resv));
  1313. WARN_ON(err < 0);
  1314. sba_dev->iommu_resv.name = "IOVA Space";
  1315. sba_dev->iommu_resv.start = 0x40000000UL;
  1316. sba_dev->iommu_resv.end = 0x50000000UL - 1;
  1317. err = request_resource(&iomem_resource, &(sba_dev->iommu_resv));
  1318. WARN_ON(err < 0);
  1319. } else {
  1320. /* IKE, REO */
  1321. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, IKE_IOC_OFFSET(0));
  1322. sba_dev->ioc[1].ioc_hpa = ioc_remap(sba_dev, IKE_IOC_OFFSET(1));
  1323. num_ioc = 2;
  1324. /* TODO - LOOKUP Ike/Stretch chipset mem map */
  1325. }
  1326. /* XXX: What about Reo Grande? */
  1327. sba_dev->num_ioc = num_ioc;
  1328. for (i = 0; i < num_ioc; i++) {
  1329. void __iomem *ioc_hpa = sba_dev->ioc[i].ioc_hpa;
  1330. unsigned int j;
  1331. for (j=0; j < sizeof(u64) * ROPES_PER_IOC; j+=sizeof(u64)) {
  1332. /*
  1333. * Clear ROPE(N)_CONFIG AO bit.
  1334. * Disables "NT Ordering" (~= !"Relaxed Ordering")
  1335. * Overrides bit 1 in DMA Hint Sets.
  1336. * Improves netperf UDP_STREAM by ~10% for bcm5701.
  1337. */
  1338. if (IS_PLUTO(sba_dev->dev)) {
  1339. void __iomem *rope_cfg;
  1340. unsigned long cfg_val;
  1341. rope_cfg = ioc_hpa + IOC_ROPE0_CFG + j;
  1342. cfg_val = READ_REG(rope_cfg);
  1343. cfg_val &= ~IOC_ROPE_AO;
  1344. WRITE_REG(cfg_val, rope_cfg);
  1345. }
  1346. /*
  1347. ** Make sure the box crashes on rope errors.
  1348. */
  1349. WRITE_REG(HF_ENABLE, ioc_hpa + ROPE0_CTL + j);
  1350. }
  1351. /* flush out the last writes */
  1352. READ_REG(sba_dev->ioc[i].ioc_hpa + ROPE7_CTL);
  1353. DBG_INIT(" ioc[%d] ROPE_CFG 0x%Lx ROPE_DBG 0x%Lx\n",
  1354. i,
  1355. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x40),
  1356. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x50)
  1357. );
  1358. DBG_INIT(" STATUS_CONTROL 0x%Lx FLUSH_CTRL 0x%Lx\n",
  1359. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x108),
  1360. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x400)
  1361. );
  1362. if (IS_PLUTO(sba_dev->dev)) {
  1363. sba_ioc_init_pluto(sba_dev->dev, &(sba_dev->ioc[i]), i);
  1364. } else {
  1365. sba_ioc_init(sba_dev->dev, &(sba_dev->ioc[i]), i);
  1366. }
  1367. }
  1368. }
  1369. static void
  1370. sba_common_init(struct sba_device *sba_dev)
  1371. {
  1372. int i;
  1373. /* add this one to the head of the list (order doesn't matter)
  1374. ** This will be useful for debugging - especially if we get coredumps
  1375. */
  1376. sba_dev->next = sba_list;
  1377. sba_list = sba_dev;
  1378. for(i=0; i< sba_dev->num_ioc; i++) {
  1379. int res_size;
  1380. #ifdef DEBUG_DMB_TRAP
  1381. extern void iterate_pages(unsigned long , unsigned long ,
  1382. void (*)(pte_t * , unsigned long),
  1383. unsigned long );
  1384. void set_data_memory_break(pte_t * , unsigned long);
  1385. #endif
  1386. /* resource map size dictated by pdir_size */
  1387. res_size = sba_dev->ioc[i].pdir_size/sizeof(u64); /* entries */
  1388. /* Second part of PIRANHA BUG */
  1389. if (piranha_bad_128k) {
  1390. res_size -= (128*1024)/sizeof(u64);
  1391. }
  1392. res_size >>= 3; /* convert bit count to byte count */
  1393. DBG_INIT("%s() res_size 0x%x\n",
  1394. __FUNCTION__, res_size);
  1395. sba_dev->ioc[i].res_size = res_size;
  1396. sba_dev->ioc[i].res_map = (char *) __get_free_pages(GFP_KERNEL, get_order(res_size));
  1397. #ifdef DEBUG_DMB_TRAP
  1398. iterate_pages( sba_dev->ioc[i].res_map, res_size,
  1399. set_data_memory_break, 0);
  1400. #endif
  1401. if (NULL == sba_dev->ioc[i].res_map)
  1402. {
  1403. panic("%s:%s() could not allocate resource map\n",
  1404. __FILE__, __FUNCTION__ );
  1405. }
  1406. memset(sba_dev->ioc[i].res_map, 0, res_size);
  1407. /* next available IOVP - circular search */
  1408. sba_dev->ioc[i].res_hint = (unsigned long *)
  1409. &(sba_dev->ioc[i].res_map[L1_CACHE_BYTES]);
  1410. #ifdef ASSERT_PDIR_SANITY
  1411. /* Mark first bit busy - ie no IOVA 0 */
  1412. sba_dev->ioc[i].res_map[0] = 0x80;
  1413. sba_dev->ioc[i].pdir_base[0] = 0xeeffc0addbba0080ULL;
  1414. #endif
  1415. /* Third (and last) part of PIRANHA BUG */
  1416. if (piranha_bad_128k) {
  1417. /* region from +1408K to +1536 is un-usable. */
  1418. int idx_start = (1408*1024/sizeof(u64)) >> 3;
  1419. int idx_end = (1536*1024/sizeof(u64)) >> 3;
  1420. long *p_start = (long *) &(sba_dev->ioc[i].res_map[idx_start]);
  1421. long *p_end = (long *) &(sba_dev->ioc[i].res_map[idx_end]);
  1422. /* mark that part of the io pdir busy */
  1423. while (p_start < p_end)
  1424. *p_start++ = -1;
  1425. }
  1426. #ifdef DEBUG_DMB_TRAP
  1427. iterate_pages( sba_dev->ioc[i].res_map, res_size,
  1428. set_data_memory_break, 0);
  1429. iterate_pages( sba_dev->ioc[i].pdir_base, sba_dev->ioc[i].pdir_size,
  1430. set_data_memory_break, 0);
  1431. #endif
  1432. DBG_INIT("%s() %d res_map %x %p\n",
  1433. __FUNCTION__, i, res_size, sba_dev->ioc[i].res_map);
  1434. }
  1435. spin_lock_init(&sba_dev->sba_lock);
  1436. ioc_needs_fdc = boot_cpu_data.pdc.capabilities & PDC_MODEL_IOPDIR_FDC;
  1437. #ifdef DEBUG_SBA_INIT
  1438. /*
  1439. * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
  1440. * (bit #61, big endian), we have to flush and sync every time
  1441. * IO-PDIR is changed in Ike/Astro.
  1442. */
  1443. if (ioc_needs_fdc) {
  1444. printk(KERN_INFO MODULE_NAME " FDC/SYNC required.\n");
  1445. } else {
  1446. printk(KERN_INFO MODULE_NAME " IOC has cache coherent PDIR.\n");
  1447. }
  1448. #endif
  1449. }
  1450. #ifdef CONFIG_PROC_FS
  1451. static int sba_proc_info(struct seq_file *m, void *p)
  1452. {
  1453. struct sba_device *sba_dev = sba_list;
  1454. struct ioc *ioc = &sba_dev->ioc[0]; /* FIXME: Multi-IOC support! */
  1455. int total_pages = (int) (ioc->res_size << 3); /* 8 bits per byte */
  1456. #ifdef SBA_COLLECT_STATS
  1457. unsigned long avg = 0, min, max;
  1458. #endif
  1459. int i, len = 0;
  1460. len += seq_printf(m, "%s rev %d.%d\n",
  1461. sba_dev->name,
  1462. (sba_dev->hw_rev & 0x7) + 1,
  1463. (sba_dev->hw_rev & 0x18) >> 3
  1464. );
  1465. len += seq_printf(m, "IO PDIR size : %d bytes (%d entries)\n",
  1466. (int) ((ioc->res_size << 3) * sizeof(u64)), /* 8 bits/byte */
  1467. total_pages);
  1468. len += seq_printf(m, "Resource bitmap : %d bytes (%d pages)\n",
  1469. ioc->res_size, ioc->res_size << 3); /* 8 bits per byte */
  1470. len += seq_printf(m, "LMMIO_BASE/MASK/ROUTE %08x %08x %08x\n",
  1471. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_BASE),
  1472. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_MASK),
  1473. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_ROUTE)
  1474. );
  1475. for (i=0; i<4; i++)
  1476. len += seq_printf(m, "DIR%d_BASE/MASK/ROUTE %08x %08x %08x\n", i,
  1477. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_BASE + i*0x18),
  1478. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_MASK + i*0x18),
  1479. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_ROUTE + i*0x18)
  1480. );
  1481. #ifdef SBA_COLLECT_STATS
  1482. len += seq_printf(m, "IO PDIR entries : %ld free %ld used (%d%%)\n",
  1483. total_pages - ioc->used_pages, ioc->used_pages,
  1484. (int) (ioc->used_pages * 100 / total_pages));
  1485. min = max = ioc->avg_search[0];
  1486. for (i = 0; i < SBA_SEARCH_SAMPLE; i++) {
  1487. avg += ioc->avg_search[i];
  1488. if (ioc->avg_search[i] > max) max = ioc->avg_search[i];
  1489. if (ioc->avg_search[i] < min) min = ioc->avg_search[i];
  1490. }
  1491. avg /= SBA_SEARCH_SAMPLE;
  1492. len += seq_printf(m, " Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles)\n",
  1493. min, avg, max);
  1494. len += seq_printf(m, "pci_map_single(): %12ld calls %12ld pages (avg %d/1000)\n",
  1495. ioc->msingle_calls, ioc->msingle_pages,
  1496. (int) ((ioc->msingle_pages * 1000)/ioc->msingle_calls));
  1497. /* KLUGE - unmap_sg calls unmap_single for each mapped page */
  1498. min = ioc->usingle_calls;
  1499. max = ioc->usingle_pages - ioc->usg_pages;
  1500. len += seq_printf(m, "pci_unmap_single: %12ld calls %12ld pages (avg %d/1000)\n",
  1501. min, max, (int) ((max * 1000)/min));
  1502. len += seq_printf(m, "pci_map_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
  1503. ioc->msg_calls, ioc->msg_pages,
  1504. (int) ((ioc->msg_pages * 1000)/ioc->msg_calls));
  1505. len += seq_printf(m, "pci_unmap_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
  1506. ioc->usg_calls, ioc->usg_pages,
  1507. (int) ((ioc->usg_pages * 1000)/ioc->usg_calls));
  1508. #endif
  1509. return 0;
  1510. }
  1511. static int
  1512. sba_proc_open(struct inode *i, struct file *f)
  1513. {
  1514. return single_open(f, &sba_proc_info, NULL);
  1515. }
  1516. static const struct file_operations sba_proc_fops = {
  1517. .owner = THIS_MODULE,
  1518. .open = sba_proc_open,
  1519. .read = seq_read,
  1520. .llseek = seq_lseek,
  1521. .release = single_release,
  1522. };
  1523. static int
  1524. sba_proc_bitmap_info(struct seq_file *m, void *p)
  1525. {
  1526. struct sba_device *sba_dev = sba_list;
  1527. struct ioc *ioc = &sba_dev->ioc[0]; /* FIXME: Multi-IOC support! */
  1528. unsigned int *res_ptr = (unsigned int *)ioc->res_map;
  1529. int i, len = 0;
  1530. for (i = 0; i < (ioc->res_size/sizeof(unsigned int)); ++i, ++res_ptr) {
  1531. if ((i & 7) == 0)
  1532. len += seq_printf(m, "\n ");
  1533. len += seq_printf(m, " %08x", *res_ptr);
  1534. }
  1535. len += seq_printf(m, "\n");
  1536. return 0;
  1537. }
  1538. static int
  1539. sba_proc_bitmap_open(struct inode *i, struct file *f)
  1540. {
  1541. return single_open(f, &sba_proc_bitmap_info, NULL);
  1542. }
  1543. static const struct file_operations sba_proc_bitmap_fops = {
  1544. .owner = THIS_MODULE,
  1545. .open = sba_proc_bitmap_open,
  1546. .read = seq_read,
  1547. .llseek = seq_lseek,
  1548. .release = single_release,
  1549. };
  1550. #endif /* CONFIG_PROC_FS */
  1551. static struct parisc_device_id sba_tbl[] = {
  1552. { HPHW_IOA, HVERSION_REV_ANY_ID, ASTRO_RUNWAY_PORT, 0xb },
  1553. { HPHW_BCPORT, HVERSION_REV_ANY_ID, IKE_MERCED_PORT, 0xc },
  1554. { HPHW_BCPORT, HVERSION_REV_ANY_ID, REO_MERCED_PORT, 0xc },
  1555. { HPHW_BCPORT, HVERSION_REV_ANY_ID, REOG_MERCED_PORT, 0xc },
  1556. { HPHW_IOA, HVERSION_REV_ANY_ID, PLUTO_MCKINLEY_PORT, 0xc },
  1557. { 0, }
  1558. };
  1559. int sba_driver_callback(struct parisc_device *);
  1560. static struct parisc_driver sba_driver = {
  1561. .name = MODULE_NAME,
  1562. .id_table = sba_tbl,
  1563. .probe = sba_driver_callback,
  1564. };
  1565. /*
  1566. ** Determine if sba should claim this chip (return 0) or not (return 1).
  1567. ** If so, initialize the chip and tell other partners in crime they
  1568. ** have work to do.
  1569. */
  1570. int
  1571. sba_driver_callback(struct parisc_device *dev)
  1572. {
  1573. struct sba_device *sba_dev;
  1574. u32 func_class;
  1575. int i;
  1576. char *version;
  1577. void __iomem *sba_addr = ioremap_nocache(dev->hpa.start, SBA_FUNC_SIZE);
  1578. struct proc_dir_entry *info_entry, *bitmap_entry, *root;
  1579. sba_dump_ranges(sba_addr);
  1580. /* Read HW Rev First */
  1581. func_class = READ_REG(sba_addr + SBA_FCLASS);
  1582. if (IS_ASTRO(dev)) {
  1583. unsigned long fclass;
  1584. static char astro_rev[]="Astro ?.?";
  1585. /* Astro is broken...Read HW Rev First */
  1586. fclass = READ_REG(sba_addr);
  1587. astro_rev[6] = '1' + (char) (fclass & 0x7);
  1588. astro_rev[8] = '0' + (char) ((fclass & 0x18) >> 3);
  1589. version = astro_rev;
  1590. } else if (IS_IKE(dev)) {
  1591. static char ike_rev[] = "Ike rev ?";
  1592. ike_rev[8] = '0' + (char) (func_class & 0xff);
  1593. version = ike_rev;
  1594. } else if (IS_PLUTO(dev)) {
  1595. static char pluto_rev[]="Pluto ?.?";
  1596. pluto_rev[6] = '0' + (char) ((func_class & 0xf0) >> 4);
  1597. pluto_rev[8] = '0' + (char) (func_class & 0x0f);
  1598. version = pluto_rev;
  1599. } else {
  1600. static char reo_rev[] = "REO rev ?";
  1601. reo_rev[8] = '0' + (char) (func_class & 0xff);
  1602. version = reo_rev;
  1603. }
  1604. if (!global_ioc_cnt) {
  1605. global_ioc_cnt = count_parisc_driver(&sba_driver);
  1606. /* Astro and Pluto have one IOC per SBA */
  1607. if ((!IS_ASTRO(dev)) || (!IS_PLUTO(dev)))
  1608. global_ioc_cnt *= 2;
  1609. }
  1610. printk(KERN_INFO "%s found %s at 0x%lx\n",
  1611. MODULE_NAME, version, dev->hpa.start);
  1612. sba_dev = kzalloc(sizeof(struct sba_device), GFP_KERNEL);
  1613. if (!sba_dev) {
  1614. printk(KERN_ERR MODULE_NAME " - couldn't alloc sba_device\n");
  1615. return -ENOMEM;
  1616. }
  1617. parisc_set_drvdata(dev, sba_dev);
  1618. for(i=0; i<MAX_IOC; i++)
  1619. spin_lock_init(&(sba_dev->ioc[i].res_lock));
  1620. sba_dev->dev = dev;
  1621. sba_dev->hw_rev = func_class;
  1622. sba_dev->name = dev->name;
  1623. sba_dev->sba_hpa = sba_addr;
  1624. sba_get_pat_resources(sba_dev);
  1625. sba_hw_init(sba_dev);
  1626. sba_common_init(sba_dev);
  1627. hppa_dma_ops = &sba_ops;
  1628. #ifdef CONFIG_PROC_FS
  1629. switch (dev->id.hversion) {
  1630. case PLUTO_MCKINLEY_PORT:
  1631. root = proc_mckinley_root;
  1632. break;
  1633. case ASTRO_RUNWAY_PORT:
  1634. case IKE_MERCED_PORT:
  1635. default:
  1636. root = proc_runway_root;
  1637. break;
  1638. }
  1639. info_entry = create_proc_entry("sba_iommu", 0, root);
  1640. bitmap_entry = create_proc_entry("sba_iommu-bitmap", 0, root);
  1641. if (info_entry)
  1642. info_entry->proc_fops = &sba_proc_fops;
  1643. if (bitmap_entry)
  1644. bitmap_entry->proc_fops = &sba_proc_bitmap_fops;
  1645. #endif
  1646. parisc_vmerge_boundary = IOVP_SIZE;
  1647. parisc_vmerge_max_size = IOVP_SIZE * BITS_PER_LONG;
  1648. parisc_has_iommu();
  1649. return 0;
  1650. }
  1651. /*
  1652. ** One time initialization to let the world know the SBA was found.
  1653. ** This is the only routine which is NOT static.
  1654. ** Must be called exactly once before pci_init().
  1655. */
  1656. void __init sba_init(void)
  1657. {
  1658. register_parisc_driver(&sba_driver);
  1659. }
  1660. /**
  1661. * sba_get_iommu - Assign the iommu pointer for the pci bus controller.
  1662. * @dev: The parisc device.
  1663. *
  1664. * Returns the appropriate IOMMU data for the given parisc PCI controller.
  1665. * This is cached and used later for PCI DMA Mapping.
  1666. */
  1667. void * sba_get_iommu(struct parisc_device *pci_hba)
  1668. {
  1669. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1670. struct sba_device *sba = sba_dev->dev.driver_data;
  1671. char t = sba_dev->id.hw_type;
  1672. int iocnum = (pci_hba->hw_path >> 3); /* rope # */
  1673. WARN_ON((t != HPHW_IOA) && (t != HPHW_BCPORT));
  1674. return &(sba->ioc[iocnum]);
  1675. }
  1676. /**
  1677. * sba_directed_lmmio - return first directed LMMIO range routed to rope
  1678. * @pa_dev: The parisc device.
  1679. * @r: resource PCI host controller wants start/end fields assigned.
  1680. *
  1681. * For the given parisc PCI controller, determine if any direct ranges
  1682. * are routed down the corresponding rope.
  1683. */
  1684. void sba_directed_lmmio(struct parisc_device *pci_hba, struct resource *r)
  1685. {
  1686. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1687. struct sba_device *sba = sba_dev->dev.driver_data;
  1688. char t = sba_dev->id.hw_type;
  1689. int i;
  1690. int rope = (pci_hba->hw_path & (ROPES_PER_IOC-1)); /* rope # */
  1691. BUG_ON((t!=HPHW_IOA) && (t!=HPHW_BCPORT));
  1692. r->start = r->end = 0;
  1693. /* Astro has 4 directed ranges. Not sure about Ike/Pluto/et al */
  1694. for (i=0; i<4; i++) {
  1695. int base, size;
  1696. void __iomem *reg = sba->sba_hpa + i*0x18;
  1697. base = READ_REG32(reg + LMMIO_DIRECT0_BASE);
  1698. if ((base & 1) == 0)
  1699. continue; /* not enabled */
  1700. size = READ_REG32(reg + LMMIO_DIRECT0_ROUTE);
  1701. if ((size & (ROPES_PER_IOC-1)) != rope)
  1702. continue; /* directed down different rope */
  1703. r->start = (base & ~1UL) | PCI_F_EXTEND;
  1704. size = ~ READ_REG32(reg + LMMIO_DIRECT0_MASK);
  1705. r->end = r->start + size;
  1706. }
  1707. }
  1708. /**
  1709. * sba_distributed_lmmio - return portion of distributed LMMIO range
  1710. * @pa_dev: The parisc device.
  1711. * @r: resource PCI host controller wants start/end fields assigned.
  1712. *
  1713. * For the given parisc PCI controller, return portion of distributed LMMIO
  1714. * range. The distributed LMMIO is always present and it's just a question
  1715. * of the base address and size of the range.
  1716. */
  1717. void sba_distributed_lmmio(struct parisc_device *pci_hba, struct resource *r )
  1718. {
  1719. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1720. struct sba_device *sba = sba_dev->dev.driver_data;
  1721. char t = sba_dev->id.hw_type;
  1722. int base, size;
  1723. int rope = (pci_hba->hw_path & (ROPES_PER_IOC-1)); /* rope # */
  1724. BUG_ON((t!=HPHW_IOA) && (t!=HPHW_BCPORT));
  1725. r->start = r->end = 0;
  1726. base = READ_REG32(sba->sba_hpa + LMMIO_DIST_BASE);
  1727. if ((base & 1) == 0) {
  1728. BUG(); /* Gah! Distr Range wasn't enabled! */
  1729. return;
  1730. }
  1731. r->start = (base & ~1UL) | PCI_F_EXTEND;
  1732. size = (~READ_REG32(sba->sba_hpa + LMMIO_DIST_MASK)) / ROPES_PER_IOC;
  1733. r->start += rope * (size + 1); /* adjust base for this rope */
  1734. r->end = r->start + size;
  1735. }