lba_pci.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625
  1. /*
  2. **
  3. ** PCI Lower Bus Adapter (LBA) manager
  4. **
  5. ** (c) Copyright 1999,2000 Grant Grundler
  6. ** (c) Copyright 1999,2000 Hewlett-Packard Company
  7. **
  8. ** This program is free software; you can redistribute it and/or modify
  9. ** it under the terms of the GNU General Public License as published by
  10. ** the Free Software Foundation; either version 2 of the License, or
  11. ** (at your option) any later version.
  12. **
  13. **
  14. ** This module primarily provides access to PCI bus (config/IOport
  15. ** spaces) on platforms with an SBA/LBA chipset. A/B/C/J/L/N-class
  16. ** with 4 digit model numbers - eg C3000 (and A400...sigh).
  17. **
  18. ** LBA driver isn't as simple as the Dino driver because:
  19. ** (a) this chip has substantial bug fixes between revisions
  20. ** (Only one Dino bug has a software workaround :^( )
  21. ** (b) has more options which we don't (yet) support (DMA hints, OLARD)
  22. ** (c) IRQ support lives in the I/O SAPIC driver (not with PCI driver)
  23. ** (d) play nicely with both PAT and "Legacy" PA-RISC firmware (PDC).
  24. ** (dino only deals with "Legacy" PDC)
  25. **
  26. ** LBA driver passes the I/O SAPIC HPA to the I/O SAPIC driver.
  27. ** (I/O SAPIC is integratd in the LBA chip).
  28. **
  29. ** FIXME: Add support to SBA and LBA drivers for DMA hint sets
  30. ** FIXME: Add support for PCI card hot-plug (OLARD).
  31. */
  32. #include <linux/delay.h>
  33. #include <linux/types.h>
  34. #include <linux/kernel.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/init.h> /* for __init and __devinit */
  37. #include <linux/pci.h>
  38. #include <linux/ioport.h>
  39. #include <linux/slab.h>
  40. #include <asm/byteorder.h>
  41. #include <asm/pdc.h>
  42. #include <asm/pdcpat.h>
  43. #include <asm/page.h>
  44. #include <asm/system.h>
  45. #include <asm/ropes.h>
  46. #include <asm/hardware.h> /* for register_parisc_driver() stuff */
  47. #include <asm/parisc-device.h>
  48. #include <asm/io.h> /* read/write stuff */
  49. #undef DEBUG_LBA /* general stuff */
  50. #undef DEBUG_LBA_PORT /* debug I/O Port access */
  51. #undef DEBUG_LBA_CFG /* debug Config Space Access (ie PCI Bus walk) */
  52. #undef DEBUG_LBA_PAT /* debug PCI Resource Mgt code - PDC PAT only */
  53. #undef FBB_SUPPORT /* Fast Back-Back xfers - NOT READY YET */
  54. #ifdef DEBUG_LBA
  55. #define DBG(x...) printk(x)
  56. #else
  57. #define DBG(x...)
  58. #endif
  59. #ifdef DEBUG_LBA_PORT
  60. #define DBG_PORT(x...) printk(x)
  61. #else
  62. #define DBG_PORT(x...)
  63. #endif
  64. #ifdef DEBUG_LBA_CFG
  65. #define DBG_CFG(x...) printk(x)
  66. #else
  67. #define DBG_CFG(x...)
  68. #endif
  69. #ifdef DEBUG_LBA_PAT
  70. #define DBG_PAT(x...) printk(x)
  71. #else
  72. #define DBG_PAT(x...)
  73. #endif
  74. /*
  75. ** Config accessor functions only pass in the 8-bit bus number and not
  76. ** the 8-bit "PCI Segment" number. Each LBA will be assigned a PCI bus
  77. ** number based on what firmware wrote into the scratch register.
  78. **
  79. ** The "secondary" bus number is set to this before calling
  80. ** pci_register_ops(). If any PPB's are present, the scan will
  81. ** discover them and update the "secondary" and "subordinate"
  82. ** fields in the pci_bus structure.
  83. **
  84. ** Changes in the configuration *may* result in a different
  85. ** bus number for each LBA depending on what firmware does.
  86. */
  87. #define MODULE_NAME "LBA"
  88. /* non-postable I/O port space, densely packed */
  89. #define LBA_PORT_BASE (PCI_F_EXTEND | 0xfee00000UL)
  90. static void __iomem *astro_iop_base __read_mostly;
  91. static u32 lba_t32;
  92. /* lba flags */
  93. #define LBA_FLAG_SKIP_PROBE 0x10
  94. #define LBA_SKIP_PROBE(d) ((d)->flags & LBA_FLAG_SKIP_PROBE)
  95. /* Looks nice and keeps the compiler happy */
  96. #define LBA_DEV(d) ((struct lba_device *) (d))
  97. /*
  98. ** Only allow 8 subsidiary busses per LBA
  99. ** Problem is the PCI bus numbering is globally shared.
  100. */
  101. #define LBA_MAX_NUM_BUSES 8
  102. /************************************
  103. * LBA register read and write support
  104. *
  105. * BE WARNED: register writes are posted.
  106. * (ie follow writes which must reach HW with a read)
  107. */
  108. #define READ_U8(addr) __raw_readb(addr)
  109. #define READ_U16(addr) __raw_readw(addr)
  110. #define READ_U32(addr) __raw_readl(addr)
  111. #define WRITE_U8(value, addr) __raw_writeb(value, addr)
  112. #define WRITE_U16(value, addr) __raw_writew(value, addr)
  113. #define WRITE_U32(value, addr) __raw_writel(value, addr)
  114. #define READ_REG8(addr) readb(addr)
  115. #define READ_REG16(addr) readw(addr)
  116. #define READ_REG32(addr) readl(addr)
  117. #define READ_REG64(addr) readq(addr)
  118. #define WRITE_REG8(value, addr) writeb(value, addr)
  119. #define WRITE_REG16(value, addr) writew(value, addr)
  120. #define WRITE_REG32(value, addr) writel(value, addr)
  121. #define LBA_CFG_TOK(bus,dfn) ((u32) ((bus)<<16 | (dfn)<<8))
  122. #define LBA_CFG_BUS(tok) ((u8) ((tok)>>16))
  123. #define LBA_CFG_DEV(tok) ((u8) ((tok)>>11) & 0x1f)
  124. #define LBA_CFG_FUNC(tok) ((u8) ((tok)>>8 ) & 0x7)
  125. /*
  126. ** Extract LBA (Rope) number from HPA
  127. ** REVISIT: 16 ropes for Stretch/Ike?
  128. */
  129. #define ROPES_PER_IOC 8
  130. #define LBA_NUM(x) ((((unsigned long) x) >> 13) & (ROPES_PER_IOC-1))
  131. static void
  132. lba_dump_res(struct resource *r, int d)
  133. {
  134. int i;
  135. if (NULL == r)
  136. return;
  137. printk(KERN_DEBUG "(%p)", r->parent);
  138. for (i = d; i ; --i) printk(" ");
  139. printk(KERN_DEBUG "%p [%lx,%lx]/%lx\n", r,
  140. (long)r->start, (long)r->end, r->flags);
  141. lba_dump_res(r->child, d+2);
  142. lba_dump_res(r->sibling, d);
  143. }
  144. /*
  145. ** LBA rev 2.0, 2.1, 2.2, and 3.0 bus walks require a complex
  146. ** workaround for cfg cycles:
  147. ** -- preserve LBA state
  148. ** -- prevent any DMA from occurring
  149. ** -- turn on smart mode
  150. ** -- probe with config writes before doing config reads
  151. ** -- check ERROR_STATUS
  152. ** -- clear ERROR_STATUS
  153. ** -- restore LBA state
  154. **
  155. ** The workaround is only used for device discovery.
  156. */
  157. static int lba_device_present(u8 bus, u8 dfn, struct lba_device *d)
  158. {
  159. u8 first_bus = d->hba.hba_bus->secondary;
  160. u8 last_sub_bus = d->hba.hba_bus->subordinate;
  161. if ((bus < first_bus) ||
  162. (bus > last_sub_bus) ||
  163. ((bus - first_bus) >= LBA_MAX_NUM_BUSES)) {
  164. return 0;
  165. }
  166. return 1;
  167. }
  168. #define LBA_CFG_SETUP(d, tok) { \
  169. /* Save contents of error config register. */ \
  170. error_config = READ_REG32(d->hba.base_addr + LBA_ERROR_CONFIG); \
  171. \
  172. /* Save contents of status control register. */ \
  173. status_control = READ_REG32(d->hba.base_addr + LBA_STAT_CTL); \
  174. \
  175. /* For LBA rev 2.0, 2.1, 2.2, and 3.0, we must disable DMA \
  176. ** arbitration for full bus walks. \
  177. */ \
  178. /* Save contents of arb mask register. */ \
  179. arb_mask = READ_REG32(d->hba.base_addr + LBA_ARB_MASK); \
  180. \
  181. /* \
  182. * Turn off all device arbitration bits (i.e. everything \
  183. * except arbitration enable bit). \
  184. */ \
  185. WRITE_REG32(0x1, d->hba.base_addr + LBA_ARB_MASK); \
  186. \
  187. /* \
  188. * Set the smart mode bit so that master aborts don't cause \
  189. * LBA to go into PCI fatal mode (required). \
  190. */ \
  191. WRITE_REG32(error_config | LBA_SMART_MODE, d->hba.base_addr + LBA_ERROR_CONFIG); \
  192. }
  193. #define LBA_CFG_PROBE(d, tok) { \
  194. /* \
  195. * Setup Vendor ID write and read back the address register \
  196. * to make sure that LBA is the bus master. \
  197. */ \
  198. WRITE_REG32(tok | PCI_VENDOR_ID, (d)->hba.base_addr + LBA_PCI_CFG_ADDR);\
  199. /* \
  200. * Read address register to ensure that LBA is the bus master, \
  201. * which implies that DMA traffic has stopped when DMA arb is off. \
  202. */ \
  203. lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  204. /* \
  205. * Generate a cfg write cycle (will have no affect on \
  206. * Vendor ID register since read-only). \
  207. */ \
  208. WRITE_REG32(~0, (d)->hba.base_addr + LBA_PCI_CFG_DATA); \
  209. /* \
  210. * Make sure write has completed before proceeding further, \
  211. * i.e. before setting clear enable. \
  212. */ \
  213. lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  214. }
  215. /*
  216. * HPREVISIT:
  217. * -- Can't tell if config cycle got the error.
  218. *
  219. * OV bit is broken until rev 4.0, so can't use OV bit and
  220. * LBA_ERROR_LOG_ADDR to tell if error belongs to config cycle.
  221. *
  222. * As of rev 4.0, no longer need the error check.
  223. *
  224. * -- Even if we could tell, we still want to return -1
  225. * for **ANY** error (not just master abort).
  226. *
  227. * -- Only clear non-fatal errors (we don't want to bring
  228. * LBA out of pci-fatal mode).
  229. *
  230. * Actually, there is still a race in which
  231. * we could be clearing a fatal error. We will
  232. * live with this during our initial bus walk
  233. * until rev 4.0 (no driver activity during
  234. * initial bus walk). The initial bus walk
  235. * has race conditions concerning the use of
  236. * smart mode as well.
  237. */
  238. #define LBA_MASTER_ABORT_ERROR 0xc
  239. #define LBA_FATAL_ERROR 0x10
  240. #define LBA_CFG_MASTER_ABORT_CHECK(d, base, tok, error) { \
  241. u32 error_status = 0; \
  242. /* \
  243. * Set clear enable (CE) bit. Unset by HW when new \
  244. * errors are logged -- LBA HW ERS section 14.3.3). \
  245. */ \
  246. WRITE_REG32(status_control | CLEAR_ERRLOG_ENABLE, base + LBA_STAT_CTL); \
  247. error_status = READ_REG32(base + LBA_ERROR_STATUS); \
  248. if ((error_status & 0x1f) != 0) { \
  249. /* \
  250. * Fail the config read request. \
  251. */ \
  252. error = 1; \
  253. if ((error_status & LBA_FATAL_ERROR) == 0) { \
  254. /* \
  255. * Clear error status (if fatal bit not set) by setting \
  256. * clear error log bit (CL). \
  257. */ \
  258. WRITE_REG32(status_control | CLEAR_ERRLOG, base + LBA_STAT_CTL); \
  259. } \
  260. } \
  261. }
  262. #define LBA_CFG_TR4_ADDR_SETUP(d, addr) \
  263. WRITE_REG32(((addr) & ~3), (d)->hba.base_addr + LBA_PCI_CFG_ADDR);
  264. #define LBA_CFG_ADDR_SETUP(d, addr) { \
  265. WRITE_REG32(((addr) & ~3), (d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  266. /* \
  267. * Read address register to ensure that LBA is the bus master, \
  268. * which implies that DMA traffic has stopped when DMA arb is off. \
  269. */ \
  270. lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  271. }
  272. #define LBA_CFG_RESTORE(d, base) { \
  273. /* \
  274. * Restore status control register (turn off clear enable). \
  275. */ \
  276. WRITE_REG32(status_control, base + LBA_STAT_CTL); \
  277. /* \
  278. * Restore error config register (turn off smart mode). \
  279. */ \
  280. WRITE_REG32(error_config, base + LBA_ERROR_CONFIG); \
  281. /* \
  282. * Restore arb mask register (reenables DMA arbitration). \
  283. */ \
  284. WRITE_REG32(arb_mask, base + LBA_ARB_MASK); \
  285. }
  286. static unsigned int
  287. lba_rd_cfg(struct lba_device *d, u32 tok, u8 reg, u32 size)
  288. {
  289. u32 data = ~0U;
  290. int error = 0;
  291. u32 arb_mask = 0; /* used by LBA_CFG_SETUP/RESTORE */
  292. u32 error_config = 0; /* used by LBA_CFG_SETUP/RESTORE */
  293. u32 status_control = 0; /* used by LBA_CFG_SETUP/RESTORE */
  294. LBA_CFG_SETUP(d, tok);
  295. LBA_CFG_PROBE(d, tok);
  296. LBA_CFG_MASTER_ABORT_CHECK(d, d->hba.base_addr, tok, error);
  297. if (!error) {
  298. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  299. LBA_CFG_ADDR_SETUP(d, tok | reg);
  300. switch (size) {
  301. case 1: data = (u32) READ_REG8(data_reg + (reg & 3)); break;
  302. case 2: data = (u32) READ_REG16(data_reg+ (reg & 2)); break;
  303. case 4: data = READ_REG32(data_reg); break;
  304. }
  305. }
  306. LBA_CFG_RESTORE(d, d->hba.base_addr);
  307. return(data);
  308. }
  309. static int elroy_cfg_read(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 *data)
  310. {
  311. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  312. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  313. u32 tok = LBA_CFG_TOK(local_bus, devfn);
  314. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  315. if ((pos > 255) || (devfn > 255))
  316. return -EINVAL;
  317. /* FIXME: B2K/C3600 workaround is always use old method... */
  318. /* if (!LBA_SKIP_PROBE(d)) */ {
  319. /* original - Generate config cycle on broken elroy
  320. with risk we will miss PCI bus errors. */
  321. *data = lba_rd_cfg(d, tok, pos, size);
  322. DBG_CFG("%s(%x+%2x) -> 0x%x (a)\n", __FUNCTION__, tok, pos, *data);
  323. return 0;
  324. }
  325. if (LBA_SKIP_PROBE(d) && !lba_device_present(bus->secondary, devfn, d)) {
  326. DBG_CFG("%s(%x+%2x) -> -1 (b)\n", __FUNCTION__, tok, pos);
  327. /* either don't want to look or know device isn't present. */
  328. *data = ~0U;
  329. return(0);
  330. }
  331. /* Basic Algorithm
  332. ** Should only get here on fully working LBA rev.
  333. ** This is how simple the code should have been.
  334. */
  335. LBA_CFG_ADDR_SETUP(d, tok | pos);
  336. switch(size) {
  337. case 1: *data = READ_REG8 (data_reg + (pos & 3)); break;
  338. case 2: *data = READ_REG16(data_reg + (pos & 2)); break;
  339. case 4: *data = READ_REG32(data_reg); break;
  340. }
  341. DBG_CFG("%s(%x+%2x) -> 0x%x (c)\n", __FUNCTION__, tok, pos, *data);
  342. return 0;
  343. }
  344. static void
  345. lba_wr_cfg(struct lba_device *d, u32 tok, u8 reg, u32 data, u32 size)
  346. {
  347. int error = 0;
  348. u32 arb_mask = 0;
  349. u32 error_config = 0;
  350. u32 status_control = 0;
  351. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  352. LBA_CFG_SETUP(d, tok);
  353. LBA_CFG_ADDR_SETUP(d, tok | reg);
  354. switch (size) {
  355. case 1: WRITE_REG8 (data, data_reg + (reg & 3)); break;
  356. case 2: WRITE_REG16(data, data_reg + (reg & 2)); break;
  357. case 4: WRITE_REG32(data, data_reg); break;
  358. }
  359. LBA_CFG_MASTER_ABORT_CHECK(d, d->hba.base_addr, tok, error);
  360. LBA_CFG_RESTORE(d, d->hba.base_addr);
  361. }
  362. /*
  363. * LBA 4.0 config write code implements non-postable semantics
  364. * by doing a read of CONFIG ADDR after the write.
  365. */
  366. static int elroy_cfg_write(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 data)
  367. {
  368. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  369. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  370. u32 tok = LBA_CFG_TOK(local_bus,devfn);
  371. if ((pos > 255) || (devfn > 255))
  372. return -EINVAL;
  373. if (!LBA_SKIP_PROBE(d)) {
  374. /* Original Workaround */
  375. lba_wr_cfg(d, tok, pos, (u32) data, size);
  376. DBG_CFG("%s(%x+%2x) = 0x%x (a)\n", __FUNCTION__, tok, pos,data);
  377. return 0;
  378. }
  379. if (LBA_SKIP_PROBE(d) && (!lba_device_present(bus->secondary, devfn, d))) {
  380. DBG_CFG("%s(%x+%2x) = 0x%x (b)\n", __FUNCTION__, tok, pos,data);
  381. return 1; /* New Workaround */
  382. }
  383. DBG_CFG("%s(%x+%2x) = 0x%x (c)\n", __FUNCTION__, tok, pos, data);
  384. /* Basic Algorithm */
  385. LBA_CFG_ADDR_SETUP(d, tok | pos);
  386. switch(size) {
  387. case 1: WRITE_REG8 (data, d->hba.base_addr + LBA_PCI_CFG_DATA + (pos & 3));
  388. break;
  389. case 2: WRITE_REG16(data, d->hba.base_addr + LBA_PCI_CFG_DATA + (pos & 2));
  390. break;
  391. case 4: WRITE_REG32(data, d->hba.base_addr + LBA_PCI_CFG_DATA);
  392. break;
  393. }
  394. /* flush posted write */
  395. lba_t32 = READ_REG32(d->hba.base_addr + LBA_PCI_CFG_ADDR);
  396. return 0;
  397. }
  398. static struct pci_ops elroy_cfg_ops = {
  399. .read = elroy_cfg_read,
  400. .write = elroy_cfg_write,
  401. };
  402. /*
  403. * The mercury_cfg_ops are slightly misnamed; they're also used for Elroy
  404. * TR4.0 as no additional bugs were found in this areea between Elroy and
  405. * Mercury
  406. */
  407. static int mercury_cfg_read(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 *data)
  408. {
  409. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  410. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  411. u32 tok = LBA_CFG_TOK(local_bus, devfn);
  412. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  413. if ((pos > 255) || (devfn > 255))
  414. return -EINVAL;
  415. LBA_CFG_TR4_ADDR_SETUP(d, tok | pos);
  416. switch(size) {
  417. case 1:
  418. *data = READ_REG8(data_reg + (pos & 3));
  419. break;
  420. case 2:
  421. *data = READ_REG16(data_reg + (pos & 2));
  422. break;
  423. case 4:
  424. *data = READ_REG32(data_reg); break;
  425. break;
  426. }
  427. DBG_CFG("mercury_cfg_read(%x+%2x) -> 0x%x\n", tok, pos, *data);
  428. return 0;
  429. }
  430. /*
  431. * LBA 4.0 config write code implements non-postable semantics
  432. * by doing a read of CONFIG ADDR after the write.
  433. */
  434. static int mercury_cfg_write(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 data)
  435. {
  436. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  437. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  438. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  439. u32 tok = LBA_CFG_TOK(local_bus,devfn);
  440. if ((pos > 255) || (devfn > 255))
  441. return -EINVAL;
  442. DBG_CFG("%s(%x+%2x) <- 0x%x (c)\n", __FUNCTION__, tok, pos, data);
  443. LBA_CFG_TR4_ADDR_SETUP(d, tok | pos);
  444. switch(size) {
  445. case 1:
  446. WRITE_REG8 (data, data_reg + (pos & 3));
  447. break;
  448. case 2:
  449. WRITE_REG16(data, data_reg + (pos & 2));
  450. break;
  451. case 4:
  452. WRITE_REG32(data, data_reg);
  453. break;
  454. }
  455. /* flush posted write */
  456. lba_t32 = READ_U32(d->hba.base_addr + LBA_PCI_CFG_ADDR);
  457. return 0;
  458. }
  459. static struct pci_ops mercury_cfg_ops = {
  460. .read = mercury_cfg_read,
  461. .write = mercury_cfg_write,
  462. };
  463. static void
  464. lba_bios_init(void)
  465. {
  466. DBG(MODULE_NAME ": lba_bios_init\n");
  467. }
  468. #ifdef CONFIG_64BIT
  469. /*
  470. ** Determine if a device is already configured.
  471. ** If so, reserve it resources.
  472. **
  473. ** Read PCI cfg command register and see if I/O or MMIO is enabled.
  474. ** PAT has to enable the devices it's using.
  475. **
  476. ** Note: resources are fixed up before we try to claim them.
  477. */
  478. static void
  479. lba_claim_dev_resources(struct pci_dev *dev)
  480. {
  481. u16 cmd;
  482. int i, srch_flags;
  483. (void) pci_read_config_word(dev, PCI_COMMAND, &cmd);
  484. srch_flags = (cmd & PCI_COMMAND_IO) ? IORESOURCE_IO : 0;
  485. if (cmd & PCI_COMMAND_MEMORY)
  486. srch_flags |= IORESOURCE_MEM;
  487. if (!srch_flags)
  488. return;
  489. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  490. if (dev->resource[i].flags & srch_flags) {
  491. pci_claim_resource(dev, i);
  492. DBG(" claimed %s %d [%lx,%lx]/%lx\n",
  493. pci_name(dev), i,
  494. dev->resource[i].start,
  495. dev->resource[i].end,
  496. dev->resource[i].flags
  497. );
  498. }
  499. }
  500. }
  501. /*
  502. * truncate_pat_collision: Deal with overlaps or outright collisions
  503. * between PAT PDC reported ranges.
  504. *
  505. * Broken PA8800 firmware will report lmmio range that
  506. * overlaps with CPU HPA. Just truncate the lmmio range.
  507. *
  508. * BEWARE: conflicts with this lmmio range may be an
  509. * elmmio range which is pointing down another rope.
  510. *
  511. * FIXME: only deals with one collision per range...theoretically we
  512. * could have several. Supporting more than one collision will get messy.
  513. */
  514. static unsigned long
  515. truncate_pat_collision(struct resource *root, struct resource *new)
  516. {
  517. unsigned long start = new->start;
  518. unsigned long end = new->end;
  519. struct resource *tmp = root->child;
  520. if (end <= start || start < root->start || !tmp)
  521. return 0;
  522. /* find first overlap */
  523. while (tmp && tmp->end < start)
  524. tmp = tmp->sibling;
  525. /* no entries overlap */
  526. if (!tmp) return 0;
  527. /* found one that starts behind the new one
  528. ** Don't need to do anything.
  529. */
  530. if (tmp->start >= end) return 0;
  531. if (tmp->start <= start) {
  532. /* "front" of new one overlaps */
  533. new->start = tmp->end + 1;
  534. if (tmp->end >= end) {
  535. /* AACCKK! totally overlaps! drop this range. */
  536. return 1;
  537. }
  538. }
  539. if (tmp->end < end ) {
  540. /* "end" of new one overlaps */
  541. new->end = tmp->start - 1;
  542. }
  543. printk(KERN_WARNING "LBA: Truncating lmmio_space [%lx/%lx] "
  544. "to [%lx,%lx]\n",
  545. start, end,
  546. (long)new->start, (long)new->end );
  547. return 0; /* truncation successful */
  548. }
  549. #else
  550. #define lba_claim_dev_resources(dev) do { } while (0)
  551. #define truncate_pat_collision(r,n) (0)
  552. #endif
  553. /*
  554. ** The algorithm is generic code.
  555. ** But it needs to access local data structures to get the IRQ base.
  556. ** Could make this a "pci_fixup_irq(bus, region)" but not sure
  557. ** it's worth it.
  558. **
  559. ** Called by do_pci_scan_bus() immediately after each PCI bus is walked.
  560. ** Resources aren't allocated until recursive buswalk below HBA is completed.
  561. */
  562. static void
  563. lba_fixup_bus(struct pci_bus *bus)
  564. {
  565. struct list_head *ln;
  566. #ifdef FBB_SUPPORT
  567. u16 status;
  568. #endif
  569. struct lba_device *ldev = LBA_DEV(parisc_walk_tree(bus->bridge));
  570. int lba_portbase = HBA_PORT_BASE(ldev->hba.hba_num);
  571. DBG("lba_fixup_bus(0x%p) bus %d platform_data 0x%p\n",
  572. bus, bus->secondary, bus->bridge->platform_data);
  573. /*
  574. ** Properly Setup MMIO resources for this bus.
  575. ** pci_alloc_primary_bus() mangles this.
  576. */
  577. if (bus->self) {
  578. /* PCI-PCI Bridge */
  579. pci_read_bridge_bases(bus);
  580. } else {
  581. /* Host-PCI Bridge */
  582. int err, i;
  583. DBG("lba_fixup_bus() %s [%lx/%lx]/%lx\n",
  584. ldev->hba.io_space.name,
  585. ldev->hba.io_space.start, ldev->hba.io_space.end,
  586. ldev->hba.io_space.flags);
  587. DBG("lba_fixup_bus() %s [%lx/%lx]/%lx\n",
  588. ldev->hba.lmmio_space.name,
  589. ldev->hba.lmmio_space.start, ldev->hba.lmmio_space.end,
  590. ldev->hba.lmmio_space.flags);
  591. err = request_resource(&ioport_resource, &(ldev->hba.io_space));
  592. if (err < 0) {
  593. lba_dump_res(&ioport_resource, 2);
  594. BUG();
  595. }
  596. /* advertize Host bridge resources to PCI bus */
  597. bus->resource[0] = &(ldev->hba.io_space);
  598. i = 1;
  599. if (ldev->hba.elmmio_space.start) {
  600. err = request_resource(&iomem_resource,
  601. &(ldev->hba.elmmio_space));
  602. if (err < 0) {
  603. printk("FAILED: lba_fixup_bus() request for "
  604. "elmmio_space [%lx/%lx]\n",
  605. (long)ldev->hba.elmmio_space.start,
  606. (long)ldev->hba.elmmio_space.end);
  607. /* lba_dump_res(&iomem_resource, 2); */
  608. /* BUG(); */
  609. } else
  610. bus->resource[i++] = &(ldev->hba.elmmio_space);
  611. }
  612. /* Overlaps with elmmio can (and should) fail here.
  613. * We will prune (or ignore) the distributed range.
  614. *
  615. * FIXME: SBA code should register all elmmio ranges first.
  616. * that would take care of elmmio ranges routed
  617. * to a different rope (already discovered) from
  618. * getting registered *after* LBA code has already
  619. * registered it's distributed lmmio range.
  620. */
  621. if (truncate_pat_collision(&iomem_resource,
  622. &(ldev->hba.lmmio_space))) {
  623. printk(KERN_WARNING "LBA: lmmio_space [%lx/%lx] duplicate!\n",
  624. (long)ldev->hba.lmmio_space.start,
  625. (long)ldev->hba.lmmio_space.end);
  626. } else {
  627. err = request_resource(&iomem_resource, &(ldev->hba.lmmio_space));
  628. if (err < 0) {
  629. printk(KERN_ERR "FAILED: lba_fixup_bus() request for "
  630. "lmmio_space [%lx/%lx]\n",
  631. (long)ldev->hba.lmmio_space.start,
  632. (long)ldev->hba.lmmio_space.end);
  633. } else
  634. bus->resource[i++] = &(ldev->hba.lmmio_space);
  635. }
  636. #ifdef CONFIG_64BIT
  637. /* GMMIO is distributed range. Every LBA/Rope gets part it. */
  638. if (ldev->hba.gmmio_space.flags) {
  639. err = request_resource(&iomem_resource, &(ldev->hba.gmmio_space));
  640. if (err < 0) {
  641. printk("FAILED: lba_fixup_bus() request for "
  642. "gmmio_space [%lx/%lx]\n",
  643. (long)ldev->hba.gmmio_space.start,
  644. (long)ldev->hba.gmmio_space.end);
  645. lba_dump_res(&iomem_resource, 2);
  646. BUG();
  647. }
  648. bus->resource[i++] = &(ldev->hba.gmmio_space);
  649. }
  650. #endif
  651. }
  652. list_for_each(ln, &bus->devices) {
  653. int i;
  654. struct pci_dev *dev = pci_dev_b(ln);
  655. DBG("lba_fixup_bus() %s\n", pci_name(dev));
  656. /* Virtualize Device/Bridge Resources. */
  657. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
  658. struct resource *res = &dev->resource[i];
  659. /* If resource not allocated - skip it */
  660. if (!res->start)
  661. continue;
  662. if (res->flags & IORESOURCE_IO) {
  663. DBG("lba_fixup_bus() I/O Ports [%lx/%lx] -> ",
  664. res->start, res->end);
  665. res->start |= lba_portbase;
  666. res->end |= lba_portbase;
  667. DBG("[%lx/%lx]\n", res->start, res->end);
  668. } else if (res->flags & IORESOURCE_MEM) {
  669. /*
  670. ** Convert PCI (IO_VIEW) addresses to
  671. ** processor (PA_VIEW) addresses
  672. */
  673. DBG("lba_fixup_bus() MMIO [%lx/%lx] -> ",
  674. res->start, res->end);
  675. res->start = PCI_HOST_ADDR(HBA_DATA(ldev), res->start);
  676. res->end = PCI_HOST_ADDR(HBA_DATA(ldev), res->end);
  677. DBG("[%lx/%lx]\n", res->start, res->end);
  678. } else {
  679. DBG("lba_fixup_bus() WTF? 0x%lx [%lx/%lx] XXX",
  680. res->flags, res->start, res->end);
  681. }
  682. }
  683. #ifdef FBB_SUPPORT
  684. /*
  685. ** If one device does not support FBB transfers,
  686. ** No one on the bus can be allowed to use them.
  687. */
  688. (void) pci_read_config_word(dev, PCI_STATUS, &status);
  689. bus->bridge_ctl &= ~(status & PCI_STATUS_FAST_BACK);
  690. #endif
  691. if (is_pdc_pat()) {
  692. /* Claim resources for PDC's devices */
  693. lba_claim_dev_resources(dev);
  694. }
  695. /*
  696. ** P2PB's have no IRQs. ignore them.
  697. */
  698. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
  699. continue;
  700. /* Adjust INTERRUPT_LINE for this dev */
  701. iosapic_fixup_irq(ldev->iosapic_obj, dev);
  702. }
  703. #ifdef FBB_SUPPORT
  704. /* FIXME/REVISIT - finish figuring out to set FBB on both
  705. ** pci_setup_bridge() clobbers PCI_BRIDGE_CONTROL.
  706. ** Can't fixup here anyway....garr...
  707. */
  708. if (fbb_enable) {
  709. if (bus->self) {
  710. u8 control;
  711. /* enable on PPB */
  712. (void) pci_read_config_byte(bus->self, PCI_BRIDGE_CONTROL, &control);
  713. (void) pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, control | PCI_STATUS_FAST_BACK);
  714. } else {
  715. /* enable on LBA */
  716. }
  717. fbb_enable = PCI_COMMAND_FAST_BACK;
  718. }
  719. /* Lastly enable FBB/PERR/SERR on all devices too */
  720. list_for_each(ln, &bus->devices) {
  721. (void) pci_read_config_word(dev, PCI_COMMAND, &status);
  722. status |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR | fbb_enable;
  723. (void) pci_write_config_word(dev, PCI_COMMAND, status);
  724. }
  725. #endif
  726. }
  727. struct pci_bios_ops lba_bios_ops = {
  728. .init = lba_bios_init,
  729. .fixup_bus = lba_fixup_bus,
  730. };
  731. /*******************************************************
  732. **
  733. ** LBA Sprockets "I/O Port" Space Accessor Functions
  734. **
  735. ** This set of accessor functions is intended for use with
  736. ** "legacy firmware" (ie Sprockets on Allegro/Forte boxes).
  737. **
  738. ** Many PCI devices don't require use of I/O port space (eg Tulip,
  739. ** NCR720) since they export the same registers to both MMIO and
  740. ** I/O port space. In general I/O port space is slower than
  741. ** MMIO since drivers are designed so PIO writes can be posted.
  742. **
  743. ********************************************************/
  744. #define LBA_PORT_IN(size, mask) \
  745. static u##size lba_astro_in##size (struct pci_hba_data *d, u16 addr) \
  746. { \
  747. u##size t; \
  748. t = READ_REG##size(astro_iop_base + addr); \
  749. DBG_PORT(" 0x%x\n", t); \
  750. return (t); \
  751. }
  752. LBA_PORT_IN( 8, 3)
  753. LBA_PORT_IN(16, 2)
  754. LBA_PORT_IN(32, 0)
  755. /*
  756. ** BUG X4107: Ordering broken - DMA RD return can bypass PIO WR
  757. **
  758. ** Fixed in Elroy 2.2. The READ_U32(..., LBA_FUNC_ID) below is
  759. ** guarantee non-postable completion semantics - not avoid X4107.
  760. ** The READ_U32 only guarantees the write data gets to elroy but
  761. ** out to the PCI bus. We can't read stuff from I/O port space
  762. ** since we don't know what has side-effects. Attempting to read
  763. ** from configuration space would be suicidal given the number of
  764. ** bugs in that elroy functionality.
  765. **
  766. ** Description:
  767. ** DMA read results can improperly pass PIO writes (X4107). The
  768. ** result of this bug is that if a processor modifies a location in
  769. ** memory after having issued PIO writes, the PIO writes are not
  770. ** guaranteed to be completed before a PCI device is allowed to see
  771. ** the modified data in a DMA read.
  772. **
  773. ** Note that IKE bug X3719 in TR1 IKEs will result in the same
  774. ** symptom.
  775. **
  776. ** Workaround:
  777. ** The workaround for this bug is to always follow a PIO write with
  778. ** a PIO read to the same bus before starting DMA on that PCI bus.
  779. **
  780. */
  781. #define LBA_PORT_OUT(size, mask) \
  782. static void lba_astro_out##size (struct pci_hba_data *d, u16 addr, u##size val) \
  783. { \
  784. DBG_PORT("%s(0x%p, 0x%x, 0x%x)\n", __FUNCTION__, d, addr, val); \
  785. WRITE_REG##size(val, astro_iop_base + addr); \
  786. if (LBA_DEV(d)->hw_rev < 3) \
  787. lba_t32 = READ_U32(d->base_addr + LBA_FUNC_ID); \
  788. }
  789. LBA_PORT_OUT( 8, 3)
  790. LBA_PORT_OUT(16, 2)
  791. LBA_PORT_OUT(32, 0)
  792. static struct pci_port_ops lba_astro_port_ops = {
  793. .inb = lba_astro_in8,
  794. .inw = lba_astro_in16,
  795. .inl = lba_astro_in32,
  796. .outb = lba_astro_out8,
  797. .outw = lba_astro_out16,
  798. .outl = lba_astro_out32
  799. };
  800. #ifdef CONFIG_64BIT
  801. #define PIOP_TO_GMMIO(lba, addr) \
  802. ((lba)->iop_base + (((addr)&0xFFFC)<<10) + ((addr)&3))
  803. /*******************************************************
  804. **
  805. ** LBA PAT "I/O Port" Space Accessor Functions
  806. **
  807. ** This set of accessor functions is intended for use with
  808. ** "PAT PDC" firmware (ie Prelude/Rhapsody/Piranha boxes).
  809. **
  810. ** This uses the PIOP space located in the first 64MB of GMMIO.
  811. ** Each rope gets a full 64*KB* (ie 4 bytes per page) this way.
  812. ** bits 1:0 stay the same. bits 15:2 become 25:12.
  813. ** Then add the base and we can generate an I/O Port cycle.
  814. ********************************************************/
  815. #undef LBA_PORT_IN
  816. #define LBA_PORT_IN(size, mask) \
  817. static u##size lba_pat_in##size (struct pci_hba_data *l, u16 addr) \
  818. { \
  819. u##size t; \
  820. DBG_PORT("%s(0x%p, 0x%x) ->", __FUNCTION__, l, addr); \
  821. t = READ_REG##size(PIOP_TO_GMMIO(LBA_DEV(l), addr)); \
  822. DBG_PORT(" 0x%x\n", t); \
  823. return (t); \
  824. }
  825. LBA_PORT_IN( 8, 3)
  826. LBA_PORT_IN(16, 2)
  827. LBA_PORT_IN(32, 0)
  828. #undef LBA_PORT_OUT
  829. #define LBA_PORT_OUT(size, mask) \
  830. static void lba_pat_out##size (struct pci_hba_data *l, u16 addr, u##size val) \
  831. { \
  832. void __iomem *where = PIOP_TO_GMMIO(LBA_DEV(l), addr); \
  833. DBG_PORT("%s(0x%p, 0x%x, 0x%x)\n", __FUNCTION__, l, addr, val); \
  834. WRITE_REG##size(val, where); \
  835. /* flush the I/O down to the elroy at least */ \
  836. lba_t32 = READ_U32(l->base_addr + LBA_FUNC_ID); \
  837. }
  838. LBA_PORT_OUT( 8, 3)
  839. LBA_PORT_OUT(16, 2)
  840. LBA_PORT_OUT(32, 0)
  841. static struct pci_port_ops lba_pat_port_ops = {
  842. .inb = lba_pat_in8,
  843. .inw = lba_pat_in16,
  844. .inl = lba_pat_in32,
  845. .outb = lba_pat_out8,
  846. .outw = lba_pat_out16,
  847. .outl = lba_pat_out32
  848. };
  849. /*
  850. ** make range information from PDC available to PCI subsystem.
  851. ** We make the PDC call here in order to get the PCI bus range
  852. ** numbers. The rest will get forwarded in pcibios_fixup_bus().
  853. ** We don't have a struct pci_bus assigned to us yet.
  854. */
  855. static void
  856. lba_pat_resources(struct parisc_device *pa_dev, struct lba_device *lba_dev)
  857. {
  858. unsigned long bytecnt;
  859. pdc_pat_cell_mod_maddr_block_t pa_pdc_cell; /* PA_VIEW */
  860. pdc_pat_cell_mod_maddr_block_t io_pdc_cell; /* IO_VIEW */
  861. long io_count;
  862. long status; /* PDC return status */
  863. long pa_count;
  864. int i;
  865. /* return cell module (IO view) */
  866. status = pdc_pat_cell_module(&bytecnt, pa_dev->pcell_loc, pa_dev->mod_index,
  867. PA_VIEW, & pa_pdc_cell);
  868. pa_count = pa_pdc_cell.mod[1];
  869. status |= pdc_pat_cell_module(&bytecnt, pa_dev->pcell_loc, pa_dev->mod_index,
  870. IO_VIEW, &io_pdc_cell);
  871. io_count = io_pdc_cell.mod[1];
  872. /* We've already done this once for device discovery...*/
  873. if (status != PDC_OK) {
  874. panic("pdc_pat_cell_module() call failed for LBA!\n");
  875. }
  876. if (PAT_GET_ENTITY(pa_pdc_cell.mod_info) != PAT_ENTITY_LBA) {
  877. panic("pdc_pat_cell_module() entity returned != PAT_ENTITY_LBA!\n");
  878. }
  879. /*
  880. ** Inspect the resources PAT tells us about
  881. */
  882. for (i = 0; i < pa_count; i++) {
  883. struct {
  884. unsigned long type;
  885. unsigned long start;
  886. unsigned long end; /* aka finish */
  887. } *p, *io;
  888. struct resource *r;
  889. p = (void *) &(pa_pdc_cell.mod[2+i*3]);
  890. io = (void *) &(io_pdc_cell.mod[2+i*3]);
  891. /* Convert the PAT range data to PCI "struct resource" */
  892. switch(p->type & 0xff) {
  893. case PAT_PBNUM:
  894. lba_dev->hba.bus_num.start = p->start;
  895. lba_dev->hba.bus_num.end = p->end;
  896. break;
  897. case PAT_LMMIO:
  898. /* used to fix up pre-initialized MEM BARs */
  899. if (!lba_dev->hba.lmmio_space.start) {
  900. sprintf(lba_dev->hba.lmmio_name,
  901. "PCI%02x LMMIO",
  902. (int)lba_dev->hba.bus_num.start);
  903. lba_dev->hba.lmmio_space_offset = p->start -
  904. io->start;
  905. r = &lba_dev->hba.lmmio_space;
  906. r->name = lba_dev->hba.lmmio_name;
  907. } else if (!lba_dev->hba.elmmio_space.start) {
  908. sprintf(lba_dev->hba.elmmio_name,
  909. "PCI%02x ELMMIO",
  910. (int)lba_dev->hba.bus_num.start);
  911. r = &lba_dev->hba.elmmio_space;
  912. r->name = lba_dev->hba.elmmio_name;
  913. } else {
  914. printk(KERN_WARNING MODULE_NAME
  915. " only supports 2 LMMIO resources!\n");
  916. break;
  917. }
  918. r->start = p->start;
  919. r->end = p->end;
  920. r->flags = IORESOURCE_MEM;
  921. r->parent = r->sibling = r->child = NULL;
  922. break;
  923. case PAT_GMMIO:
  924. /* MMIO space > 4GB phys addr; for 64-bit BAR */
  925. sprintf(lba_dev->hba.gmmio_name, "PCI%02x GMMIO",
  926. (int)lba_dev->hba.bus_num.start);
  927. r = &lba_dev->hba.gmmio_space;
  928. r->name = lba_dev->hba.gmmio_name;
  929. r->start = p->start;
  930. r->end = p->end;
  931. r->flags = IORESOURCE_MEM;
  932. r->parent = r->sibling = r->child = NULL;
  933. break;
  934. case PAT_NPIOP:
  935. printk(KERN_WARNING MODULE_NAME
  936. " range[%d] : ignoring NPIOP (0x%lx)\n",
  937. i, p->start);
  938. break;
  939. case PAT_PIOP:
  940. /*
  941. ** Postable I/O port space is per PCI host adapter.
  942. ** base of 64MB PIOP region
  943. */
  944. lba_dev->iop_base = ioremap_nocache(p->start, 64 * 1024 * 1024);
  945. sprintf(lba_dev->hba.io_name, "PCI%02x Ports",
  946. (int)lba_dev->hba.bus_num.start);
  947. r = &lba_dev->hba.io_space;
  948. r->name = lba_dev->hba.io_name;
  949. r->start = HBA_PORT_BASE(lba_dev->hba.hba_num);
  950. r->end = r->start + HBA_PORT_SPACE_SIZE - 1;
  951. r->flags = IORESOURCE_IO;
  952. r->parent = r->sibling = r->child = NULL;
  953. break;
  954. default:
  955. printk(KERN_WARNING MODULE_NAME
  956. " range[%d] : unknown pat range type (0x%lx)\n",
  957. i, p->type & 0xff);
  958. break;
  959. }
  960. }
  961. }
  962. #else
  963. /* keep compiler from complaining about missing declarations */
  964. #define lba_pat_port_ops lba_astro_port_ops
  965. #define lba_pat_resources(pa_dev, lba_dev)
  966. #endif /* CONFIG_64BIT */
  967. extern void sba_distributed_lmmio(struct parisc_device *, struct resource *);
  968. extern void sba_directed_lmmio(struct parisc_device *, struct resource *);
  969. static void
  970. lba_legacy_resources(struct parisc_device *pa_dev, struct lba_device *lba_dev)
  971. {
  972. struct resource *r;
  973. int lba_num;
  974. lba_dev->hba.lmmio_space_offset = PCI_F_EXTEND;
  975. /*
  976. ** With "legacy" firmware, the lowest byte of FW_SCRATCH
  977. ** represents bus->secondary and the second byte represents
  978. ** bus->subsidiary (i.e. highest PPB programmed by firmware).
  979. ** PCI bus walk *should* end up with the same result.
  980. ** FIXME: But we don't have sanity checks in PCI or LBA.
  981. */
  982. lba_num = READ_REG32(lba_dev->hba.base_addr + LBA_FW_SCRATCH);
  983. r = &(lba_dev->hba.bus_num);
  984. r->name = "LBA PCI Busses";
  985. r->start = lba_num & 0xff;
  986. r->end = (lba_num>>8) & 0xff;
  987. /* Set up local PCI Bus resources - we don't need them for
  988. ** Legacy boxes but it's nice to see in /proc/iomem.
  989. */
  990. r = &(lba_dev->hba.lmmio_space);
  991. sprintf(lba_dev->hba.lmmio_name, "PCI%02x LMMIO",
  992. (int)lba_dev->hba.bus_num.start);
  993. r->name = lba_dev->hba.lmmio_name;
  994. #if 1
  995. /* We want the CPU -> IO routing of addresses.
  996. * The SBA BASE/MASK registers control CPU -> IO routing.
  997. * Ask SBA what is routed to this rope/LBA.
  998. */
  999. sba_distributed_lmmio(pa_dev, r);
  1000. #else
  1001. /*
  1002. * The LBA BASE/MASK registers control IO -> System routing.
  1003. *
  1004. * The following code works but doesn't get us what we want.
  1005. * Well, only because firmware (v5.0) on C3000 doesn't program
  1006. * the LBA BASE/MASE registers to be the exact inverse of
  1007. * the corresponding SBA registers. Other Astro/Pluto
  1008. * based platform firmware may do it right.
  1009. *
  1010. * Should someone want to mess with MSI, they may need to
  1011. * reprogram LBA BASE/MASK registers. Thus preserve the code
  1012. * below until MSI is known to work on C3000/A500/N4000/RP3440.
  1013. *
  1014. * Using the code below, /proc/iomem shows:
  1015. * ...
  1016. * f0000000-f0ffffff : PCI00 LMMIO
  1017. * f05d0000-f05d0000 : lcd_data
  1018. * f05d0008-f05d0008 : lcd_cmd
  1019. * f1000000-f1ffffff : PCI01 LMMIO
  1020. * f4000000-f4ffffff : PCI02 LMMIO
  1021. * f4000000-f4001fff : sym53c8xx
  1022. * f4002000-f4003fff : sym53c8xx
  1023. * f4004000-f40043ff : sym53c8xx
  1024. * f4005000-f40053ff : sym53c8xx
  1025. * f4007000-f4007fff : ohci_hcd
  1026. * f4008000-f40083ff : tulip
  1027. * f6000000-f6ffffff : PCI03 LMMIO
  1028. * f8000000-fbffffff : PCI00 ELMMIO
  1029. * fa100000-fa4fffff : stifb mmio
  1030. * fb000000-fb1fffff : stifb fb
  1031. *
  1032. * But everything listed under PCI02 actually lives under PCI00.
  1033. * This is clearly wrong.
  1034. *
  1035. * Asking SBA how things are routed tells the correct story:
  1036. * LMMIO_BASE/MASK/ROUTE f4000001 fc000000 00000000
  1037. * DIR0_BASE/MASK/ROUTE fa000001 fe000000 00000006
  1038. * DIR1_BASE/MASK/ROUTE f9000001 ff000000 00000004
  1039. * DIR2_BASE/MASK/ROUTE f0000000 fc000000 00000000
  1040. * DIR3_BASE/MASK/ROUTE f0000000 fc000000 00000000
  1041. *
  1042. * Which looks like this in /proc/iomem:
  1043. * f4000000-f47fffff : PCI00 LMMIO
  1044. * f4000000-f4001fff : sym53c8xx
  1045. * ...[deteled core devices - same as above]...
  1046. * f4008000-f40083ff : tulip
  1047. * f4800000-f4ffffff : PCI01 LMMIO
  1048. * f6000000-f67fffff : PCI02 LMMIO
  1049. * f7000000-f77fffff : PCI03 LMMIO
  1050. * f9000000-f9ffffff : PCI02 ELMMIO
  1051. * fa000000-fbffffff : PCI03 ELMMIO
  1052. * fa100000-fa4fffff : stifb mmio
  1053. * fb000000-fb1fffff : stifb fb
  1054. *
  1055. * ie all Built-in core are under now correctly under PCI00.
  1056. * The "PCI02 ELMMIO" directed range is for:
  1057. * +-[02]---03.0 3Dfx Interactive, Inc. Voodoo 2
  1058. *
  1059. * All is well now.
  1060. */
  1061. r->start = READ_REG32(lba_dev->hba.base_addr + LBA_LMMIO_BASE);
  1062. if (r->start & 1) {
  1063. unsigned long rsize;
  1064. r->flags = IORESOURCE_MEM;
  1065. /* mmio_mask also clears Enable bit */
  1066. r->start &= mmio_mask;
  1067. r->start = PCI_HOST_ADDR(HBA_DATA(lba_dev), r->start);
  1068. rsize = ~ READ_REG32(lba_dev->hba.base_addr + LBA_LMMIO_MASK);
  1069. /*
  1070. ** Each rope only gets part of the distributed range.
  1071. ** Adjust "window" for this rope.
  1072. */
  1073. rsize /= ROPES_PER_IOC;
  1074. r->start += (rsize + 1) * LBA_NUM(pa_dev->hpa.start);
  1075. r->end = r->start + rsize;
  1076. } else {
  1077. r->end = r->start = 0; /* Not enabled. */
  1078. }
  1079. #endif
  1080. /*
  1081. ** "Directed" ranges are used when the "distributed range" isn't
  1082. ** sufficient for all devices below a given LBA. Typically devices
  1083. ** like graphics cards or X25 may need a directed range when the
  1084. ** bus has multiple slots (ie multiple devices) or the device
  1085. ** needs more than the typical 4 or 8MB a distributed range offers.
  1086. **
  1087. ** The main reason for ignoring it now frigging complications.
  1088. ** Directed ranges may overlap (and have precedence) over
  1089. ** distributed ranges. Or a distributed range assigned to a unused
  1090. ** rope may be used by a directed range on a different rope.
  1091. ** Support for graphics devices may require fixing this
  1092. ** since they may be assigned a directed range which overlaps
  1093. ** an existing (but unused portion of) distributed range.
  1094. */
  1095. r = &(lba_dev->hba.elmmio_space);
  1096. sprintf(lba_dev->hba.elmmio_name, "PCI%02x ELMMIO",
  1097. (int)lba_dev->hba.bus_num.start);
  1098. r->name = lba_dev->hba.elmmio_name;
  1099. #if 1
  1100. /* See comment which precedes call to sba_directed_lmmio() */
  1101. sba_directed_lmmio(pa_dev, r);
  1102. #else
  1103. r->start = READ_REG32(lba_dev->hba.base_addr + LBA_ELMMIO_BASE);
  1104. if (r->start & 1) {
  1105. unsigned long rsize;
  1106. r->flags = IORESOURCE_MEM;
  1107. /* mmio_mask also clears Enable bit */
  1108. r->start &= mmio_mask;
  1109. r->start = PCI_HOST_ADDR(HBA_DATA(lba_dev), r->start);
  1110. rsize = READ_REG32(lba_dev->hba.base_addr + LBA_ELMMIO_MASK);
  1111. r->end = r->start + ~rsize;
  1112. }
  1113. #endif
  1114. r = &(lba_dev->hba.io_space);
  1115. sprintf(lba_dev->hba.io_name, "PCI%02x Ports",
  1116. (int)lba_dev->hba.bus_num.start);
  1117. r->name = lba_dev->hba.io_name;
  1118. r->flags = IORESOURCE_IO;
  1119. r->start = READ_REG32(lba_dev->hba.base_addr + LBA_IOS_BASE) & ~1L;
  1120. r->end = r->start + (READ_REG32(lba_dev->hba.base_addr + LBA_IOS_MASK) ^ (HBA_PORT_SPACE_SIZE - 1));
  1121. /* Virtualize the I/O Port space ranges */
  1122. lba_num = HBA_PORT_BASE(lba_dev->hba.hba_num);
  1123. r->start |= lba_num;
  1124. r->end |= lba_num;
  1125. }
  1126. /**************************************************************************
  1127. **
  1128. ** LBA initialization code (HW and SW)
  1129. **
  1130. ** o identify LBA chip itself
  1131. ** o initialize LBA chip modes (HardFail)
  1132. ** o FIXME: initialize DMA hints for reasonable defaults
  1133. ** o enable configuration functions
  1134. ** o call pci_register_ops() to discover devs (fixup/fixup_bus get invoked)
  1135. **
  1136. **************************************************************************/
  1137. static int __init
  1138. lba_hw_init(struct lba_device *d)
  1139. {
  1140. u32 stat;
  1141. u32 bus_reset; /* PDC_PAT_BUG */
  1142. #if 0
  1143. printk(KERN_DEBUG "LBA %lx STAT_CTL %Lx ERROR_CFG %Lx STATUS %Lx DMA_CTL %Lx\n",
  1144. d->hba.base_addr,
  1145. READ_REG64(d->hba.base_addr + LBA_STAT_CTL),
  1146. READ_REG64(d->hba.base_addr + LBA_ERROR_CONFIG),
  1147. READ_REG64(d->hba.base_addr + LBA_ERROR_STATUS),
  1148. READ_REG64(d->hba.base_addr + LBA_DMA_CTL) );
  1149. printk(KERN_DEBUG " ARB mask %Lx pri %Lx mode %Lx mtlt %Lx\n",
  1150. READ_REG64(d->hba.base_addr + LBA_ARB_MASK),
  1151. READ_REG64(d->hba.base_addr + LBA_ARB_PRI),
  1152. READ_REG64(d->hba.base_addr + LBA_ARB_MODE),
  1153. READ_REG64(d->hba.base_addr + LBA_ARB_MTLT) );
  1154. printk(KERN_DEBUG " HINT cfg 0x%Lx\n",
  1155. READ_REG64(d->hba.base_addr + LBA_HINT_CFG));
  1156. printk(KERN_DEBUG " HINT reg ");
  1157. { int i;
  1158. for (i=LBA_HINT_BASE; i< (14*8 + LBA_HINT_BASE); i+=8)
  1159. printk(" %Lx", READ_REG64(d->hba.base_addr + i));
  1160. }
  1161. printk("\n");
  1162. #endif /* DEBUG_LBA_PAT */
  1163. #ifdef CONFIG_64BIT
  1164. /*
  1165. * FIXME add support for PDC_PAT_IO "Get slot status" - OLAR support
  1166. * Only N-Class and up can really make use of Get slot status.
  1167. * maybe L-class too but I've never played with it there.
  1168. */
  1169. #endif
  1170. /* PDC_PAT_BUG: exhibited in rev 40.48 on L2000 */
  1171. bus_reset = READ_REG32(d->hba.base_addr + LBA_STAT_CTL + 4) & 1;
  1172. if (bus_reset) {
  1173. printk(KERN_DEBUG "NOTICE: PCI bus reset still asserted! (clearing)\n");
  1174. }
  1175. stat = READ_REG32(d->hba.base_addr + LBA_ERROR_CONFIG);
  1176. if (stat & LBA_SMART_MODE) {
  1177. printk(KERN_DEBUG "NOTICE: LBA in SMART mode! (cleared)\n");
  1178. stat &= ~LBA_SMART_MODE;
  1179. WRITE_REG32(stat, d->hba.base_addr + LBA_ERROR_CONFIG);
  1180. }
  1181. /* Set HF mode as the default (vs. -1 mode). */
  1182. stat = READ_REG32(d->hba.base_addr + LBA_STAT_CTL);
  1183. WRITE_REG32(stat | HF_ENABLE, d->hba.base_addr + LBA_STAT_CTL);
  1184. /*
  1185. ** Writing a zero to STAT_CTL.rf (bit 0) will clear reset signal
  1186. ** if it's not already set. If we just cleared the PCI Bus Reset
  1187. ** signal, wait a bit for the PCI devices to recover and setup.
  1188. */
  1189. if (bus_reset)
  1190. mdelay(pci_post_reset_delay);
  1191. if (0 == READ_REG32(d->hba.base_addr + LBA_ARB_MASK)) {
  1192. /*
  1193. ** PDC_PAT_BUG: PDC rev 40.48 on L2000.
  1194. ** B2000/C3600/J6000 also have this problem?
  1195. **
  1196. ** Elroys with hot pluggable slots don't get configured
  1197. ** correctly if the slot is empty. ARB_MASK is set to 0
  1198. ** and we can't master transactions on the bus if it's
  1199. ** not at least one. 0x3 enables elroy and first slot.
  1200. */
  1201. printk(KERN_DEBUG "NOTICE: Enabling PCI Arbitration\n");
  1202. WRITE_REG32(0x3, d->hba.base_addr + LBA_ARB_MASK);
  1203. }
  1204. /*
  1205. ** FIXME: Hint registers are programmed with default hint
  1206. ** values by firmware. Hints should be sane even if we
  1207. ** can't reprogram them the way drivers want.
  1208. */
  1209. return 0;
  1210. }
  1211. /*
  1212. * Unfortunately, when firmware numbers busses, it doesn't take into account
  1213. * Cardbus bridges. So we have to renumber the busses to suit ourselves.
  1214. * Elroy/Mercury don't actually know what bus number they're attached to;
  1215. * we use bus 0 to indicate the directly attached bus and any other bus
  1216. * number will be taken care of by the PCI-PCI bridge.
  1217. */
  1218. static unsigned int lba_next_bus = 0;
  1219. /*
  1220. * Determine if lba should claim this chip (return 0) or not (return 1).
  1221. * If so, initialize the chip and tell other partners in crime they
  1222. * have work to do.
  1223. */
  1224. static int __init
  1225. lba_driver_probe(struct parisc_device *dev)
  1226. {
  1227. struct lba_device *lba_dev;
  1228. struct pci_bus *lba_bus;
  1229. struct pci_ops *cfg_ops;
  1230. u32 func_class;
  1231. void *tmp_obj;
  1232. char *version;
  1233. void __iomem *addr = ioremap_nocache(dev->hpa.start, 4096);
  1234. /* Read HW Rev First */
  1235. func_class = READ_REG32(addr + LBA_FCLASS);
  1236. if (IS_ELROY(dev)) {
  1237. func_class &= 0xf;
  1238. switch (func_class) {
  1239. case 0: version = "TR1.0"; break;
  1240. case 1: version = "TR2.0"; break;
  1241. case 2: version = "TR2.1"; break;
  1242. case 3: version = "TR2.2"; break;
  1243. case 4: version = "TR3.0"; break;
  1244. case 5: version = "TR4.0"; break;
  1245. default: version = "TR4+";
  1246. }
  1247. printk(KERN_INFO "Elroy version %s (0x%x) found at 0x%lx\n",
  1248. version, func_class & 0xf, (long)dev->hpa.start);
  1249. if (func_class < 2) {
  1250. printk(KERN_WARNING "Can't support LBA older than "
  1251. "TR2.1 - continuing under adversity.\n");
  1252. }
  1253. #if 0
  1254. /* Elroy TR4.0 should work with simple algorithm.
  1255. But it doesn't. Still missing something. *sigh*
  1256. */
  1257. if (func_class > 4) {
  1258. cfg_ops = &mercury_cfg_ops;
  1259. } else
  1260. #endif
  1261. {
  1262. cfg_ops = &elroy_cfg_ops;
  1263. }
  1264. } else if (IS_MERCURY(dev) || IS_QUICKSILVER(dev)) {
  1265. int major, minor;
  1266. func_class &= 0xff;
  1267. major = func_class >> 4, minor = func_class & 0xf;
  1268. /* We could use one printk for both Elroy and Mercury,
  1269. * but for the mask for func_class.
  1270. */
  1271. printk(KERN_INFO "%s version TR%d.%d (0x%x) found at 0x%lx\n",
  1272. IS_MERCURY(dev) ? "Mercury" : "Quicksilver", major,
  1273. minor, func_class, (long)dev->hpa.start);
  1274. cfg_ops = &mercury_cfg_ops;
  1275. } else {
  1276. printk(KERN_ERR "Unknown LBA found at 0x%lx\n",
  1277. (long)dev->hpa.start);
  1278. return -ENODEV;
  1279. }
  1280. /* Tell I/O SAPIC driver we have a IRQ handler/region. */
  1281. tmp_obj = iosapic_register(dev->hpa.start + LBA_IOSAPIC_BASE);
  1282. /* NOTE: PCI devices (e.g. 103c:1005 graphics card) which don't
  1283. ** have an IRT entry will get NULL back from iosapic code.
  1284. */
  1285. lba_dev = kzalloc(sizeof(struct lba_device), GFP_KERNEL);
  1286. if (!lba_dev) {
  1287. printk(KERN_ERR "lba_init_chip - couldn't alloc lba_device\n");
  1288. return(1);
  1289. }
  1290. /* ---------- First : initialize data we already have --------- */
  1291. lba_dev->hw_rev = func_class;
  1292. lba_dev->hba.base_addr = addr;
  1293. lba_dev->hba.dev = dev;
  1294. lba_dev->iosapic_obj = tmp_obj; /* save interrupt handle */
  1295. lba_dev->hba.iommu = sba_get_iommu(dev); /* get iommu data */
  1296. parisc_set_drvdata(dev, lba_dev);
  1297. /* ------------ Second : initialize common stuff ---------- */
  1298. pci_bios = &lba_bios_ops;
  1299. pcibios_register_hba(HBA_DATA(lba_dev));
  1300. spin_lock_init(&lba_dev->lba_lock);
  1301. if (lba_hw_init(lba_dev))
  1302. return(1);
  1303. /* ---------- Third : setup I/O Port and MMIO resources --------- */
  1304. if (is_pdc_pat()) {
  1305. /* PDC PAT firmware uses PIOP region of GMMIO space. */
  1306. pci_port = &lba_pat_port_ops;
  1307. /* Go ask PDC PAT what resources this LBA has */
  1308. lba_pat_resources(dev, lba_dev);
  1309. } else {
  1310. if (!astro_iop_base) {
  1311. /* Sprockets PDC uses NPIOP region */
  1312. astro_iop_base = ioremap_nocache(LBA_PORT_BASE, 64 * 1024);
  1313. pci_port = &lba_astro_port_ops;
  1314. }
  1315. /* Poke the chip a bit for /proc output */
  1316. lba_legacy_resources(dev, lba_dev);
  1317. }
  1318. if (lba_dev->hba.bus_num.start < lba_next_bus)
  1319. lba_dev->hba.bus_num.start = lba_next_bus;
  1320. dev->dev.platform_data = lba_dev;
  1321. lba_bus = lba_dev->hba.hba_bus =
  1322. pci_scan_bus_parented(&dev->dev, lba_dev->hba.bus_num.start,
  1323. cfg_ops, NULL);
  1324. if (lba_bus) {
  1325. lba_next_bus = lba_bus->subordinate + 1;
  1326. pci_bus_add_devices(lba_bus);
  1327. }
  1328. /* This is in lieu of calling pci_assign_unassigned_resources() */
  1329. if (is_pdc_pat()) {
  1330. /* assign resources to un-initialized devices */
  1331. DBG_PAT("LBA pci_bus_size_bridges()\n");
  1332. pci_bus_size_bridges(lba_bus);
  1333. DBG_PAT("LBA pci_bus_assign_resources()\n");
  1334. pci_bus_assign_resources(lba_bus);
  1335. #ifdef DEBUG_LBA_PAT
  1336. DBG_PAT("\nLBA PIOP resource tree\n");
  1337. lba_dump_res(&lba_dev->hba.io_space, 2);
  1338. DBG_PAT("\nLBA LMMIO resource tree\n");
  1339. lba_dump_res(&lba_dev->hba.lmmio_space, 2);
  1340. #endif
  1341. }
  1342. pci_enable_bridges(lba_bus);
  1343. /*
  1344. ** Once PCI register ops has walked the bus, access to config
  1345. ** space is restricted. Avoids master aborts on config cycles.
  1346. ** Early LBA revs go fatal on *any* master abort.
  1347. */
  1348. if (cfg_ops == &elroy_cfg_ops) {
  1349. lba_dev->flags |= LBA_FLAG_SKIP_PROBE;
  1350. }
  1351. /* Whew! Finally done! Tell services we got this one covered. */
  1352. return 0;
  1353. }
  1354. static struct parisc_device_id lba_tbl[] = {
  1355. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, ELROY_HVERS, 0xa },
  1356. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, MERCURY_HVERS, 0xa },
  1357. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, QUICKSILVER_HVERS, 0xa },
  1358. { 0, }
  1359. };
  1360. static struct parisc_driver lba_driver = {
  1361. .name = MODULE_NAME,
  1362. .id_table = lba_tbl,
  1363. .probe = lba_driver_probe,
  1364. };
  1365. /*
  1366. ** One time initialization to let the world know the LBA was found.
  1367. ** Must be called exactly once before pci_init().
  1368. */
  1369. void __init lba_init(void)
  1370. {
  1371. register_parisc_driver(&lba_driver);
  1372. }
  1373. /*
  1374. ** Initialize the IBASE/IMASK registers for LBA (Elroy).
  1375. ** Only called from sba_iommu.c in order to route ranges (MMIO vs DMA).
  1376. ** sba_iommu is responsible for locking (none needed at init time).
  1377. */
  1378. void lba_set_iregs(struct parisc_device *lba, u32 ibase, u32 imask)
  1379. {
  1380. void __iomem * base_addr = ioremap_nocache(lba->hpa.start, 4096);
  1381. imask <<= 2; /* adjust for hints - 2 more bits */
  1382. /* Make sure we aren't trying to set bits that aren't writeable. */
  1383. WARN_ON((ibase & 0x001fffff) != 0);
  1384. WARN_ON((imask & 0x001fffff) != 0);
  1385. DBG("%s() ibase 0x%x imask 0x%x\n", __FUNCTION__, ibase, imask);
  1386. WRITE_REG32( imask, base_addr + LBA_IMASK);
  1387. WRITE_REG32( ibase, base_addr + LBA_IBASE);
  1388. iounmap(base_addr);
  1389. }