pci200syn.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * Goramo PCI200SYN synchronous serial card driver for Linux
  3. *
  4. * Copyright (C) 2002-2003 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * For information see <http://www.kernel.org/pub/linux/utils/net/hdlc/>
  11. *
  12. * Sources of information:
  13. * Hitachi HD64572 SCA-II User's Manual
  14. * PLX Technology Inc. PCI9052 Data Book
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/slab.h>
  19. #include <linux/types.h>
  20. #include <linux/fcntl.h>
  21. #include <linux/in.h>
  22. #include <linux/string.h>
  23. #include <linux/errno.h>
  24. #include <linux/init.h>
  25. #include <linux/ioport.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/hdlc.h>
  29. #include <linux/pci.h>
  30. #include <linux/delay.h>
  31. #include <asm/io.h>
  32. #include "hd64572.h"
  33. static const char* version = "Goramo PCI200SYN driver version: 1.16";
  34. static const char* devname = "PCI200SYN";
  35. #undef DEBUG_PKT
  36. #define DEBUG_RINGS
  37. #define PCI200SYN_PLX_SIZE 0x80 /* PLX control window size (128b) */
  38. #define PCI200SYN_SCA_SIZE 0x400 /* SCA window size (1Kb) */
  39. #define ALL_PAGES_ALWAYS_MAPPED
  40. #define NEED_DETECT_RAM
  41. #define NEED_SCA_MSCI_INTR
  42. #define MAX_TX_BUFFERS 10
  43. static int pci_clock_freq = 33000000;
  44. #define CLOCK_BASE pci_clock_freq
  45. /*
  46. * PLX PCI9052 local configuration and shared runtime registers.
  47. * This structure can be used to access 9052 registers (memory mapped).
  48. */
  49. typedef struct {
  50. u32 loc_addr_range[4]; /* 00-0Ch : Local Address Ranges */
  51. u32 loc_rom_range; /* 10h : Local ROM Range */
  52. u32 loc_addr_base[4]; /* 14-20h : Local Address Base Addrs */
  53. u32 loc_rom_base; /* 24h : Local ROM Base */
  54. u32 loc_bus_descr[4]; /* 28-34h : Local Bus Descriptors */
  55. u32 rom_bus_descr; /* 38h : ROM Bus Descriptor */
  56. u32 cs_base[4]; /* 3C-48h : Chip Select Base Addrs */
  57. u32 intr_ctrl_stat; /* 4Ch : Interrupt Control/Status */
  58. u32 init_ctrl; /* 50h : EEPROM ctrl, Init Ctrl, etc */
  59. }plx9052;
  60. typedef struct port_s {
  61. struct net_device *dev;
  62. struct card_s *card;
  63. spinlock_t lock; /* TX lock */
  64. sync_serial_settings settings;
  65. int rxpart; /* partial frame received, next frame invalid*/
  66. unsigned short encoding;
  67. unsigned short parity;
  68. u16 rxin; /* rx ring buffer 'in' pointer */
  69. u16 txin; /* tx ring buffer 'in' and 'last' pointers */
  70. u16 txlast;
  71. u8 rxs, txs, tmc; /* SCA registers */
  72. u8 phy_node; /* physical port # - 0 or 1 */
  73. }port_t;
  74. typedef struct card_s {
  75. u8 __iomem *rambase; /* buffer memory base (virtual) */
  76. u8 __iomem *scabase; /* SCA memory base (virtual) */
  77. plx9052 __iomem *plxbase;/* PLX registers memory base (virtual) */
  78. u16 rx_ring_buffers; /* number of buffers in a ring */
  79. u16 tx_ring_buffers;
  80. u16 buff_offset; /* offset of first buffer of first channel */
  81. u8 irq; /* interrupt request level */
  82. port_t ports[2];
  83. }card_t;
  84. #define sca_in(reg, card) readb(card->scabase + (reg))
  85. #define sca_out(value, reg, card) writeb(value, card->scabase + (reg))
  86. #define sca_inw(reg, card) readw(card->scabase + (reg))
  87. #define sca_outw(value, reg, card) writew(value, card->scabase + (reg))
  88. #define sca_inl(reg, card) readl(card->scabase + (reg))
  89. #define sca_outl(value, reg, card) writel(value, card->scabase + (reg))
  90. #define port_to_card(port) (port->card)
  91. #define log_node(port) (port->phy_node)
  92. #define phy_node(port) (port->phy_node)
  93. #define winbase(card) (card->rambase)
  94. #define get_port(card, port) (&card->ports[port])
  95. #define sca_flush(card) (sca_in(IER0, card));
  96. static inline void new_memcpy_toio(char __iomem *dest, char *src, int length)
  97. {
  98. int len;
  99. do {
  100. len = length > 256 ? 256 : length;
  101. memcpy_toio(dest, src, len);
  102. dest += len;
  103. src += len;
  104. length -= len;
  105. readb(dest);
  106. } while (len);
  107. }
  108. #undef memcpy_toio
  109. #define memcpy_toio new_memcpy_toio
  110. #include "hd6457x.c"
  111. static void pci200_set_iface(port_t *port)
  112. {
  113. card_t *card = port->card;
  114. u16 msci = get_msci(port);
  115. u8 rxs = port->rxs & CLK_BRG_MASK;
  116. u8 txs = port->txs & CLK_BRG_MASK;
  117. sca_out(EXS_TES1, (phy_node(port) ? MSCI1_OFFSET : MSCI0_OFFSET) + EXS,
  118. port_to_card(port));
  119. switch(port->settings.clock_type) {
  120. case CLOCK_INT:
  121. rxs |= CLK_BRG; /* BRG output */
  122. txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
  123. break;
  124. case CLOCK_TXINT:
  125. rxs |= CLK_LINE; /* RXC input */
  126. txs |= CLK_PIN_OUT | CLK_BRG; /* BRG output */
  127. break;
  128. case CLOCK_TXFROMRX:
  129. rxs |= CLK_LINE; /* RXC input */
  130. txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
  131. break;
  132. default: /* EXTernal clock */
  133. rxs |= CLK_LINE; /* RXC input */
  134. txs |= CLK_PIN_OUT | CLK_LINE; /* TXC input */
  135. break;
  136. }
  137. port->rxs = rxs;
  138. port->txs = txs;
  139. sca_out(rxs, msci + RXS, card);
  140. sca_out(txs, msci + TXS, card);
  141. sca_set_port(port);
  142. }
  143. static int pci200_open(struct net_device *dev)
  144. {
  145. port_t *port = dev_to_port(dev);
  146. int result = hdlc_open(dev);
  147. if (result)
  148. return result;
  149. sca_open(dev);
  150. pci200_set_iface(port);
  151. sca_flush(port_to_card(port));
  152. return 0;
  153. }
  154. static int pci200_close(struct net_device *dev)
  155. {
  156. sca_close(dev);
  157. sca_flush(port_to_card(dev_to_port(dev)));
  158. hdlc_close(dev);
  159. return 0;
  160. }
  161. static int pci200_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  162. {
  163. const size_t size = sizeof(sync_serial_settings);
  164. sync_serial_settings new_line;
  165. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  166. port_t *port = dev_to_port(dev);
  167. #ifdef DEBUG_RINGS
  168. if (cmd == SIOCDEVPRIVATE) {
  169. sca_dump_rings(dev);
  170. return 0;
  171. }
  172. #endif
  173. if (cmd != SIOCWANDEV)
  174. return hdlc_ioctl(dev, ifr, cmd);
  175. switch(ifr->ifr_settings.type) {
  176. case IF_GET_IFACE:
  177. ifr->ifr_settings.type = IF_IFACE_V35;
  178. if (ifr->ifr_settings.size < size) {
  179. ifr->ifr_settings.size = size; /* data size wanted */
  180. return -ENOBUFS;
  181. }
  182. if (copy_to_user(line, &port->settings, size))
  183. return -EFAULT;
  184. return 0;
  185. case IF_IFACE_V35:
  186. case IF_IFACE_SYNC_SERIAL:
  187. if (!capable(CAP_NET_ADMIN))
  188. return -EPERM;
  189. if (copy_from_user(&new_line, line, size))
  190. return -EFAULT;
  191. if (new_line.clock_type != CLOCK_EXT &&
  192. new_line.clock_type != CLOCK_TXFROMRX &&
  193. new_line.clock_type != CLOCK_INT &&
  194. new_line.clock_type != CLOCK_TXINT)
  195. return -EINVAL; /* No such clock setting */
  196. if (new_line.loopback != 0 && new_line.loopback != 1)
  197. return -EINVAL;
  198. memcpy(&port->settings, &new_line, size); /* Update settings */
  199. pci200_set_iface(port);
  200. sca_flush(port_to_card(port));
  201. return 0;
  202. default:
  203. return hdlc_ioctl(dev, ifr, cmd);
  204. }
  205. }
  206. static void pci200_pci_remove_one(struct pci_dev *pdev)
  207. {
  208. int i;
  209. card_t *card = pci_get_drvdata(pdev);
  210. for (i = 0; i < 2; i++)
  211. if (card->ports[i].card) {
  212. struct net_device *dev = port_to_dev(&card->ports[i]);
  213. unregister_hdlc_device(dev);
  214. }
  215. if (card->irq)
  216. free_irq(card->irq, card);
  217. if (card->rambase)
  218. iounmap(card->rambase);
  219. if (card->scabase)
  220. iounmap(card->scabase);
  221. if (card->plxbase)
  222. iounmap(card->plxbase);
  223. pci_release_regions(pdev);
  224. pci_disable_device(pdev);
  225. pci_set_drvdata(pdev, NULL);
  226. if (card->ports[0].dev)
  227. free_netdev(card->ports[0].dev);
  228. if (card->ports[1].dev)
  229. free_netdev(card->ports[1].dev);
  230. kfree(card);
  231. }
  232. static int __devinit pci200_pci_init_one(struct pci_dev *pdev,
  233. const struct pci_device_id *ent)
  234. {
  235. card_t *card;
  236. u8 rev_id;
  237. u32 __iomem *p;
  238. int i;
  239. u32 ramsize;
  240. u32 ramphys; /* buffer memory base */
  241. u32 scaphys; /* SCA memory base */
  242. u32 plxphys; /* PLX registers memory base */
  243. #ifndef MODULE
  244. static int printed_version;
  245. if (!printed_version++)
  246. printk(KERN_INFO "%s\n", version);
  247. #endif
  248. i = pci_enable_device(pdev);
  249. if (i)
  250. return i;
  251. i = pci_request_regions(pdev, "PCI200SYN");
  252. if (i) {
  253. pci_disable_device(pdev);
  254. return i;
  255. }
  256. card = kmalloc(sizeof(card_t), GFP_KERNEL);
  257. if (card == NULL) {
  258. printk(KERN_ERR "pci200syn: unable to allocate memory\n");
  259. pci_release_regions(pdev);
  260. pci_disable_device(pdev);
  261. return -ENOBUFS;
  262. }
  263. memset(card, 0, sizeof(card_t));
  264. pci_set_drvdata(pdev, card);
  265. card->ports[0].dev = alloc_hdlcdev(&card->ports[0]);
  266. card->ports[1].dev = alloc_hdlcdev(&card->ports[1]);
  267. if (!card->ports[0].dev || !card->ports[1].dev) {
  268. printk(KERN_ERR "pci200syn: unable to allocate memory\n");
  269. pci200_pci_remove_one(pdev);
  270. return -ENOMEM;
  271. }
  272. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
  273. if (pci_resource_len(pdev, 0) != PCI200SYN_PLX_SIZE ||
  274. pci_resource_len(pdev, 2) != PCI200SYN_SCA_SIZE ||
  275. pci_resource_len(pdev, 3) < 16384) {
  276. printk(KERN_ERR "pci200syn: invalid card EEPROM parameters\n");
  277. pci200_pci_remove_one(pdev);
  278. return -EFAULT;
  279. }
  280. plxphys = pci_resource_start(pdev,0) & PCI_BASE_ADDRESS_MEM_MASK;
  281. card->plxbase = ioremap(plxphys, PCI200SYN_PLX_SIZE);
  282. scaphys = pci_resource_start(pdev,2) & PCI_BASE_ADDRESS_MEM_MASK;
  283. card->scabase = ioremap(scaphys, PCI200SYN_SCA_SIZE);
  284. ramphys = pci_resource_start(pdev,3) & PCI_BASE_ADDRESS_MEM_MASK;
  285. card->rambase = ioremap(ramphys, pci_resource_len(pdev,3));
  286. if (card->plxbase == NULL ||
  287. card->scabase == NULL ||
  288. card->rambase == NULL) {
  289. printk(KERN_ERR "pci200syn: ioremap() failed\n");
  290. pci200_pci_remove_one(pdev);
  291. return -EFAULT;
  292. }
  293. /* Reset PLX */
  294. p = &card->plxbase->init_ctrl;
  295. writel(readl(p) | 0x40000000, p);
  296. readl(p); /* Flush the write - do not use sca_flush */
  297. udelay(1);
  298. writel(readl(p) & ~0x40000000, p);
  299. readl(p); /* Flush the write - do not use sca_flush */
  300. udelay(1);
  301. ramsize = sca_detect_ram(card, card->rambase,
  302. pci_resource_len(pdev, 3));
  303. /* number of TX + RX buffers for one port - this is dual port card */
  304. i = ramsize / (2 * (sizeof(pkt_desc) + HDLC_MAX_MRU));
  305. card->tx_ring_buffers = min(i / 2, MAX_TX_BUFFERS);
  306. card->rx_ring_buffers = i - card->tx_ring_buffers;
  307. card->buff_offset = 2 * sizeof(pkt_desc) * (card->tx_ring_buffers +
  308. card->rx_ring_buffers);
  309. printk(KERN_INFO "pci200syn: %u KB RAM at 0x%x, IRQ%u, using %u TX +"
  310. " %u RX packets rings\n", ramsize / 1024, ramphys,
  311. pdev->irq, card->tx_ring_buffers, card->rx_ring_buffers);
  312. if (pdev->subsystem_device == PCI_DEVICE_ID_PLX_9050) {
  313. printk(KERN_ERR "Detected PCI200SYN card with old "
  314. "configuration data.\n");
  315. printk(KERN_ERR "See <http://www.kernel.org/pub/"
  316. "linux/utils/net/hdlc/pci200syn/> for update.\n");
  317. printk(KERN_ERR "The card will stop working with"
  318. " future versions of Linux if not updated.\n");
  319. }
  320. if (card->tx_ring_buffers < 1) {
  321. printk(KERN_ERR "pci200syn: RAM test failed\n");
  322. pci200_pci_remove_one(pdev);
  323. return -EFAULT;
  324. }
  325. /* Enable interrupts on the PCI bridge */
  326. p = &card->plxbase->intr_ctrl_stat;
  327. writew(readw(p) | 0x0040, p);
  328. /* Allocate IRQ */
  329. if (request_irq(pdev->irq, sca_intr, IRQF_SHARED, devname, card)) {
  330. printk(KERN_WARNING "pci200syn: could not allocate IRQ%d.\n",
  331. pdev->irq);
  332. pci200_pci_remove_one(pdev);
  333. return -EBUSY;
  334. }
  335. card->irq = pdev->irq;
  336. sca_init(card, 0);
  337. for (i = 0; i < 2; i++) {
  338. port_t *port = &card->ports[i];
  339. struct net_device *dev = port_to_dev(port);
  340. hdlc_device *hdlc = dev_to_hdlc(dev);
  341. port->phy_node = i;
  342. spin_lock_init(&port->lock);
  343. SET_MODULE_OWNER(dev);
  344. dev->irq = card->irq;
  345. dev->mem_start = ramphys;
  346. dev->mem_end = ramphys + ramsize - 1;
  347. dev->tx_queue_len = 50;
  348. dev->do_ioctl = pci200_ioctl;
  349. dev->open = pci200_open;
  350. dev->stop = pci200_close;
  351. hdlc->attach = sca_attach;
  352. hdlc->xmit = sca_xmit;
  353. port->settings.clock_type = CLOCK_EXT;
  354. port->card = card;
  355. if (register_hdlc_device(dev)) {
  356. printk(KERN_ERR "pci200syn: unable to register hdlc "
  357. "device\n");
  358. port->card = NULL;
  359. pci200_pci_remove_one(pdev);
  360. return -ENOBUFS;
  361. }
  362. sca_init_sync_port(port); /* Set up SCA memory */
  363. printk(KERN_INFO "%s: PCI200SYN node %d\n",
  364. dev->name, port->phy_node);
  365. }
  366. sca_flush(card);
  367. return 0;
  368. }
  369. static struct pci_device_id pci200_pci_tbl[] __devinitdata = {
  370. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, PCI_VENDOR_ID_PLX,
  371. PCI_DEVICE_ID_PLX_9050, 0, 0, 0 },
  372. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, PCI_VENDOR_ID_PLX,
  373. PCI_DEVICE_ID_PLX_PCI200SYN, 0, 0, 0 },
  374. { 0, }
  375. };
  376. static struct pci_driver pci200_pci_driver = {
  377. .name = "PCI200SYN",
  378. .id_table = pci200_pci_tbl,
  379. .probe = pci200_pci_init_one,
  380. .remove = pci200_pci_remove_one,
  381. };
  382. static int __init pci200_init_module(void)
  383. {
  384. #ifdef MODULE
  385. printk(KERN_INFO "%s\n", version);
  386. #endif
  387. if (pci_clock_freq < 1000000 || pci_clock_freq > 80000000) {
  388. printk(KERN_ERR "pci200syn: Invalid PCI clock frequency\n");
  389. return -EINVAL;
  390. }
  391. return pci_register_driver(&pci200_pci_driver);
  392. }
  393. static void __exit pci200_cleanup_module(void)
  394. {
  395. pci_unregister_driver(&pci200_pci_driver);
  396. }
  397. MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
  398. MODULE_DESCRIPTION("Goramo PCI200SYN serial port driver");
  399. MODULE_LICENSE("GPL v2");
  400. MODULE_DEVICE_TABLE(pci, pci200_pci_tbl);
  401. module_param(pci_clock_freq, int, 0444);
  402. MODULE_PARM_DESC(pci_clock_freq, "System PCI clock frequency in Hz");
  403. module_init(pci200_init_module);
  404. module_exit(pci200_cleanup_module);