pc300too.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /*
  2. * Cyclades PC300 synchronous serial card driver for Linux
  3. *
  4. * Copyright (C) 2000-2007 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * For information see <http://www.kernel.org/pub/linux/utils/net/hdlc/>.
  11. *
  12. * Sources of information:
  13. * Hitachi HD64572 SCA-II User's Manual
  14. * Cyclades PC300 Linux driver
  15. *
  16. * This driver currently supports only PC300/RSV (V.24/V.35) and
  17. * PC300/X21 cards.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/slab.h>
  22. #include <linux/sched.h>
  23. #include <linux/types.h>
  24. #include <linux/fcntl.h>
  25. #include <linux/in.h>
  26. #include <linux/string.h>
  27. #include <linux/errno.h>
  28. #include <linux/init.h>
  29. #include <linux/ioport.h>
  30. #include <linux/moduleparam.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/hdlc.h>
  33. #include <linux/pci.h>
  34. #include <linux/delay.h>
  35. #include <asm/io.h>
  36. #include "hd64572.h"
  37. static const char* version = "Cyclades PC300 driver version: 1.17";
  38. static const char* devname = "PC300";
  39. #undef DEBUG_PKT
  40. #define DEBUG_RINGS
  41. #define PC300_PLX_SIZE 0x80 /* PLX control window size (128 B) */
  42. #define PC300_SCA_SIZE 0x400 /* SCA window size (1 KB) */
  43. #define ALL_PAGES_ALWAYS_MAPPED
  44. #define NEED_DETECT_RAM
  45. #define NEED_SCA_MSCI_INTR
  46. #define MAX_TX_BUFFERS 10
  47. static int pci_clock_freq = 33000000;
  48. static int use_crystal_clock = 0;
  49. static unsigned int CLOCK_BASE;
  50. /* Masks to access the init_ctrl PLX register */
  51. #define PC300_CLKSEL_MASK (0x00000004UL)
  52. #define PC300_CHMEDIA_MASK(port) (0x00000020UL << ((port) * 3))
  53. #define PC300_CTYPE_MASK (0x00000800UL)
  54. enum { PC300_RSV = 1, PC300_X21, PC300_TE }; /* card types */
  55. /*
  56. * PLX PCI9050-1 local configuration and shared runtime registers.
  57. * This structure can be used to access 9050 registers (memory mapped).
  58. */
  59. typedef struct {
  60. u32 loc_addr_range[4]; /* 00-0Ch : Local Address Ranges */
  61. u32 loc_rom_range; /* 10h : Local ROM Range */
  62. u32 loc_addr_base[4]; /* 14-20h : Local Address Base Addrs */
  63. u32 loc_rom_base; /* 24h : Local ROM Base */
  64. u32 loc_bus_descr[4]; /* 28-34h : Local Bus Descriptors */
  65. u32 rom_bus_descr; /* 38h : ROM Bus Descriptor */
  66. u32 cs_base[4]; /* 3C-48h : Chip Select Base Addrs */
  67. u32 intr_ctrl_stat; /* 4Ch : Interrupt Control/Status */
  68. u32 init_ctrl; /* 50h : EEPROM ctrl, Init Ctrl, etc */
  69. }plx9050;
  70. typedef struct port_s {
  71. struct net_device *dev;
  72. struct card_s *card;
  73. spinlock_t lock; /* TX lock */
  74. sync_serial_settings settings;
  75. int rxpart; /* partial frame received, next frame invalid*/
  76. unsigned short encoding;
  77. unsigned short parity;
  78. unsigned int iface;
  79. u16 rxin; /* rx ring buffer 'in' pointer */
  80. u16 txin; /* tx ring buffer 'in' and 'last' pointers */
  81. u16 txlast;
  82. u8 rxs, txs, tmc; /* SCA registers */
  83. u8 phy_node; /* physical port # - 0 or 1 */
  84. }port_t;
  85. typedef struct card_s {
  86. int type; /* RSV, X21, etc. */
  87. int n_ports; /* 1 or 2 ports */
  88. u8 __iomem *rambase; /* buffer memory base (virtual) */
  89. u8 __iomem *scabase; /* SCA memory base (virtual) */
  90. plx9050 __iomem *plxbase; /* PLX registers memory base (virtual) */
  91. u32 init_ctrl_value; /* Saved value - 9050 bug workaround */
  92. u16 rx_ring_buffers; /* number of buffers in a ring */
  93. u16 tx_ring_buffers;
  94. u16 buff_offset; /* offset of first buffer of first channel */
  95. u8 irq; /* interrupt request level */
  96. port_t ports[2];
  97. }card_t;
  98. #define sca_in(reg, card) readb(card->scabase + (reg))
  99. #define sca_out(value, reg, card) writeb(value, card->scabase + (reg))
  100. #define sca_inw(reg, card) readw(card->scabase + (reg))
  101. #define sca_outw(value, reg, card) writew(value, card->scabase + (reg))
  102. #define sca_inl(reg, card) readl(card->scabase + (reg))
  103. #define sca_outl(value, reg, card) writel(value, card->scabase + (reg))
  104. #define port_to_card(port) (port->card)
  105. #define log_node(port) (port->phy_node)
  106. #define phy_node(port) (port->phy_node)
  107. #define winbase(card) (card->rambase)
  108. #define get_port(card, port) ((port) < (card)->n_ports ? \
  109. (&(card)->ports[port]) : (NULL))
  110. #include "hd6457x.c"
  111. static void pc300_set_iface(port_t *port)
  112. {
  113. card_t *card = port->card;
  114. u32 __iomem * init_ctrl = &card->plxbase->init_ctrl;
  115. u16 msci = get_msci(port);
  116. u8 rxs = port->rxs & CLK_BRG_MASK;
  117. u8 txs = port->txs & CLK_BRG_MASK;
  118. sca_out(EXS_TES1, (phy_node(port) ? MSCI1_OFFSET : MSCI0_OFFSET) + EXS,
  119. port_to_card(port));
  120. switch(port->settings.clock_type) {
  121. case CLOCK_INT:
  122. rxs |= CLK_BRG; /* BRG output */
  123. txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
  124. break;
  125. case CLOCK_TXINT:
  126. rxs |= CLK_LINE; /* RXC input */
  127. txs |= CLK_PIN_OUT | CLK_BRG; /* BRG output */
  128. break;
  129. case CLOCK_TXFROMRX:
  130. rxs |= CLK_LINE; /* RXC input */
  131. txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
  132. break;
  133. default: /* EXTernal clock */
  134. rxs |= CLK_LINE; /* RXC input */
  135. txs |= CLK_PIN_OUT | CLK_LINE; /* TXC input */
  136. break;
  137. }
  138. port->rxs = rxs;
  139. port->txs = txs;
  140. sca_out(rxs, msci + RXS, card);
  141. sca_out(txs, msci + TXS, card);
  142. sca_set_port(port);
  143. if (port->card->type == PC300_RSV) {
  144. if (port->iface == IF_IFACE_V35)
  145. writel(card->init_ctrl_value |
  146. PC300_CHMEDIA_MASK(port->phy_node), init_ctrl);
  147. else
  148. writel(card->init_ctrl_value &
  149. ~PC300_CHMEDIA_MASK(port->phy_node), init_ctrl);
  150. }
  151. }
  152. static int pc300_open(struct net_device *dev)
  153. {
  154. port_t *port = dev_to_port(dev);
  155. int result = hdlc_open(dev);
  156. if (result)
  157. return result;
  158. sca_open(dev);
  159. pc300_set_iface(port);
  160. return 0;
  161. }
  162. static int pc300_close(struct net_device *dev)
  163. {
  164. sca_close(dev);
  165. hdlc_close(dev);
  166. return 0;
  167. }
  168. static int pc300_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  169. {
  170. const size_t size = sizeof(sync_serial_settings);
  171. sync_serial_settings new_line;
  172. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  173. int new_type;
  174. port_t *port = dev_to_port(dev);
  175. #ifdef DEBUG_RINGS
  176. if (cmd == SIOCDEVPRIVATE) {
  177. sca_dump_rings(dev);
  178. return 0;
  179. }
  180. #endif
  181. if (cmd != SIOCWANDEV)
  182. return hdlc_ioctl(dev, ifr, cmd);
  183. if (ifr->ifr_settings.type == IF_GET_IFACE) {
  184. ifr->ifr_settings.type = port->iface;
  185. if (ifr->ifr_settings.size < size) {
  186. ifr->ifr_settings.size = size; /* data size wanted */
  187. return -ENOBUFS;
  188. }
  189. if (copy_to_user(line, &port->settings, size))
  190. return -EFAULT;
  191. return 0;
  192. }
  193. if (port->card->type == PC300_X21 &&
  194. (ifr->ifr_settings.type == IF_IFACE_SYNC_SERIAL ||
  195. ifr->ifr_settings.type == IF_IFACE_X21))
  196. new_type = IF_IFACE_X21;
  197. else if (port->card->type == PC300_RSV &&
  198. (ifr->ifr_settings.type == IF_IFACE_SYNC_SERIAL ||
  199. ifr->ifr_settings.type == IF_IFACE_V35))
  200. new_type = IF_IFACE_V35;
  201. else if (port->card->type == PC300_RSV &&
  202. ifr->ifr_settings.type == IF_IFACE_V24)
  203. new_type = IF_IFACE_V24;
  204. else
  205. return hdlc_ioctl(dev, ifr, cmd);
  206. if (!capable(CAP_NET_ADMIN))
  207. return -EPERM;
  208. if (copy_from_user(&new_line, line, size))
  209. return -EFAULT;
  210. if (new_line.clock_type != CLOCK_EXT &&
  211. new_line.clock_type != CLOCK_TXFROMRX &&
  212. new_line.clock_type != CLOCK_INT &&
  213. new_line.clock_type != CLOCK_TXINT)
  214. return -EINVAL; /* No such clock setting */
  215. if (new_line.loopback != 0 && new_line.loopback != 1)
  216. return -EINVAL;
  217. memcpy(&port->settings, &new_line, size); /* Update settings */
  218. port->iface = new_type;
  219. pc300_set_iface(port);
  220. return 0;
  221. }
  222. static void pc300_pci_remove_one(struct pci_dev *pdev)
  223. {
  224. int i;
  225. card_t *card = pci_get_drvdata(pdev);
  226. for (i = 0; i < 2; i++)
  227. if (card->ports[i].card) {
  228. struct net_device *dev = port_to_dev(&card->ports[i]);
  229. unregister_hdlc_device(dev);
  230. }
  231. if (card->irq)
  232. free_irq(card->irq, card);
  233. if (card->rambase)
  234. iounmap(card->rambase);
  235. if (card->scabase)
  236. iounmap(card->scabase);
  237. if (card->plxbase)
  238. iounmap(card->plxbase);
  239. pci_release_regions(pdev);
  240. pci_disable_device(pdev);
  241. pci_set_drvdata(pdev, NULL);
  242. if (card->ports[0].dev)
  243. free_netdev(card->ports[0].dev);
  244. if (card->ports[1].dev)
  245. free_netdev(card->ports[1].dev);
  246. kfree(card);
  247. }
  248. static int __devinit pc300_pci_init_one(struct pci_dev *pdev,
  249. const struct pci_device_id *ent)
  250. {
  251. card_t *card;
  252. u8 rev_id;
  253. u32 __iomem *p;
  254. int i;
  255. u32 ramsize;
  256. u32 ramphys; /* buffer memory base */
  257. u32 scaphys; /* SCA memory base */
  258. u32 plxphys; /* PLX registers memory base */
  259. #ifndef MODULE
  260. static int printed_version;
  261. if (!printed_version++)
  262. printk(KERN_INFO "%s\n", version);
  263. #endif
  264. i = pci_enable_device(pdev);
  265. if (i)
  266. return i;
  267. i = pci_request_regions(pdev, "PC300");
  268. if (i) {
  269. pci_disable_device(pdev);
  270. return i;
  271. }
  272. card = kmalloc(sizeof(card_t), GFP_KERNEL);
  273. if (card == NULL) {
  274. printk(KERN_ERR "pc300: unable to allocate memory\n");
  275. pci_release_regions(pdev);
  276. pci_disable_device(pdev);
  277. return -ENOBUFS;
  278. }
  279. memset(card, 0, sizeof(card_t));
  280. pci_set_drvdata(pdev, card);
  281. if (pdev->device == PCI_DEVICE_ID_PC300_TE_1 ||
  282. pdev->device == PCI_DEVICE_ID_PC300_TE_2)
  283. card->type = PC300_TE; /* not fully supported */
  284. else if (card->init_ctrl_value & PC300_CTYPE_MASK)
  285. card->type = PC300_X21;
  286. else
  287. card->type = PC300_RSV;
  288. if (pdev->device == PCI_DEVICE_ID_PC300_RX_1 ||
  289. pdev->device == PCI_DEVICE_ID_PC300_TE_1)
  290. card->n_ports = 1;
  291. else
  292. card->n_ports = 2;
  293. for (i = 0; i < card->n_ports; i++)
  294. if (!(card->ports[i].dev = alloc_hdlcdev(&card->ports[i]))) {
  295. printk(KERN_ERR "pc300: unable to allocate memory\n");
  296. pc300_pci_remove_one(pdev);
  297. return -ENOMEM;
  298. }
  299. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
  300. if (pci_resource_len(pdev, 0) != PC300_PLX_SIZE ||
  301. pci_resource_len(pdev, 2) != PC300_SCA_SIZE ||
  302. pci_resource_len(pdev, 3) < 16384) {
  303. printk(KERN_ERR "pc300: invalid card EEPROM parameters\n");
  304. pc300_pci_remove_one(pdev);
  305. return -EFAULT;
  306. }
  307. plxphys = pci_resource_start(pdev,0) & PCI_BASE_ADDRESS_MEM_MASK;
  308. card->plxbase = ioremap(plxphys, PC300_PLX_SIZE);
  309. scaphys = pci_resource_start(pdev,2) & PCI_BASE_ADDRESS_MEM_MASK;
  310. card->scabase = ioremap(scaphys, PC300_SCA_SIZE);
  311. ramphys = pci_resource_start(pdev,3) & PCI_BASE_ADDRESS_MEM_MASK;
  312. card->rambase = ioremap(ramphys, pci_resource_len(pdev,3));
  313. if (card->plxbase == NULL ||
  314. card->scabase == NULL ||
  315. card->rambase == NULL) {
  316. printk(KERN_ERR "pc300: ioremap() failed\n");
  317. pc300_pci_remove_one(pdev);
  318. }
  319. /* PLX PCI 9050 workaround for local configuration register read bug */
  320. pci_write_config_dword(pdev, PCI_BASE_ADDRESS_0, scaphys);
  321. card->init_ctrl_value = readl(&((plx9050 __iomem *)card->scabase)->init_ctrl);
  322. pci_write_config_dword(pdev, PCI_BASE_ADDRESS_0, plxphys);
  323. /* Reset PLX */
  324. p = &card->plxbase->init_ctrl;
  325. writel(card->init_ctrl_value | 0x40000000, p);
  326. readl(p); /* Flush the write - do not use sca_flush */
  327. udelay(1);
  328. writel(card->init_ctrl_value, p);
  329. readl(p); /* Flush the write - do not use sca_flush */
  330. udelay(1);
  331. /* Reload Config. Registers from EEPROM */
  332. writel(card->init_ctrl_value | 0x20000000, p);
  333. readl(p); /* Flush the write - do not use sca_flush */
  334. udelay(1);
  335. writel(card->init_ctrl_value, p);
  336. readl(p); /* Flush the write - do not use sca_flush */
  337. udelay(1);
  338. ramsize = sca_detect_ram(card, card->rambase,
  339. pci_resource_len(pdev, 3));
  340. if (use_crystal_clock)
  341. card->init_ctrl_value &= ~PC300_CLKSEL_MASK;
  342. else
  343. card->init_ctrl_value |= PC300_CLKSEL_MASK;
  344. writel(card->init_ctrl_value, &card->plxbase->init_ctrl);
  345. /* number of TX + RX buffers for one port */
  346. i = ramsize / (card->n_ports * (sizeof(pkt_desc) + HDLC_MAX_MRU));
  347. card->tx_ring_buffers = min(i / 2, MAX_TX_BUFFERS);
  348. card->rx_ring_buffers = i - card->tx_ring_buffers;
  349. card->buff_offset = card->n_ports * sizeof(pkt_desc) *
  350. (card->tx_ring_buffers + card->rx_ring_buffers);
  351. printk(KERN_INFO "pc300: PC300/%s, %u KB RAM at 0x%x, IRQ%u, "
  352. "using %u TX + %u RX packets rings\n",
  353. card->type == PC300_X21 ? "X21" :
  354. card->type == PC300_TE ? "TE" : "RSV",
  355. ramsize / 1024, ramphys, pdev->irq,
  356. card->tx_ring_buffers, card->rx_ring_buffers);
  357. if (card->tx_ring_buffers < 1) {
  358. printk(KERN_ERR "pc300: RAM test failed\n");
  359. pc300_pci_remove_one(pdev);
  360. return -EFAULT;
  361. }
  362. /* Enable interrupts on the PCI bridge, LINTi1 active low */
  363. writew(0x0041, &card->plxbase->intr_ctrl_stat);
  364. /* Allocate IRQ */
  365. if (request_irq(pdev->irq, sca_intr, IRQF_SHARED, devname, card)) {
  366. printk(KERN_WARNING "pc300: could not allocate IRQ%d.\n",
  367. pdev->irq);
  368. pc300_pci_remove_one(pdev);
  369. return -EBUSY;
  370. }
  371. card->irq = pdev->irq;
  372. sca_init(card, 0);
  373. // COTE not set - allows better TX DMA settings
  374. // sca_out(sca_in(PCR, card) | PCR_COTE, PCR, card);
  375. sca_out(0x10, BTCR, card);
  376. for (i = 0; i < card->n_ports; i++) {
  377. port_t *port = &card->ports[i];
  378. struct net_device *dev = port_to_dev(port);
  379. hdlc_device *hdlc = dev_to_hdlc(dev);
  380. port->phy_node = i;
  381. spin_lock_init(&port->lock);
  382. SET_MODULE_OWNER(dev);
  383. dev->irq = card->irq;
  384. dev->mem_start = ramphys;
  385. dev->mem_end = ramphys + ramsize - 1;
  386. dev->tx_queue_len = 50;
  387. dev->do_ioctl = pc300_ioctl;
  388. dev->open = pc300_open;
  389. dev->stop = pc300_close;
  390. hdlc->attach = sca_attach;
  391. hdlc->xmit = sca_xmit;
  392. port->settings.clock_type = CLOCK_EXT;
  393. port->card = card;
  394. if (card->type == PC300_X21)
  395. port->iface = IF_IFACE_X21;
  396. else
  397. port->iface = IF_IFACE_V35;
  398. if (register_hdlc_device(dev)) {
  399. printk(KERN_ERR "pc300: unable to register hdlc "
  400. "device\n");
  401. port->card = NULL;
  402. pc300_pci_remove_one(pdev);
  403. return -ENOBUFS;
  404. }
  405. sca_init_sync_port(port); /* Set up SCA memory */
  406. printk(KERN_INFO "%s: PC300 node %d\n",
  407. dev->name, port->phy_node);
  408. }
  409. return 0;
  410. }
  411. static struct pci_device_id pc300_pci_tbl[] __devinitdata = {
  412. { PCI_VENDOR_ID_CYCLADES, PCI_DEVICE_ID_PC300_RX_1, PCI_ANY_ID,
  413. PCI_ANY_ID, 0, 0, 0 },
  414. { PCI_VENDOR_ID_CYCLADES, PCI_DEVICE_ID_PC300_RX_2, PCI_ANY_ID,
  415. PCI_ANY_ID, 0, 0, 0 },
  416. { PCI_VENDOR_ID_CYCLADES, PCI_DEVICE_ID_PC300_TE_1, PCI_ANY_ID,
  417. PCI_ANY_ID, 0, 0, 0 },
  418. { PCI_VENDOR_ID_CYCLADES, PCI_DEVICE_ID_PC300_TE_2, PCI_ANY_ID,
  419. PCI_ANY_ID, 0, 0, 0 },
  420. { 0, }
  421. };
  422. static struct pci_driver pc300_pci_driver = {
  423. .name = "PC300",
  424. .id_table = pc300_pci_tbl,
  425. .probe = pc300_pci_init_one,
  426. .remove = pc300_pci_remove_one,
  427. };
  428. static int __init pc300_init_module(void)
  429. {
  430. #ifdef MODULE
  431. printk(KERN_INFO "%s\n", version);
  432. #endif
  433. if (pci_clock_freq < 1000000 || pci_clock_freq > 80000000) {
  434. printk(KERN_ERR "pc300: Invalid PCI clock frequency\n");
  435. return -EINVAL;
  436. }
  437. if (use_crystal_clock != 0 && use_crystal_clock != 1) {
  438. printk(KERN_ERR "pc300: Invalid 'use_crystal_clock' value\n");
  439. return -EINVAL;
  440. }
  441. CLOCK_BASE = use_crystal_clock ? 24576000 : pci_clock_freq;
  442. return pci_register_driver(&pc300_pci_driver);
  443. }
  444. static void __exit pc300_cleanup_module(void)
  445. {
  446. pci_unregister_driver(&pc300_pci_driver);
  447. }
  448. MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
  449. MODULE_DESCRIPTION("Cyclades PC300 serial port driver");
  450. MODULE_LICENSE("GPL v2");
  451. MODULE_DEVICE_TABLE(pci, pc300_pci_tbl);
  452. module_param(pci_clock_freq, int, 0444);
  453. MODULE_PARM_DESC(pci_clock_freq, "System PCI clock frequency in Hz");
  454. module_param(use_crystal_clock, int, 0444);
  455. MODULE_PARM_DESC(use_crystal_clock,
  456. "Use 24.576 MHz clock instead of PCI clock");
  457. module_init(pc300_init_module);
  458. module_exit(pc300_cleanup_module);