tg3.c 348 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <net/ip.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC
  46. #include <asm/idprom.h>
  47. #include <asm/prom.h>
  48. #endif
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define TG3_VLAN_TAG_USED 1
  51. #else
  52. #define TG3_VLAN_TAG_USED 0
  53. #endif
  54. #define TG3_TSO_SUPPORT 1
  55. #include "tg3.h"
  56. #define DRV_MODULE_NAME "tg3"
  57. #define PFX DRV_MODULE_NAME ": "
  58. #define DRV_MODULE_VERSION "3.76"
  59. #define DRV_MODULE_RELDATE "May 5, 2007"
  60. #define TG3_DEF_MAC_MODE 0
  61. #define TG3_DEF_RX_MODE 0
  62. #define TG3_DEF_TX_MODE 0
  63. #define TG3_DEF_MSG_ENABLE \
  64. (NETIF_MSG_DRV | \
  65. NETIF_MSG_PROBE | \
  66. NETIF_MSG_LINK | \
  67. NETIF_MSG_TIMER | \
  68. NETIF_MSG_IFDOWN | \
  69. NETIF_MSG_IFUP | \
  70. NETIF_MSG_RX_ERR | \
  71. NETIF_MSG_TX_ERR)
  72. /* length of time before we decide the hardware is borked,
  73. * and dev->tx_timeout() should be called to fix the problem
  74. */
  75. #define TG3_TX_TIMEOUT (5 * HZ)
  76. /* hardware minimum and maximum for a single frame's data payload */
  77. #define TG3_MIN_MTU 60
  78. #define TG3_MAX_MTU(tp) \
  79. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  80. /* These numbers seem to be hard coded in the NIC firmware somehow.
  81. * You can't change the ring sizes, but you can change where you place
  82. * them in the NIC onboard memory.
  83. */
  84. #define TG3_RX_RING_SIZE 512
  85. #define TG3_DEF_RX_RING_PENDING 200
  86. #define TG3_RX_JUMBO_RING_SIZE 256
  87. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  88. /* Do not place this n-ring entries value into the tp struct itself,
  89. * we really want to expose these constants to GCC so that modulo et
  90. * al. operations are done with shifts and masks instead of with
  91. * hw multiply/modulo instructions. Another solution would be to
  92. * replace things like '% foo' with '& (foo - 1)'.
  93. */
  94. #define TG3_RX_RCB_RING_SIZE(tp) \
  95. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  96. #define TG3_TX_RING_SIZE 512
  97. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  98. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  99. TG3_RX_RING_SIZE)
  100. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_JUMBO_RING_SIZE)
  102. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RCB_RING_SIZE(tp))
  104. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  105. TG3_TX_RING_SIZE)
  106. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  107. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  108. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  109. /* minimum number of free TX descriptors required to wake up TX process */
  110. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  111. /* number of ETHTOOL_GSTATS u64's */
  112. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  113. #define TG3_NUM_TEST 6
  114. static char version[] __devinitdata =
  115. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  116. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  117. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  118. MODULE_LICENSE("GPL");
  119. MODULE_VERSION(DRV_MODULE_VERSION);
  120. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  121. module_param(tg3_debug, int, 0);
  122. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  123. static struct pci_device_id tg3_pci_tbl[] = {
  124. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  125. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  184. {}
  185. };
  186. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  187. static const struct {
  188. const char string[ETH_GSTRING_LEN];
  189. } ethtool_stats_keys[TG3_NUM_STATS] = {
  190. { "rx_octets" },
  191. { "rx_fragments" },
  192. { "rx_ucast_packets" },
  193. { "rx_mcast_packets" },
  194. { "rx_bcast_packets" },
  195. { "rx_fcs_errors" },
  196. { "rx_align_errors" },
  197. { "rx_xon_pause_rcvd" },
  198. { "rx_xoff_pause_rcvd" },
  199. { "rx_mac_ctrl_rcvd" },
  200. { "rx_xoff_entered" },
  201. { "rx_frame_too_long_errors" },
  202. { "rx_jabbers" },
  203. { "rx_undersize_packets" },
  204. { "rx_in_length_errors" },
  205. { "rx_out_length_errors" },
  206. { "rx_64_or_less_octet_packets" },
  207. { "rx_65_to_127_octet_packets" },
  208. { "rx_128_to_255_octet_packets" },
  209. { "rx_256_to_511_octet_packets" },
  210. { "rx_512_to_1023_octet_packets" },
  211. { "rx_1024_to_1522_octet_packets" },
  212. { "rx_1523_to_2047_octet_packets" },
  213. { "rx_2048_to_4095_octet_packets" },
  214. { "rx_4096_to_8191_octet_packets" },
  215. { "rx_8192_to_9022_octet_packets" },
  216. { "tx_octets" },
  217. { "tx_collisions" },
  218. { "tx_xon_sent" },
  219. { "tx_xoff_sent" },
  220. { "tx_flow_control" },
  221. { "tx_mac_errors" },
  222. { "tx_single_collisions" },
  223. { "tx_mult_collisions" },
  224. { "tx_deferred" },
  225. { "tx_excessive_collisions" },
  226. { "tx_late_collisions" },
  227. { "tx_collide_2times" },
  228. { "tx_collide_3times" },
  229. { "tx_collide_4times" },
  230. { "tx_collide_5times" },
  231. { "tx_collide_6times" },
  232. { "tx_collide_7times" },
  233. { "tx_collide_8times" },
  234. { "tx_collide_9times" },
  235. { "tx_collide_10times" },
  236. { "tx_collide_11times" },
  237. { "tx_collide_12times" },
  238. { "tx_collide_13times" },
  239. { "tx_collide_14times" },
  240. { "tx_collide_15times" },
  241. { "tx_ucast_packets" },
  242. { "tx_mcast_packets" },
  243. { "tx_bcast_packets" },
  244. { "tx_carrier_sense_errors" },
  245. { "tx_discards" },
  246. { "tx_errors" },
  247. { "dma_writeq_full" },
  248. { "dma_write_prioq_full" },
  249. { "rxbds_empty" },
  250. { "rx_discards" },
  251. { "rx_errors" },
  252. { "rx_threshold_hit" },
  253. { "dma_readq_full" },
  254. { "dma_read_prioq_full" },
  255. { "tx_comp_queue_full" },
  256. { "ring_set_send_prod_index" },
  257. { "ring_status_update" },
  258. { "nic_irqs" },
  259. { "nic_avoided_irqs" },
  260. { "nic_tx_threshold_hit" }
  261. };
  262. static const struct {
  263. const char string[ETH_GSTRING_LEN];
  264. } ethtool_test_keys[TG3_NUM_TEST] = {
  265. { "nvram test (online) " },
  266. { "link test (online) " },
  267. { "register test (offline)" },
  268. { "memory test (offline)" },
  269. { "loopback test (offline)" },
  270. { "interrupt test (offline)" },
  271. };
  272. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  273. {
  274. writel(val, tp->regs + off);
  275. }
  276. static u32 tg3_read32(struct tg3 *tp, u32 off)
  277. {
  278. return (readl(tp->regs + off));
  279. }
  280. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  281. {
  282. unsigned long flags;
  283. spin_lock_irqsave(&tp->indirect_lock, flags);
  284. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  285. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  286. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  287. }
  288. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  289. {
  290. writel(val, tp->regs + off);
  291. readl(tp->regs + off);
  292. }
  293. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  294. {
  295. unsigned long flags;
  296. u32 val;
  297. spin_lock_irqsave(&tp->indirect_lock, flags);
  298. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  299. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  300. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  301. return val;
  302. }
  303. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. unsigned long flags;
  306. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  307. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  308. TG3_64BIT_REG_LOW, val);
  309. return;
  310. }
  311. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  312. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  313. TG3_64BIT_REG_LOW, val);
  314. return;
  315. }
  316. spin_lock_irqsave(&tp->indirect_lock, flags);
  317. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  318. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  319. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  320. /* In indirect mode when disabling interrupts, we also need
  321. * to clear the interrupt bit in the GRC local ctrl register.
  322. */
  323. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  324. (val == 0x1)) {
  325. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  326. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  327. }
  328. }
  329. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  330. {
  331. unsigned long flags;
  332. u32 val;
  333. spin_lock_irqsave(&tp->indirect_lock, flags);
  334. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  335. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  336. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  337. return val;
  338. }
  339. /* usec_wait specifies the wait time in usec when writing to certain registers
  340. * where it is unsafe to read back the register without some delay.
  341. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  342. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  343. */
  344. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  345. {
  346. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  347. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  348. /* Non-posted methods */
  349. tp->write32(tp, off, val);
  350. else {
  351. /* Posted method */
  352. tg3_write32(tp, off, val);
  353. if (usec_wait)
  354. udelay(usec_wait);
  355. tp->read32(tp, off);
  356. }
  357. /* Wait again after the read for the posted method to guarantee that
  358. * the wait time is met.
  359. */
  360. if (usec_wait)
  361. udelay(usec_wait);
  362. }
  363. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  364. {
  365. tp->write32_mbox(tp, off, val);
  366. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  367. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  368. tp->read32_mbox(tp, off);
  369. }
  370. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  371. {
  372. void __iomem *mbox = tp->regs + off;
  373. writel(val, mbox);
  374. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  375. writel(val, mbox);
  376. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  377. readl(mbox);
  378. }
  379. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  380. {
  381. return (readl(tp->regs + off + GRCMBOX_BASE));
  382. }
  383. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  384. {
  385. writel(val, tp->regs + off + GRCMBOX_BASE);
  386. }
  387. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  388. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  389. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  390. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  391. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  392. #define tw32(reg,val) tp->write32(tp, reg, val)
  393. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  394. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  395. #define tr32(reg) tp->read32(tp, reg)
  396. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  397. {
  398. unsigned long flags;
  399. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  400. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  401. return;
  402. spin_lock_irqsave(&tp->indirect_lock, flags);
  403. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  404. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  405. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  406. /* Always leave this as zero. */
  407. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  408. } else {
  409. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  410. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  411. /* Always leave this as zero. */
  412. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  413. }
  414. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  415. }
  416. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  417. {
  418. unsigned long flags;
  419. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  420. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  421. *val = 0;
  422. return;
  423. }
  424. spin_lock_irqsave(&tp->indirect_lock, flags);
  425. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  426. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  427. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  428. /* Always leave this as zero. */
  429. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  430. } else {
  431. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  432. *val = tr32(TG3PCI_MEM_WIN_DATA);
  433. /* Always leave this as zero. */
  434. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  435. }
  436. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  437. }
  438. static void tg3_disable_ints(struct tg3 *tp)
  439. {
  440. tw32(TG3PCI_MISC_HOST_CTRL,
  441. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  442. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  443. }
  444. static inline void tg3_cond_int(struct tg3 *tp)
  445. {
  446. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  447. (tp->hw_status->status & SD_STATUS_UPDATED))
  448. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  449. else
  450. tw32(HOSTCC_MODE, tp->coalesce_mode |
  451. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  452. }
  453. static void tg3_enable_ints(struct tg3 *tp)
  454. {
  455. tp->irq_sync = 0;
  456. wmb();
  457. tw32(TG3PCI_MISC_HOST_CTRL,
  458. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  459. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  460. (tp->last_tag << 24));
  461. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  462. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  463. (tp->last_tag << 24));
  464. tg3_cond_int(tp);
  465. }
  466. static inline unsigned int tg3_has_work(struct tg3 *tp)
  467. {
  468. struct tg3_hw_status *sblk = tp->hw_status;
  469. unsigned int work_exists = 0;
  470. /* check for phy events */
  471. if (!(tp->tg3_flags &
  472. (TG3_FLAG_USE_LINKCHG_REG |
  473. TG3_FLAG_POLL_SERDES))) {
  474. if (sblk->status & SD_STATUS_LINK_CHG)
  475. work_exists = 1;
  476. }
  477. /* check for RX/TX work to do */
  478. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  479. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  480. work_exists = 1;
  481. return work_exists;
  482. }
  483. /* tg3_restart_ints
  484. * similar to tg3_enable_ints, but it accurately determines whether there
  485. * is new work pending and can return without flushing the PIO write
  486. * which reenables interrupts
  487. */
  488. static void tg3_restart_ints(struct tg3 *tp)
  489. {
  490. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  491. tp->last_tag << 24);
  492. mmiowb();
  493. /* When doing tagged status, this work check is unnecessary.
  494. * The last_tag we write above tells the chip which piece of
  495. * work we've completed.
  496. */
  497. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  498. tg3_has_work(tp))
  499. tw32(HOSTCC_MODE, tp->coalesce_mode |
  500. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  501. }
  502. static inline void tg3_netif_stop(struct tg3 *tp)
  503. {
  504. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  505. netif_poll_disable(tp->dev);
  506. netif_tx_disable(tp->dev);
  507. }
  508. static inline void tg3_netif_start(struct tg3 *tp)
  509. {
  510. netif_wake_queue(tp->dev);
  511. /* NOTE: unconditional netif_wake_queue is only appropriate
  512. * so long as all callers are assured to have free tx slots
  513. * (such as after tg3_init_hw)
  514. */
  515. netif_poll_enable(tp->dev);
  516. tp->hw_status->status |= SD_STATUS_UPDATED;
  517. tg3_enable_ints(tp);
  518. }
  519. static void tg3_switch_clocks(struct tg3 *tp)
  520. {
  521. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  522. u32 orig_clock_ctrl;
  523. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  524. return;
  525. orig_clock_ctrl = clock_ctrl;
  526. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  527. CLOCK_CTRL_CLKRUN_OENABLE |
  528. 0x1f);
  529. tp->pci_clock_ctrl = clock_ctrl;
  530. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  531. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  532. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  533. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  534. }
  535. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  536. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  537. clock_ctrl |
  538. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  539. 40);
  540. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  541. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  542. 40);
  543. }
  544. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  545. }
  546. #define PHY_BUSY_LOOPS 5000
  547. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  548. {
  549. u32 frame_val;
  550. unsigned int loops;
  551. int ret;
  552. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  553. tw32_f(MAC_MI_MODE,
  554. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  555. udelay(80);
  556. }
  557. *val = 0x0;
  558. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  559. MI_COM_PHY_ADDR_MASK);
  560. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  561. MI_COM_REG_ADDR_MASK);
  562. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  563. tw32_f(MAC_MI_COM, frame_val);
  564. loops = PHY_BUSY_LOOPS;
  565. while (loops != 0) {
  566. udelay(10);
  567. frame_val = tr32(MAC_MI_COM);
  568. if ((frame_val & MI_COM_BUSY) == 0) {
  569. udelay(5);
  570. frame_val = tr32(MAC_MI_COM);
  571. break;
  572. }
  573. loops -= 1;
  574. }
  575. ret = -EBUSY;
  576. if (loops != 0) {
  577. *val = frame_val & MI_COM_DATA_MASK;
  578. ret = 0;
  579. }
  580. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  581. tw32_f(MAC_MI_MODE, tp->mi_mode);
  582. udelay(80);
  583. }
  584. return ret;
  585. }
  586. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  587. {
  588. u32 frame_val;
  589. unsigned int loops;
  590. int ret;
  591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  592. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  593. return 0;
  594. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  595. tw32_f(MAC_MI_MODE,
  596. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  597. udelay(80);
  598. }
  599. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  600. MI_COM_PHY_ADDR_MASK);
  601. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  602. MI_COM_REG_ADDR_MASK);
  603. frame_val |= (val & MI_COM_DATA_MASK);
  604. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  605. tw32_f(MAC_MI_COM, frame_val);
  606. loops = PHY_BUSY_LOOPS;
  607. while (loops != 0) {
  608. udelay(10);
  609. frame_val = tr32(MAC_MI_COM);
  610. if ((frame_val & MI_COM_BUSY) == 0) {
  611. udelay(5);
  612. frame_val = tr32(MAC_MI_COM);
  613. break;
  614. }
  615. loops -= 1;
  616. }
  617. ret = -EBUSY;
  618. if (loops != 0)
  619. ret = 0;
  620. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  621. tw32_f(MAC_MI_MODE, tp->mi_mode);
  622. udelay(80);
  623. }
  624. return ret;
  625. }
  626. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  627. {
  628. u32 val;
  629. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  630. return;
  631. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  632. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  633. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  634. (val | (1 << 15) | (1 << 4)));
  635. }
  636. static int tg3_bmcr_reset(struct tg3 *tp)
  637. {
  638. u32 phy_control;
  639. int limit, err;
  640. /* OK, reset it, and poll the BMCR_RESET bit until it
  641. * clears or we time out.
  642. */
  643. phy_control = BMCR_RESET;
  644. err = tg3_writephy(tp, MII_BMCR, phy_control);
  645. if (err != 0)
  646. return -EBUSY;
  647. limit = 5000;
  648. while (limit--) {
  649. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  650. if (err != 0)
  651. return -EBUSY;
  652. if ((phy_control & BMCR_RESET) == 0) {
  653. udelay(40);
  654. break;
  655. }
  656. udelay(10);
  657. }
  658. if (limit <= 0)
  659. return -EBUSY;
  660. return 0;
  661. }
  662. static int tg3_wait_macro_done(struct tg3 *tp)
  663. {
  664. int limit = 100;
  665. while (limit--) {
  666. u32 tmp32;
  667. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  668. if ((tmp32 & 0x1000) == 0)
  669. break;
  670. }
  671. }
  672. if (limit <= 0)
  673. return -EBUSY;
  674. return 0;
  675. }
  676. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  677. {
  678. static const u32 test_pat[4][6] = {
  679. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  680. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  681. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  682. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  683. };
  684. int chan;
  685. for (chan = 0; chan < 4; chan++) {
  686. int i;
  687. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  688. (chan * 0x2000) | 0x0200);
  689. tg3_writephy(tp, 0x16, 0x0002);
  690. for (i = 0; i < 6; i++)
  691. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  692. test_pat[chan][i]);
  693. tg3_writephy(tp, 0x16, 0x0202);
  694. if (tg3_wait_macro_done(tp)) {
  695. *resetp = 1;
  696. return -EBUSY;
  697. }
  698. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  699. (chan * 0x2000) | 0x0200);
  700. tg3_writephy(tp, 0x16, 0x0082);
  701. if (tg3_wait_macro_done(tp)) {
  702. *resetp = 1;
  703. return -EBUSY;
  704. }
  705. tg3_writephy(tp, 0x16, 0x0802);
  706. if (tg3_wait_macro_done(tp)) {
  707. *resetp = 1;
  708. return -EBUSY;
  709. }
  710. for (i = 0; i < 6; i += 2) {
  711. u32 low, high;
  712. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  713. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  714. tg3_wait_macro_done(tp)) {
  715. *resetp = 1;
  716. return -EBUSY;
  717. }
  718. low &= 0x7fff;
  719. high &= 0x000f;
  720. if (low != test_pat[chan][i] ||
  721. high != test_pat[chan][i+1]) {
  722. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  723. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  724. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  725. return -EBUSY;
  726. }
  727. }
  728. }
  729. return 0;
  730. }
  731. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  732. {
  733. int chan;
  734. for (chan = 0; chan < 4; chan++) {
  735. int i;
  736. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  737. (chan * 0x2000) | 0x0200);
  738. tg3_writephy(tp, 0x16, 0x0002);
  739. for (i = 0; i < 6; i++)
  740. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  741. tg3_writephy(tp, 0x16, 0x0202);
  742. if (tg3_wait_macro_done(tp))
  743. return -EBUSY;
  744. }
  745. return 0;
  746. }
  747. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  748. {
  749. u32 reg32, phy9_orig;
  750. int retries, do_phy_reset, err;
  751. retries = 10;
  752. do_phy_reset = 1;
  753. do {
  754. if (do_phy_reset) {
  755. err = tg3_bmcr_reset(tp);
  756. if (err)
  757. return err;
  758. do_phy_reset = 0;
  759. }
  760. /* Disable transmitter and interrupt. */
  761. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  762. continue;
  763. reg32 |= 0x3000;
  764. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  765. /* Set full-duplex, 1000 mbps. */
  766. tg3_writephy(tp, MII_BMCR,
  767. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  768. /* Set to master mode. */
  769. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  770. continue;
  771. tg3_writephy(tp, MII_TG3_CTRL,
  772. (MII_TG3_CTRL_AS_MASTER |
  773. MII_TG3_CTRL_ENABLE_AS_MASTER));
  774. /* Enable SM_DSP_CLOCK and 6dB. */
  775. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  776. /* Block the PHY control access. */
  777. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  778. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  779. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  780. if (!err)
  781. break;
  782. } while (--retries);
  783. err = tg3_phy_reset_chanpat(tp);
  784. if (err)
  785. return err;
  786. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  787. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  788. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  789. tg3_writephy(tp, 0x16, 0x0000);
  790. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  791. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  792. /* Set Extended packet length bit for jumbo frames */
  793. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  794. }
  795. else {
  796. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  797. }
  798. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  799. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  800. reg32 &= ~0x3000;
  801. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  802. } else if (!err)
  803. err = -EBUSY;
  804. return err;
  805. }
  806. static void tg3_link_report(struct tg3 *);
  807. /* This will reset the tigon3 PHY if there is no valid
  808. * link unless the FORCE argument is non-zero.
  809. */
  810. static int tg3_phy_reset(struct tg3 *tp)
  811. {
  812. u32 phy_status;
  813. int err;
  814. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  815. u32 val;
  816. val = tr32(GRC_MISC_CFG);
  817. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  818. udelay(40);
  819. }
  820. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  821. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  822. if (err != 0)
  823. return -EBUSY;
  824. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  825. netif_carrier_off(tp->dev);
  826. tg3_link_report(tp);
  827. }
  828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  831. err = tg3_phy_reset_5703_4_5(tp);
  832. if (err)
  833. return err;
  834. goto out;
  835. }
  836. err = tg3_bmcr_reset(tp);
  837. if (err)
  838. return err;
  839. out:
  840. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  841. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  842. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  843. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  844. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  845. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  846. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  847. }
  848. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  849. tg3_writephy(tp, 0x1c, 0x8d68);
  850. tg3_writephy(tp, 0x1c, 0x8d68);
  851. }
  852. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  853. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  854. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  855. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  856. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  857. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  858. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  859. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  860. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  861. }
  862. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  863. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  864. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  865. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  866. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  867. tg3_writephy(tp, MII_TG3_TEST1,
  868. MII_TG3_TEST1_TRIM_EN | 0x4);
  869. } else
  870. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  871. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  872. }
  873. /* Set Extended packet length bit (bit 14) on all chips that */
  874. /* support jumbo frames */
  875. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  876. /* Cannot do read-modify-write on 5401 */
  877. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  878. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  879. u32 phy_reg;
  880. /* Set bit 14 with read-modify-write to preserve other bits */
  881. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  882. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  883. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  884. }
  885. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  886. * jumbo frames transmission.
  887. */
  888. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  889. u32 phy_reg;
  890. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  891. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  892. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  893. }
  894. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  895. u32 phy_reg;
  896. /* adjust output voltage */
  897. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  898. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phy_reg)) {
  899. u32 phy_reg2;
  900. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  901. phy_reg | MII_TG3_EPHY_SHADOW_EN);
  902. /* Enable auto-MDIX */
  903. if (!tg3_readphy(tp, 0x10, &phy_reg2))
  904. tg3_writephy(tp, 0x10, phy_reg2 | 0x4000);
  905. tg3_writephy(tp, MII_TG3_EPHY_TEST, phy_reg);
  906. }
  907. }
  908. tg3_phy_set_wirespeed(tp);
  909. return 0;
  910. }
  911. static void tg3_frob_aux_power(struct tg3 *tp)
  912. {
  913. struct tg3 *tp_peer = tp;
  914. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  915. return;
  916. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  917. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  918. struct net_device *dev_peer;
  919. dev_peer = pci_get_drvdata(tp->pdev_peer);
  920. /* remove_one() may have been run on the peer. */
  921. if (!dev_peer)
  922. tp_peer = tp;
  923. else
  924. tp_peer = netdev_priv(dev_peer);
  925. }
  926. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  927. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  928. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  929. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  930. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  931. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  932. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  933. (GRC_LCLCTRL_GPIO_OE0 |
  934. GRC_LCLCTRL_GPIO_OE1 |
  935. GRC_LCLCTRL_GPIO_OE2 |
  936. GRC_LCLCTRL_GPIO_OUTPUT0 |
  937. GRC_LCLCTRL_GPIO_OUTPUT1),
  938. 100);
  939. } else {
  940. u32 no_gpio2;
  941. u32 grc_local_ctrl = 0;
  942. if (tp_peer != tp &&
  943. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  944. return;
  945. /* Workaround to prevent overdrawing Amps. */
  946. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  947. ASIC_REV_5714) {
  948. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  949. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  950. grc_local_ctrl, 100);
  951. }
  952. /* On 5753 and variants, GPIO2 cannot be used. */
  953. no_gpio2 = tp->nic_sram_data_cfg &
  954. NIC_SRAM_DATA_CFG_NO_GPIO2;
  955. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  956. GRC_LCLCTRL_GPIO_OE1 |
  957. GRC_LCLCTRL_GPIO_OE2 |
  958. GRC_LCLCTRL_GPIO_OUTPUT1 |
  959. GRC_LCLCTRL_GPIO_OUTPUT2;
  960. if (no_gpio2) {
  961. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  962. GRC_LCLCTRL_GPIO_OUTPUT2);
  963. }
  964. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  965. grc_local_ctrl, 100);
  966. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  967. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  968. grc_local_ctrl, 100);
  969. if (!no_gpio2) {
  970. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  971. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  972. grc_local_ctrl, 100);
  973. }
  974. }
  975. } else {
  976. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  977. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  978. if (tp_peer != tp &&
  979. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  980. return;
  981. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  982. (GRC_LCLCTRL_GPIO_OE1 |
  983. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  984. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  985. GRC_LCLCTRL_GPIO_OE1, 100);
  986. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  987. (GRC_LCLCTRL_GPIO_OE1 |
  988. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  989. }
  990. }
  991. }
  992. static int tg3_setup_phy(struct tg3 *, int);
  993. #define RESET_KIND_SHUTDOWN 0
  994. #define RESET_KIND_INIT 1
  995. #define RESET_KIND_SUSPEND 2
  996. static void tg3_write_sig_post_reset(struct tg3 *, int);
  997. static int tg3_halt_cpu(struct tg3 *, u32);
  998. static int tg3_nvram_lock(struct tg3 *);
  999. static void tg3_nvram_unlock(struct tg3 *);
  1000. static void tg3_power_down_phy(struct tg3 *tp)
  1001. {
  1002. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1003. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1004. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1005. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1006. sg_dig_ctrl |=
  1007. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1008. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1009. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1010. }
  1011. return;
  1012. }
  1013. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1014. u32 val;
  1015. tg3_bmcr_reset(tp);
  1016. val = tr32(GRC_MISC_CFG);
  1017. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1018. udelay(40);
  1019. return;
  1020. } else {
  1021. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1022. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1023. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1024. }
  1025. /* The PHY should not be powered down on some chips because
  1026. * of bugs.
  1027. */
  1028. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1029. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1030. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1031. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1032. return;
  1033. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1034. }
  1035. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1036. {
  1037. u32 misc_host_ctrl;
  1038. u16 power_control, power_caps;
  1039. int pm = tp->pm_cap;
  1040. /* Make sure register accesses (indirect or otherwise)
  1041. * will function correctly.
  1042. */
  1043. pci_write_config_dword(tp->pdev,
  1044. TG3PCI_MISC_HOST_CTRL,
  1045. tp->misc_host_ctrl);
  1046. pci_read_config_word(tp->pdev,
  1047. pm + PCI_PM_CTRL,
  1048. &power_control);
  1049. power_control |= PCI_PM_CTRL_PME_STATUS;
  1050. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1051. switch (state) {
  1052. case PCI_D0:
  1053. power_control |= 0;
  1054. pci_write_config_word(tp->pdev,
  1055. pm + PCI_PM_CTRL,
  1056. power_control);
  1057. udelay(100); /* Delay after power state change */
  1058. /* Switch out of Vaux if it is a NIC */
  1059. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1060. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1061. return 0;
  1062. case PCI_D1:
  1063. power_control |= 1;
  1064. break;
  1065. case PCI_D2:
  1066. power_control |= 2;
  1067. break;
  1068. case PCI_D3hot:
  1069. power_control |= 3;
  1070. break;
  1071. default:
  1072. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1073. "requested.\n",
  1074. tp->dev->name, state);
  1075. return -EINVAL;
  1076. };
  1077. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1078. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1079. tw32(TG3PCI_MISC_HOST_CTRL,
  1080. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1081. if (tp->link_config.phy_is_low_power == 0) {
  1082. tp->link_config.phy_is_low_power = 1;
  1083. tp->link_config.orig_speed = tp->link_config.speed;
  1084. tp->link_config.orig_duplex = tp->link_config.duplex;
  1085. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1086. }
  1087. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1088. tp->link_config.speed = SPEED_10;
  1089. tp->link_config.duplex = DUPLEX_HALF;
  1090. tp->link_config.autoneg = AUTONEG_ENABLE;
  1091. tg3_setup_phy(tp, 0);
  1092. }
  1093. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1094. u32 val;
  1095. val = tr32(GRC_VCPU_EXT_CTRL);
  1096. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1097. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1098. int i;
  1099. u32 val;
  1100. for (i = 0; i < 200; i++) {
  1101. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1102. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1103. break;
  1104. msleep(1);
  1105. }
  1106. }
  1107. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1108. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1109. WOL_DRV_STATE_SHUTDOWN |
  1110. WOL_DRV_WOL |
  1111. WOL_SET_MAGIC_PKT);
  1112. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1113. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1114. u32 mac_mode;
  1115. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1116. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1117. udelay(40);
  1118. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1119. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1120. else
  1121. mac_mode = MAC_MODE_PORT_MODE_MII;
  1122. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1123. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1124. mac_mode |= MAC_MODE_LINK_POLARITY;
  1125. } else {
  1126. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1127. }
  1128. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1129. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1130. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1131. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1132. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1133. tw32_f(MAC_MODE, mac_mode);
  1134. udelay(100);
  1135. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1136. udelay(10);
  1137. }
  1138. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1139. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1140. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1141. u32 base_val;
  1142. base_val = tp->pci_clock_ctrl;
  1143. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1144. CLOCK_CTRL_TXCLK_DISABLE);
  1145. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1146. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1147. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1148. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1149. /* do nothing */
  1150. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1151. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1152. u32 newbits1, newbits2;
  1153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1154. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1155. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1156. CLOCK_CTRL_TXCLK_DISABLE |
  1157. CLOCK_CTRL_ALTCLK);
  1158. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1159. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1160. newbits1 = CLOCK_CTRL_625_CORE;
  1161. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1162. } else {
  1163. newbits1 = CLOCK_CTRL_ALTCLK;
  1164. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1165. }
  1166. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1167. 40);
  1168. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1169. 40);
  1170. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1171. u32 newbits3;
  1172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1173. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1174. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1175. CLOCK_CTRL_TXCLK_DISABLE |
  1176. CLOCK_CTRL_44MHZ_CORE);
  1177. } else {
  1178. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1179. }
  1180. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1181. tp->pci_clock_ctrl | newbits3, 40);
  1182. }
  1183. }
  1184. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1185. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1186. tg3_power_down_phy(tp);
  1187. tg3_frob_aux_power(tp);
  1188. /* Workaround for unstable PLL clock */
  1189. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1190. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1191. u32 val = tr32(0x7d00);
  1192. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1193. tw32(0x7d00, val);
  1194. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1195. int err;
  1196. err = tg3_nvram_lock(tp);
  1197. tg3_halt_cpu(tp, RX_CPU_BASE);
  1198. if (!err)
  1199. tg3_nvram_unlock(tp);
  1200. }
  1201. }
  1202. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1203. /* Finally, set the new power state. */
  1204. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1205. udelay(100); /* Delay after power state change */
  1206. return 0;
  1207. }
  1208. static void tg3_link_report(struct tg3 *tp)
  1209. {
  1210. if (!netif_carrier_ok(tp->dev)) {
  1211. if (netif_msg_link(tp))
  1212. printk(KERN_INFO PFX "%s: Link is down.\n",
  1213. tp->dev->name);
  1214. } else if (netif_msg_link(tp)) {
  1215. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1216. tp->dev->name,
  1217. (tp->link_config.active_speed == SPEED_1000 ?
  1218. 1000 :
  1219. (tp->link_config.active_speed == SPEED_100 ?
  1220. 100 : 10)),
  1221. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1222. "full" : "half"));
  1223. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1224. "%s for RX.\n",
  1225. tp->dev->name,
  1226. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1227. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1228. }
  1229. }
  1230. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1231. {
  1232. u32 new_tg3_flags = 0;
  1233. u32 old_rx_mode = tp->rx_mode;
  1234. u32 old_tx_mode = tp->tx_mode;
  1235. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1236. /* Convert 1000BaseX flow control bits to 1000BaseT
  1237. * bits before resolving flow control.
  1238. */
  1239. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1240. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1241. ADVERTISE_PAUSE_ASYM);
  1242. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1243. if (local_adv & ADVERTISE_1000XPAUSE)
  1244. local_adv |= ADVERTISE_PAUSE_CAP;
  1245. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1246. local_adv |= ADVERTISE_PAUSE_ASYM;
  1247. if (remote_adv & LPA_1000XPAUSE)
  1248. remote_adv |= LPA_PAUSE_CAP;
  1249. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1250. remote_adv |= LPA_PAUSE_ASYM;
  1251. }
  1252. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1253. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1254. if (remote_adv & LPA_PAUSE_CAP)
  1255. new_tg3_flags |=
  1256. (TG3_FLAG_RX_PAUSE |
  1257. TG3_FLAG_TX_PAUSE);
  1258. else if (remote_adv & LPA_PAUSE_ASYM)
  1259. new_tg3_flags |=
  1260. (TG3_FLAG_RX_PAUSE);
  1261. } else {
  1262. if (remote_adv & LPA_PAUSE_CAP)
  1263. new_tg3_flags |=
  1264. (TG3_FLAG_RX_PAUSE |
  1265. TG3_FLAG_TX_PAUSE);
  1266. }
  1267. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1268. if ((remote_adv & LPA_PAUSE_CAP) &&
  1269. (remote_adv & LPA_PAUSE_ASYM))
  1270. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1271. }
  1272. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1273. tp->tg3_flags |= new_tg3_flags;
  1274. } else {
  1275. new_tg3_flags = tp->tg3_flags;
  1276. }
  1277. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1278. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1279. else
  1280. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1281. if (old_rx_mode != tp->rx_mode) {
  1282. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1283. }
  1284. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1285. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1286. else
  1287. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1288. if (old_tx_mode != tp->tx_mode) {
  1289. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1290. }
  1291. }
  1292. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1293. {
  1294. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1295. case MII_TG3_AUX_STAT_10HALF:
  1296. *speed = SPEED_10;
  1297. *duplex = DUPLEX_HALF;
  1298. break;
  1299. case MII_TG3_AUX_STAT_10FULL:
  1300. *speed = SPEED_10;
  1301. *duplex = DUPLEX_FULL;
  1302. break;
  1303. case MII_TG3_AUX_STAT_100HALF:
  1304. *speed = SPEED_100;
  1305. *duplex = DUPLEX_HALF;
  1306. break;
  1307. case MII_TG3_AUX_STAT_100FULL:
  1308. *speed = SPEED_100;
  1309. *duplex = DUPLEX_FULL;
  1310. break;
  1311. case MII_TG3_AUX_STAT_1000HALF:
  1312. *speed = SPEED_1000;
  1313. *duplex = DUPLEX_HALF;
  1314. break;
  1315. case MII_TG3_AUX_STAT_1000FULL:
  1316. *speed = SPEED_1000;
  1317. *duplex = DUPLEX_FULL;
  1318. break;
  1319. default:
  1320. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1321. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1322. SPEED_10;
  1323. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1324. DUPLEX_HALF;
  1325. break;
  1326. }
  1327. *speed = SPEED_INVALID;
  1328. *duplex = DUPLEX_INVALID;
  1329. break;
  1330. };
  1331. }
  1332. static void tg3_phy_copper_begin(struct tg3 *tp)
  1333. {
  1334. u32 new_adv;
  1335. int i;
  1336. if (tp->link_config.phy_is_low_power) {
  1337. /* Entering low power mode. Disable gigabit and
  1338. * 100baseT advertisements.
  1339. */
  1340. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1341. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1342. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1343. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1344. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1345. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1346. } else if (tp->link_config.speed == SPEED_INVALID) {
  1347. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1348. tp->link_config.advertising &=
  1349. ~(ADVERTISED_1000baseT_Half |
  1350. ADVERTISED_1000baseT_Full);
  1351. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1352. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1353. new_adv |= ADVERTISE_10HALF;
  1354. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1355. new_adv |= ADVERTISE_10FULL;
  1356. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1357. new_adv |= ADVERTISE_100HALF;
  1358. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1359. new_adv |= ADVERTISE_100FULL;
  1360. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1361. if (tp->link_config.advertising &
  1362. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1363. new_adv = 0;
  1364. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1365. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1366. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1367. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1368. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1369. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1370. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1371. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1372. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1373. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1374. } else {
  1375. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1376. }
  1377. } else {
  1378. /* Asking for a specific link mode. */
  1379. if (tp->link_config.speed == SPEED_1000) {
  1380. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1381. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1382. if (tp->link_config.duplex == DUPLEX_FULL)
  1383. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1384. else
  1385. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1386. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1387. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1388. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1389. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1390. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1391. } else {
  1392. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1393. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1394. if (tp->link_config.speed == SPEED_100) {
  1395. if (tp->link_config.duplex == DUPLEX_FULL)
  1396. new_adv |= ADVERTISE_100FULL;
  1397. else
  1398. new_adv |= ADVERTISE_100HALF;
  1399. } else {
  1400. if (tp->link_config.duplex == DUPLEX_FULL)
  1401. new_adv |= ADVERTISE_10FULL;
  1402. else
  1403. new_adv |= ADVERTISE_10HALF;
  1404. }
  1405. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1406. }
  1407. }
  1408. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1409. tp->link_config.speed != SPEED_INVALID) {
  1410. u32 bmcr, orig_bmcr;
  1411. tp->link_config.active_speed = tp->link_config.speed;
  1412. tp->link_config.active_duplex = tp->link_config.duplex;
  1413. bmcr = 0;
  1414. switch (tp->link_config.speed) {
  1415. default:
  1416. case SPEED_10:
  1417. break;
  1418. case SPEED_100:
  1419. bmcr |= BMCR_SPEED100;
  1420. break;
  1421. case SPEED_1000:
  1422. bmcr |= TG3_BMCR_SPEED1000;
  1423. break;
  1424. };
  1425. if (tp->link_config.duplex == DUPLEX_FULL)
  1426. bmcr |= BMCR_FULLDPLX;
  1427. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1428. (bmcr != orig_bmcr)) {
  1429. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1430. for (i = 0; i < 1500; i++) {
  1431. u32 tmp;
  1432. udelay(10);
  1433. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1434. tg3_readphy(tp, MII_BMSR, &tmp))
  1435. continue;
  1436. if (!(tmp & BMSR_LSTATUS)) {
  1437. udelay(40);
  1438. break;
  1439. }
  1440. }
  1441. tg3_writephy(tp, MII_BMCR, bmcr);
  1442. udelay(40);
  1443. }
  1444. } else {
  1445. tg3_writephy(tp, MII_BMCR,
  1446. BMCR_ANENABLE | BMCR_ANRESTART);
  1447. }
  1448. }
  1449. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1450. {
  1451. int err;
  1452. /* Turn off tap power management. */
  1453. /* Set Extended packet length bit */
  1454. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1455. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1456. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1457. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1458. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1459. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1460. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1461. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1462. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1463. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1464. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1465. udelay(40);
  1466. return err;
  1467. }
  1468. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1469. {
  1470. u32 adv_reg, all_mask = 0;
  1471. if (mask & ADVERTISED_10baseT_Half)
  1472. all_mask |= ADVERTISE_10HALF;
  1473. if (mask & ADVERTISED_10baseT_Full)
  1474. all_mask |= ADVERTISE_10FULL;
  1475. if (mask & ADVERTISED_100baseT_Half)
  1476. all_mask |= ADVERTISE_100HALF;
  1477. if (mask & ADVERTISED_100baseT_Full)
  1478. all_mask |= ADVERTISE_100FULL;
  1479. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1480. return 0;
  1481. if ((adv_reg & all_mask) != all_mask)
  1482. return 0;
  1483. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1484. u32 tg3_ctrl;
  1485. all_mask = 0;
  1486. if (mask & ADVERTISED_1000baseT_Half)
  1487. all_mask |= ADVERTISE_1000HALF;
  1488. if (mask & ADVERTISED_1000baseT_Full)
  1489. all_mask |= ADVERTISE_1000FULL;
  1490. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1491. return 0;
  1492. if ((tg3_ctrl & all_mask) != all_mask)
  1493. return 0;
  1494. }
  1495. return 1;
  1496. }
  1497. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1498. {
  1499. int current_link_up;
  1500. u32 bmsr, dummy;
  1501. u16 current_speed;
  1502. u8 current_duplex;
  1503. int i, err;
  1504. tw32(MAC_EVENT, 0);
  1505. tw32_f(MAC_STATUS,
  1506. (MAC_STATUS_SYNC_CHANGED |
  1507. MAC_STATUS_CFG_CHANGED |
  1508. MAC_STATUS_MI_COMPLETION |
  1509. MAC_STATUS_LNKSTATE_CHANGED));
  1510. udelay(40);
  1511. tp->mi_mode = MAC_MI_MODE_BASE;
  1512. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1513. udelay(80);
  1514. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1515. /* Some third-party PHYs need to be reset on link going
  1516. * down.
  1517. */
  1518. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1519. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1520. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1521. netif_carrier_ok(tp->dev)) {
  1522. tg3_readphy(tp, MII_BMSR, &bmsr);
  1523. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1524. !(bmsr & BMSR_LSTATUS))
  1525. force_reset = 1;
  1526. }
  1527. if (force_reset)
  1528. tg3_phy_reset(tp);
  1529. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1530. tg3_readphy(tp, MII_BMSR, &bmsr);
  1531. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1532. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1533. bmsr = 0;
  1534. if (!(bmsr & BMSR_LSTATUS)) {
  1535. err = tg3_init_5401phy_dsp(tp);
  1536. if (err)
  1537. return err;
  1538. tg3_readphy(tp, MII_BMSR, &bmsr);
  1539. for (i = 0; i < 1000; i++) {
  1540. udelay(10);
  1541. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1542. (bmsr & BMSR_LSTATUS)) {
  1543. udelay(40);
  1544. break;
  1545. }
  1546. }
  1547. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1548. !(bmsr & BMSR_LSTATUS) &&
  1549. tp->link_config.active_speed == SPEED_1000) {
  1550. err = tg3_phy_reset(tp);
  1551. if (!err)
  1552. err = tg3_init_5401phy_dsp(tp);
  1553. if (err)
  1554. return err;
  1555. }
  1556. }
  1557. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1558. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1559. /* 5701 {A0,B0} CRC bug workaround */
  1560. tg3_writephy(tp, 0x15, 0x0a75);
  1561. tg3_writephy(tp, 0x1c, 0x8c68);
  1562. tg3_writephy(tp, 0x1c, 0x8d68);
  1563. tg3_writephy(tp, 0x1c, 0x8c68);
  1564. }
  1565. /* Clear pending interrupts... */
  1566. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1567. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1568. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1569. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1570. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  1571. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1572. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1573. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1574. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1575. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1576. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1577. else
  1578. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1579. }
  1580. current_link_up = 0;
  1581. current_speed = SPEED_INVALID;
  1582. current_duplex = DUPLEX_INVALID;
  1583. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1584. u32 val;
  1585. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1586. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1587. if (!(val & (1 << 10))) {
  1588. val |= (1 << 10);
  1589. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1590. goto relink;
  1591. }
  1592. }
  1593. bmsr = 0;
  1594. for (i = 0; i < 100; i++) {
  1595. tg3_readphy(tp, MII_BMSR, &bmsr);
  1596. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1597. (bmsr & BMSR_LSTATUS))
  1598. break;
  1599. udelay(40);
  1600. }
  1601. if (bmsr & BMSR_LSTATUS) {
  1602. u32 aux_stat, bmcr;
  1603. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1604. for (i = 0; i < 2000; i++) {
  1605. udelay(10);
  1606. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1607. aux_stat)
  1608. break;
  1609. }
  1610. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1611. &current_speed,
  1612. &current_duplex);
  1613. bmcr = 0;
  1614. for (i = 0; i < 200; i++) {
  1615. tg3_readphy(tp, MII_BMCR, &bmcr);
  1616. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1617. continue;
  1618. if (bmcr && bmcr != 0x7fff)
  1619. break;
  1620. udelay(10);
  1621. }
  1622. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1623. if (bmcr & BMCR_ANENABLE) {
  1624. current_link_up = 1;
  1625. /* Force autoneg restart if we are exiting
  1626. * low power mode.
  1627. */
  1628. if (!tg3_copper_is_advertising_all(tp,
  1629. tp->link_config.advertising))
  1630. current_link_up = 0;
  1631. } else {
  1632. current_link_up = 0;
  1633. }
  1634. } else {
  1635. if (!(bmcr & BMCR_ANENABLE) &&
  1636. tp->link_config.speed == current_speed &&
  1637. tp->link_config.duplex == current_duplex) {
  1638. current_link_up = 1;
  1639. } else {
  1640. current_link_up = 0;
  1641. }
  1642. }
  1643. tp->link_config.active_speed = current_speed;
  1644. tp->link_config.active_duplex = current_duplex;
  1645. }
  1646. if (current_link_up == 1 &&
  1647. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1648. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1649. u32 local_adv, remote_adv;
  1650. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1651. local_adv = 0;
  1652. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1653. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1654. remote_adv = 0;
  1655. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1656. /* If we are not advertising full pause capability,
  1657. * something is wrong. Bring the link down and reconfigure.
  1658. */
  1659. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1660. current_link_up = 0;
  1661. } else {
  1662. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1663. }
  1664. }
  1665. relink:
  1666. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1667. u32 tmp;
  1668. tg3_phy_copper_begin(tp);
  1669. tg3_readphy(tp, MII_BMSR, &tmp);
  1670. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1671. (tmp & BMSR_LSTATUS))
  1672. current_link_up = 1;
  1673. }
  1674. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1675. if (current_link_up == 1) {
  1676. if (tp->link_config.active_speed == SPEED_100 ||
  1677. tp->link_config.active_speed == SPEED_10)
  1678. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1679. else
  1680. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1681. } else
  1682. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1683. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1684. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1685. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1686. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1688. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1689. (current_link_up == 1 &&
  1690. tp->link_config.active_speed == SPEED_10))
  1691. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1692. } else {
  1693. if (current_link_up == 1)
  1694. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1695. }
  1696. /* ??? Without this setting Netgear GA302T PHY does not
  1697. * ??? send/receive packets...
  1698. */
  1699. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1700. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1701. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1702. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1703. udelay(80);
  1704. }
  1705. tw32_f(MAC_MODE, tp->mac_mode);
  1706. udelay(40);
  1707. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1708. /* Polled via timer. */
  1709. tw32_f(MAC_EVENT, 0);
  1710. } else {
  1711. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1712. }
  1713. udelay(40);
  1714. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1715. current_link_up == 1 &&
  1716. tp->link_config.active_speed == SPEED_1000 &&
  1717. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1718. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1719. udelay(120);
  1720. tw32_f(MAC_STATUS,
  1721. (MAC_STATUS_SYNC_CHANGED |
  1722. MAC_STATUS_CFG_CHANGED));
  1723. udelay(40);
  1724. tg3_write_mem(tp,
  1725. NIC_SRAM_FIRMWARE_MBOX,
  1726. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1727. }
  1728. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1729. if (current_link_up)
  1730. netif_carrier_on(tp->dev);
  1731. else
  1732. netif_carrier_off(tp->dev);
  1733. tg3_link_report(tp);
  1734. }
  1735. return 0;
  1736. }
  1737. struct tg3_fiber_aneginfo {
  1738. int state;
  1739. #define ANEG_STATE_UNKNOWN 0
  1740. #define ANEG_STATE_AN_ENABLE 1
  1741. #define ANEG_STATE_RESTART_INIT 2
  1742. #define ANEG_STATE_RESTART 3
  1743. #define ANEG_STATE_DISABLE_LINK_OK 4
  1744. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1745. #define ANEG_STATE_ABILITY_DETECT 6
  1746. #define ANEG_STATE_ACK_DETECT_INIT 7
  1747. #define ANEG_STATE_ACK_DETECT 8
  1748. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1749. #define ANEG_STATE_COMPLETE_ACK 10
  1750. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1751. #define ANEG_STATE_IDLE_DETECT 12
  1752. #define ANEG_STATE_LINK_OK 13
  1753. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1754. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1755. u32 flags;
  1756. #define MR_AN_ENABLE 0x00000001
  1757. #define MR_RESTART_AN 0x00000002
  1758. #define MR_AN_COMPLETE 0x00000004
  1759. #define MR_PAGE_RX 0x00000008
  1760. #define MR_NP_LOADED 0x00000010
  1761. #define MR_TOGGLE_TX 0x00000020
  1762. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1763. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1764. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1765. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1766. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1767. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1768. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1769. #define MR_TOGGLE_RX 0x00002000
  1770. #define MR_NP_RX 0x00004000
  1771. #define MR_LINK_OK 0x80000000
  1772. unsigned long link_time, cur_time;
  1773. u32 ability_match_cfg;
  1774. int ability_match_count;
  1775. char ability_match, idle_match, ack_match;
  1776. u32 txconfig, rxconfig;
  1777. #define ANEG_CFG_NP 0x00000080
  1778. #define ANEG_CFG_ACK 0x00000040
  1779. #define ANEG_CFG_RF2 0x00000020
  1780. #define ANEG_CFG_RF1 0x00000010
  1781. #define ANEG_CFG_PS2 0x00000001
  1782. #define ANEG_CFG_PS1 0x00008000
  1783. #define ANEG_CFG_HD 0x00004000
  1784. #define ANEG_CFG_FD 0x00002000
  1785. #define ANEG_CFG_INVAL 0x00001f06
  1786. };
  1787. #define ANEG_OK 0
  1788. #define ANEG_DONE 1
  1789. #define ANEG_TIMER_ENAB 2
  1790. #define ANEG_FAILED -1
  1791. #define ANEG_STATE_SETTLE_TIME 10000
  1792. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1793. struct tg3_fiber_aneginfo *ap)
  1794. {
  1795. unsigned long delta;
  1796. u32 rx_cfg_reg;
  1797. int ret;
  1798. if (ap->state == ANEG_STATE_UNKNOWN) {
  1799. ap->rxconfig = 0;
  1800. ap->link_time = 0;
  1801. ap->cur_time = 0;
  1802. ap->ability_match_cfg = 0;
  1803. ap->ability_match_count = 0;
  1804. ap->ability_match = 0;
  1805. ap->idle_match = 0;
  1806. ap->ack_match = 0;
  1807. }
  1808. ap->cur_time++;
  1809. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1810. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1811. if (rx_cfg_reg != ap->ability_match_cfg) {
  1812. ap->ability_match_cfg = rx_cfg_reg;
  1813. ap->ability_match = 0;
  1814. ap->ability_match_count = 0;
  1815. } else {
  1816. if (++ap->ability_match_count > 1) {
  1817. ap->ability_match = 1;
  1818. ap->ability_match_cfg = rx_cfg_reg;
  1819. }
  1820. }
  1821. if (rx_cfg_reg & ANEG_CFG_ACK)
  1822. ap->ack_match = 1;
  1823. else
  1824. ap->ack_match = 0;
  1825. ap->idle_match = 0;
  1826. } else {
  1827. ap->idle_match = 1;
  1828. ap->ability_match_cfg = 0;
  1829. ap->ability_match_count = 0;
  1830. ap->ability_match = 0;
  1831. ap->ack_match = 0;
  1832. rx_cfg_reg = 0;
  1833. }
  1834. ap->rxconfig = rx_cfg_reg;
  1835. ret = ANEG_OK;
  1836. switch(ap->state) {
  1837. case ANEG_STATE_UNKNOWN:
  1838. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1839. ap->state = ANEG_STATE_AN_ENABLE;
  1840. /* fallthru */
  1841. case ANEG_STATE_AN_ENABLE:
  1842. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1843. if (ap->flags & MR_AN_ENABLE) {
  1844. ap->link_time = 0;
  1845. ap->cur_time = 0;
  1846. ap->ability_match_cfg = 0;
  1847. ap->ability_match_count = 0;
  1848. ap->ability_match = 0;
  1849. ap->idle_match = 0;
  1850. ap->ack_match = 0;
  1851. ap->state = ANEG_STATE_RESTART_INIT;
  1852. } else {
  1853. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1854. }
  1855. break;
  1856. case ANEG_STATE_RESTART_INIT:
  1857. ap->link_time = ap->cur_time;
  1858. ap->flags &= ~(MR_NP_LOADED);
  1859. ap->txconfig = 0;
  1860. tw32(MAC_TX_AUTO_NEG, 0);
  1861. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1862. tw32_f(MAC_MODE, tp->mac_mode);
  1863. udelay(40);
  1864. ret = ANEG_TIMER_ENAB;
  1865. ap->state = ANEG_STATE_RESTART;
  1866. /* fallthru */
  1867. case ANEG_STATE_RESTART:
  1868. delta = ap->cur_time - ap->link_time;
  1869. if (delta > ANEG_STATE_SETTLE_TIME) {
  1870. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1871. } else {
  1872. ret = ANEG_TIMER_ENAB;
  1873. }
  1874. break;
  1875. case ANEG_STATE_DISABLE_LINK_OK:
  1876. ret = ANEG_DONE;
  1877. break;
  1878. case ANEG_STATE_ABILITY_DETECT_INIT:
  1879. ap->flags &= ~(MR_TOGGLE_TX);
  1880. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1881. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1882. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1883. tw32_f(MAC_MODE, tp->mac_mode);
  1884. udelay(40);
  1885. ap->state = ANEG_STATE_ABILITY_DETECT;
  1886. break;
  1887. case ANEG_STATE_ABILITY_DETECT:
  1888. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1889. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1890. }
  1891. break;
  1892. case ANEG_STATE_ACK_DETECT_INIT:
  1893. ap->txconfig |= ANEG_CFG_ACK;
  1894. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1895. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1896. tw32_f(MAC_MODE, tp->mac_mode);
  1897. udelay(40);
  1898. ap->state = ANEG_STATE_ACK_DETECT;
  1899. /* fallthru */
  1900. case ANEG_STATE_ACK_DETECT:
  1901. if (ap->ack_match != 0) {
  1902. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1903. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1904. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1905. } else {
  1906. ap->state = ANEG_STATE_AN_ENABLE;
  1907. }
  1908. } else if (ap->ability_match != 0 &&
  1909. ap->rxconfig == 0) {
  1910. ap->state = ANEG_STATE_AN_ENABLE;
  1911. }
  1912. break;
  1913. case ANEG_STATE_COMPLETE_ACK_INIT:
  1914. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1915. ret = ANEG_FAILED;
  1916. break;
  1917. }
  1918. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1919. MR_LP_ADV_HALF_DUPLEX |
  1920. MR_LP_ADV_SYM_PAUSE |
  1921. MR_LP_ADV_ASYM_PAUSE |
  1922. MR_LP_ADV_REMOTE_FAULT1 |
  1923. MR_LP_ADV_REMOTE_FAULT2 |
  1924. MR_LP_ADV_NEXT_PAGE |
  1925. MR_TOGGLE_RX |
  1926. MR_NP_RX);
  1927. if (ap->rxconfig & ANEG_CFG_FD)
  1928. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1929. if (ap->rxconfig & ANEG_CFG_HD)
  1930. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1931. if (ap->rxconfig & ANEG_CFG_PS1)
  1932. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1933. if (ap->rxconfig & ANEG_CFG_PS2)
  1934. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1935. if (ap->rxconfig & ANEG_CFG_RF1)
  1936. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1937. if (ap->rxconfig & ANEG_CFG_RF2)
  1938. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1939. if (ap->rxconfig & ANEG_CFG_NP)
  1940. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1941. ap->link_time = ap->cur_time;
  1942. ap->flags ^= (MR_TOGGLE_TX);
  1943. if (ap->rxconfig & 0x0008)
  1944. ap->flags |= MR_TOGGLE_RX;
  1945. if (ap->rxconfig & ANEG_CFG_NP)
  1946. ap->flags |= MR_NP_RX;
  1947. ap->flags |= MR_PAGE_RX;
  1948. ap->state = ANEG_STATE_COMPLETE_ACK;
  1949. ret = ANEG_TIMER_ENAB;
  1950. break;
  1951. case ANEG_STATE_COMPLETE_ACK:
  1952. if (ap->ability_match != 0 &&
  1953. ap->rxconfig == 0) {
  1954. ap->state = ANEG_STATE_AN_ENABLE;
  1955. break;
  1956. }
  1957. delta = ap->cur_time - ap->link_time;
  1958. if (delta > ANEG_STATE_SETTLE_TIME) {
  1959. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1960. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1961. } else {
  1962. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1963. !(ap->flags & MR_NP_RX)) {
  1964. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1965. } else {
  1966. ret = ANEG_FAILED;
  1967. }
  1968. }
  1969. }
  1970. break;
  1971. case ANEG_STATE_IDLE_DETECT_INIT:
  1972. ap->link_time = ap->cur_time;
  1973. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1974. tw32_f(MAC_MODE, tp->mac_mode);
  1975. udelay(40);
  1976. ap->state = ANEG_STATE_IDLE_DETECT;
  1977. ret = ANEG_TIMER_ENAB;
  1978. break;
  1979. case ANEG_STATE_IDLE_DETECT:
  1980. if (ap->ability_match != 0 &&
  1981. ap->rxconfig == 0) {
  1982. ap->state = ANEG_STATE_AN_ENABLE;
  1983. break;
  1984. }
  1985. delta = ap->cur_time - ap->link_time;
  1986. if (delta > ANEG_STATE_SETTLE_TIME) {
  1987. /* XXX another gem from the Broadcom driver :( */
  1988. ap->state = ANEG_STATE_LINK_OK;
  1989. }
  1990. break;
  1991. case ANEG_STATE_LINK_OK:
  1992. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1993. ret = ANEG_DONE;
  1994. break;
  1995. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1996. /* ??? unimplemented */
  1997. break;
  1998. case ANEG_STATE_NEXT_PAGE_WAIT:
  1999. /* ??? unimplemented */
  2000. break;
  2001. default:
  2002. ret = ANEG_FAILED;
  2003. break;
  2004. };
  2005. return ret;
  2006. }
  2007. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  2008. {
  2009. int res = 0;
  2010. struct tg3_fiber_aneginfo aninfo;
  2011. int status = ANEG_FAILED;
  2012. unsigned int tick;
  2013. u32 tmp;
  2014. tw32_f(MAC_TX_AUTO_NEG, 0);
  2015. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2016. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2017. udelay(40);
  2018. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2019. udelay(40);
  2020. memset(&aninfo, 0, sizeof(aninfo));
  2021. aninfo.flags |= MR_AN_ENABLE;
  2022. aninfo.state = ANEG_STATE_UNKNOWN;
  2023. aninfo.cur_time = 0;
  2024. tick = 0;
  2025. while (++tick < 195000) {
  2026. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2027. if (status == ANEG_DONE || status == ANEG_FAILED)
  2028. break;
  2029. udelay(1);
  2030. }
  2031. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2032. tw32_f(MAC_MODE, tp->mac_mode);
  2033. udelay(40);
  2034. *flags = aninfo.flags;
  2035. if (status == ANEG_DONE &&
  2036. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2037. MR_LP_ADV_FULL_DUPLEX)))
  2038. res = 1;
  2039. return res;
  2040. }
  2041. static void tg3_init_bcm8002(struct tg3 *tp)
  2042. {
  2043. u32 mac_status = tr32(MAC_STATUS);
  2044. int i;
  2045. /* Reset when initting first time or we have a link. */
  2046. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2047. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2048. return;
  2049. /* Set PLL lock range. */
  2050. tg3_writephy(tp, 0x16, 0x8007);
  2051. /* SW reset */
  2052. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2053. /* Wait for reset to complete. */
  2054. /* XXX schedule_timeout() ... */
  2055. for (i = 0; i < 500; i++)
  2056. udelay(10);
  2057. /* Config mode; select PMA/Ch 1 regs. */
  2058. tg3_writephy(tp, 0x10, 0x8411);
  2059. /* Enable auto-lock and comdet, select txclk for tx. */
  2060. tg3_writephy(tp, 0x11, 0x0a10);
  2061. tg3_writephy(tp, 0x18, 0x00a0);
  2062. tg3_writephy(tp, 0x16, 0x41ff);
  2063. /* Assert and deassert POR. */
  2064. tg3_writephy(tp, 0x13, 0x0400);
  2065. udelay(40);
  2066. tg3_writephy(tp, 0x13, 0x0000);
  2067. tg3_writephy(tp, 0x11, 0x0a50);
  2068. udelay(40);
  2069. tg3_writephy(tp, 0x11, 0x0a10);
  2070. /* Wait for signal to stabilize */
  2071. /* XXX schedule_timeout() ... */
  2072. for (i = 0; i < 15000; i++)
  2073. udelay(10);
  2074. /* Deselect the channel register so we can read the PHYID
  2075. * later.
  2076. */
  2077. tg3_writephy(tp, 0x10, 0x8011);
  2078. }
  2079. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2080. {
  2081. u32 sg_dig_ctrl, sg_dig_status;
  2082. u32 serdes_cfg, expected_sg_dig_ctrl;
  2083. int workaround, port_a;
  2084. int current_link_up;
  2085. serdes_cfg = 0;
  2086. expected_sg_dig_ctrl = 0;
  2087. workaround = 0;
  2088. port_a = 1;
  2089. current_link_up = 0;
  2090. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2091. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2092. workaround = 1;
  2093. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2094. port_a = 0;
  2095. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2096. /* preserve bits 20-23 for voltage regulator */
  2097. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2098. }
  2099. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2100. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2101. if (sg_dig_ctrl & (1 << 31)) {
  2102. if (workaround) {
  2103. u32 val = serdes_cfg;
  2104. if (port_a)
  2105. val |= 0xc010000;
  2106. else
  2107. val |= 0x4010000;
  2108. tw32_f(MAC_SERDES_CFG, val);
  2109. }
  2110. tw32_f(SG_DIG_CTRL, 0x01388400);
  2111. }
  2112. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2113. tg3_setup_flow_control(tp, 0, 0);
  2114. current_link_up = 1;
  2115. }
  2116. goto out;
  2117. }
  2118. /* Want auto-negotiation. */
  2119. expected_sg_dig_ctrl = 0x81388400;
  2120. /* Pause capability */
  2121. expected_sg_dig_ctrl |= (1 << 11);
  2122. /* Asymettric pause */
  2123. expected_sg_dig_ctrl |= (1 << 12);
  2124. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2125. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2126. tp->serdes_counter &&
  2127. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2128. MAC_STATUS_RCVD_CFG)) ==
  2129. MAC_STATUS_PCS_SYNCED)) {
  2130. tp->serdes_counter--;
  2131. current_link_up = 1;
  2132. goto out;
  2133. }
  2134. restart_autoneg:
  2135. if (workaround)
  2136. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2137. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2138. udelay(5);
  2139. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2140. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2141. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2142. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2143. MAC_STATUS_SIGNAL_DET)) {
  2144. sg_dig_status = tr32(SG_DIG_STATUS);
  2145. mac_status = tr32(MAC_STATUS);
  2146. if ((sg_dig_status & (1 << 1)) &&
  2147. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2148. u32 local_adv, remote_adv;
  2149. local_adv = ADVERTISE_PAUSE_CAP;
  2150. remote_adv = 0;
  2151. if (sg_dig_status & (1 << 19))
  2152. remote_adv |= LPA_PAUSE_CAP;
  2153. if (sg_dig_status & (1 << 20))
  2154. remote_adv |= LPA_PAUSE_ASYM;
  2155. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2156. current_link_up = 1;
  2157. tp->serdes_counter = 0;
  2158. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2159. } else if (!(sg_dig_status & (1 << 1))) {
  2160. if (tp->serdes_counter)
  2161. tp->serdes_counter--;
  2162. else {
  2163. if (workaround) {
  2164. u32 val = serdes_cfg;
  2165. if (port_a)
  2166. val |= 0xc010000;
  2167. else
  2168. val |= 0x4010000;
  2169. tw32_f(MAC_SERDES_CFG, val);
  2170. }
  2171. tw32_f(SG_DIG_CTRL, 0x01388400);
  2172. udelay(40);
  2173. /* Link parallel detection - link is up */
  2174. /* only if we have PCS_SYNC and not */
  2175. /* receiving config code words */
  2176. mac_status = tr32(MAC_STATUS);
  2177. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2178. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2179. tg3_setup_flow_control(tp, 0, 0);
  2180. current_link_up = 1;
  2181. tp->tg3_flags2 |=
  2182. TG3_FLG2_PARALLEL_DETECT;
  2183. tp->serdes_counter =
  2184. SERDES_PARALLEL_DET_TIMEOUT;
  2185. } else
  2186. goto restart_autoneg;
  2187. }
  2188. }
  2189. } else {
  2190. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2191. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2192. }
  2193. out:
  2194. return current_link_up;
  2195. }
  2196. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2197. {
  2198. int current_link_up = 0;
  2199. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2200. goto out;
  2201. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2202. u32 flags;
  2203. int i;
  2204. if (fiber_autoneg(tp, &flags)) {
  2205. u32 local_adv, remote_adv;
  2206. local_adv = ADVERTISE_PAUSE_CAP;
  2207. remote_adv = 0;
  2208. if (flags & MR_LP_ADV_SYM_PAUSE)
  2209. remote_adv |= LPA_PAUSE_CAP;
  2210. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2211. remote_adv |= LPA_PAUSE_ASYM;
  2212. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2213. current_link_up = 1;
  2214. }
  2215. for (i = 0; i < 30; i++) {
  2216. udelay(20);
  2217. tw32_f(MAC_STATUS,
  2218. (MAC_STATUS_SYNC_CHANGED |
  2219. MAC_STATUS_CFG_CHANGED));
  2220. udelay(40);
  2221. if ((tr32(MAC_STATUS) &
  2222. (MAC_STATUS_SYNC_CHANGED |
  2223. MAC_STATUS_CFG_CHANGED)) == 0)
  2224. break;
  2225. }
  2226. mac_status = tr32(MAC_STATUS);
  2227. if (current_link_up == 0 &&
  2228. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2229. !(mac_status & MAC_STATUS_RCVD_CFG))
  2230. current_link_up = 1;
  2231. } else {
  2232. /* Forcing 1000FD link up. */
  2233. current_link_up = 1;
  2234. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2235. udelay(40);
  2236. }
  2237. out:
  2238. return current_link_up;
  2239. }
  2240. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2241. {
  2242. u32 orig_pause_cfg;
  2243. u16 orig_active_speed;
  2244. u8 orig_active_duplex;
  2245. u32 mac_status;
  2246. int current_link_up;
  2247. int i;
  2248. orig_pause_cfg =
  2249. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2250. TG3_FLAG_TX_PAUSE));
  2251. orig_active_speed = tp->link_config.active_speed;
  2252. orig_active_duplex = tp->link_config.active_duplex;
  2253. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2254. netif_carrier_ok(tp->dev) &&
  2255. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2256. mac_status = tr32(MAC_STATUS);
  2257. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2258. MAC_STATUS_SIGNAL_DET |
  2259. MAC_STATUS_CFG_CHANGED |
  2260. MAC_STATUS_RCVD_CFG);
  2261. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2262. MAC_STATUS_SIGNAL_DET)) {
  2263. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2264. MAC_STATUS_CFG_CHANGED));
  2265. return 0;
  2266. }
  2267. }
  2268. tw32_f(MAC_TX_AUTO_NEG, 0);
  2269. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2270. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2271. tw32_f(MAC_MODE, tp->mac_mode);
  2272. udelay(40);
  2273. if (tp->phy_id == PHY_ID_BCM8002)
  2274. tg3_init_bcm8002(tp);
  2275. /* Enable link change event even when serdes polling. */
  2276. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2277. udelay(40);
  2278. current_link_up = 0;
  2279. mac_status = tr32(MAC_STATUS);
  2280. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2281. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2282. else
  2283. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2284. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2285. tw32_f(MAC_MODE, tp->mac_mode);
  2286. udelay(40);
  2287. tp->hw_status->status =
  2288. (SD_STATUS_UPDATED |
  2289. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2290. for (i = 0; i < 100; i++) {
  2291. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2292. MAC_STATUS_CFG_CHANGED));
  2293. udelay(5);
  2294. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2295. MAC_STATUS_CFG_CHANGED |
  2296. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2297. break;
  2298. }
  2299. mac_status = tr32(MAC_STATUS);
  2300. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2301. current_link_up = 0;
  2302. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2303. tp->serdes_counter == 0) {
  2304. tw32_f(MAC_MODE, (tp->mac_mode |
  2305. MAC_MODE_SEND_CONFIGS));
  2306. udelay(1);
  2307. tw32_f(MAC_MODE, tp->mac_mode);
  2308. }
  2309. }
  2310. if (current_link_up == 1) {
  2311. tp->link_config.active_speed = SPEED_1000;
  2312. tp->link_config.active_duplex = DUPLEX_FULL;
  2313. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2314. LED_CTRL_LNKLED_OVERRIDE |
  2315. LED_CTRL_1000MBPS_ON));
  2316. } else {
  2317. tp->link_config.active_speed = SPEED_INVALID;
  2318. tp->link_config.active_duplex = DUPLEX_INVALID;
  2319. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2320. LED_CTRL_LNKLED_OVERRIDE |
  2321. LED_CTRL_TRAFFIC_OVERRIDE));
  2322. }
  2323. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2324. if (current_link_up)
  2325. netif_carrier_on(tp->dev);
  2326. else
  2327. netif_carrier_off(tp->dev);
  2328. tg3_link_report(tp);
  2329. } else {
  2330. u32 now_pause_cfg =
  2331. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2332. TG3_FLAG_TX_PAUSE);
  2333. if (orig_pause_cfg != now_pause_cfg ||
  2334. orig_active_speed != tp->link_config.active_speed ||
  2335. orig_active_duplex != tp->link_config.active_duplex)
  2336. tg3_link_report(tp);
  2337. }
  2338. return 0;
  2339. }
  2340. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2341. {
  2342. int current_link_up, err = 0;
  2343. u32 bmsr, bmcr;
  2344. u16 current_speed;
  2345. u8 current_duplex;
  2346. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2347. tw32_f(MAC_MODE, tp->mac_mode);
  2348. udelay(40);
  2349. tw32(MAC_EVENT, 0);
  2350. tw32_f(MAC_STATUS,
  2351. (MAC_STATUS_SYNC_CHANGED |
  2352. MAC_STATUS_CFG_CHANGED |
  2353. MAC_STATUS_MI_COMPLETION |
  2354. MAC_STATUS_LNKSTATE_CHANGED));
  2355. udelay(40);
  2356. if (force_reset)
  2357. tg3_phy_reset(tp);
  2358. current_link_up = 0;
  2359. current_speed = SPEED_INVALID;
  2360. current_duplex = DUPLEX_INVALID;
  2361. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2362. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2363. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2364. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2365. bmsr |= BMSR_LSTATUS;
  2366. else
  2367. bmsr &= ~BMSR_LSTATUS;
  2368. }
  2369. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2370. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2371. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2372. /* do nothing, just check for link up at the end */
  2373. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2374. u32 adv, new_adv;
  2375. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2376. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2377. ADVERTISE_1000XPAUSE |
  2378. ADVERTISE_1000XPSE_ASYM |
  2379. ADVERTISE_SLCT);
  2380. /* Always advertise symmetric PAUSE just like copper */
  2381. new_adv |= ADVERTISE_1000XPAUSE;
  2382. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2383. new_adv |= ADVERTISE_1000XHALF;
  2384. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2385. new_adv |= ADVERTISE_1000XFULL;
  2386. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2387. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2388. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2389. tg3_writephy(tp, MII_BMCR, bmcr);
  2390. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2391. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2392. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2393. return err;
  2394. }
  2395. } else {
  2396. u32 new_bmcr;
  2397. bmcr &= ~BMCR_SPEED1000;
  2398. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2399. if (tp->link_config.duplex == DUPLEX_FULL)
  2400. new_bmcr |= BMCR_FULLDPLX;
  2401. if (new_bmcr != bmcr) {
  2402. /* BMCR_SPEED1000 is a reserved bit that needs
  2403. * to be set on write.
  2404. */
  2405. new_bmcr |= BMCR_SPEED1000;
  2406. /* Force a linkdown */
  2407. if (netif_carrier_ok(tp->dev)) {
  2408. u32 adv;
  2409. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2410. adv &= ~(ADVERTISE_1000XFULL |
  2411. ADVERTISE_1000XHALF |
  2412. ADVERTISE_SLCT);
  2413. tg3_writephy(tp, MII_ADVERTISE, adv);
  2414. tg3_writephy(tp, MII_BMCR, bmcr |
  2415. BMCR_ANRESTART |
  2416. BMCR_ANENABLE);
  2417. udelay(10);
  2418. netif_carrier_off(tp->dev);
  2419. }
  2420. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2421. bmcr = new_bmcr;
  2422. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2423. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2424. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2425. ASIC_REV_5714) {
  2426. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2427. bmsr |= BMSR_LSTATUS;
  2428. else
  2429. bmsr &= ~BMSR_LSTATUS;
  2430. }
  2431. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2432. }
  2433. }
  2434. if (bmsr & BMSR_LSTATUS) {
  2435. current_speed = SPEED_1000;
  2436. current_link_up = 1;
  2437. if (bmcr & BMCR_FULLDPLX)
  2438. current_duplex = DUPLEX_FULL;
  2439. else
  2440. current_duplex = DUPLEX_HALF;
  2441. if (bmcr & BMCR_ANENABLE) {
  2442. u32 local_adv, remote_adv, common;
  2443. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2444. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2445. common = local_adv & remote_adv;
  2446. if (common & (ADVERTISE_1000XHALF |
  2447. ADVERTISE_1000XFULL)) {
  2448. if (common & ADVERTISE_1000XFULL)
  2449. current_duplex = DUPLEX_FULL;
  2450. else
  2451. current_duplex = DUPLEX_HALF;
  2452. tg3_setup_flow_control(tp, local_adv,
  2453. remote_adv);
  2454. }
  2455. else
  2456. current_link_up = 0;
  2457. }
  2458. }
  2459. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2460. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2461. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2462. tw32_f(MAC_MODE, tp->mac_mode);
  2463. udelay(40);
  2464. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2465. tp->link_config.active_speed = current_speed;
  2466. tp->link_config.active_duplex = current_duplex;
  2467. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2468. if (current_link_up)
  2469. netif_carrier_on(tp->dev);
  2470. else {
  2471. netif_carrier_off(tp->dev);
  2472. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2473. }
  2474. tg3_link_report(tp);
  2475. }
  2476. return err;
  2477. }
  2478. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2479. {
  2480. if (tp->serdes_counter) {
  2481. /* Give autoneg time to complete. */
  2482. tp->serdes_counter--;
  2483. return;
  2484. }
  2485. if (!netif_carrier_ok(tp->dev) &&
  2486. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2487. u32 bmcr;
  2488. tg3_readphy(tp, MII_BMCR, &bmcr);
  2489. if (bmcr & BMCR_ANENABLE) {
  2490. u32 phy1, phy2;
  2491. /* Select shadow register 0x1f */
  2492. tg3_writephy(tp, 0x1c, 0x7c00);
  2493. tg3_readphy(tp, 0x1c, &phy1);
  2494. /* Select expansion interrupt status register */
  2495. tg3_writephy(tp, 0x17, 0x0f01);
  2496. tg3_readphy(tp, 0x15, &phy2);
  2497. tg3_readphy(tp, 0x15, &phy2);
  2498. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2499. /* We have signal detect and not receiving
  2500. * config code words, link is up by parallel
  2501. * detection.
  2502. */
  2503. bmcr &= ~BMCR_ANENABLE;
  2504. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2505. tg3_writephy(tp, MII_BMCR, bmcr);
  2506. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2507. }
  2508. }
  2509. }
  2510. else if (netif_carrier_ok(tp->dev) &&
  2511. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2512. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2513. u32 phy2;
  2514. /* Select expansion interrupt status register */
  2515. tg3_writephy(tp, 0x17, 0x0f01);
  2516. tg3_readphy(tp, 0x15, &phy2);
  2517. if (phy2 & 0x20) {
  2518. u32 bmcr;
  2519. /* Config code words received, turn on autoneg. */
  2520. tg3_readphy(tp, MII_BMCR, &bmcr);
  2521. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2522. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2523. }
  2524. }
  2525. }
  2526. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2527. {
  2528. int err;
  2529. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2530. err = tg3_setup_fiber_phy(tp, force_reset);
  2531. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2532. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2533. } else {
  2534. err = tg3_setup_copper_phy(tp, force_reset);
  2535. }
  2536. if (tp->link_config.active_speed == SPEED_1000 &&
  2537. tp->link_config.active_duplex == DUPLEX_HALF)
  2538. tw32(MAC_TX_LENGTHS,
  2539. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2540. (6 << TX_LENGTHS_IPG_SHIFT) |
  2541. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2542. else
  2543. tw32(MAC_TX_LENGTHS,
  2544. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2545. (6 << TX_LENGTHS_IPG_SHIFT) |
  2546. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2547. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2548. if (netif_carrier_ok(tp->dev)) {
  2549. tw32(HOSTCC_STAT_COAL_TICKS,
  2550. tp->coal.stats_block_coalesce_usecs);
  2551. } else {
  2552. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2553. }
  2554. }
  2555. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  2556. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  2557. if (!netif_carrier_ok(tp->dev))
  2558. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  2559. tp->pwrmgmt_thresh;
  2560. else
  2561. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  2562. tw32(PCIE_PWR_MGMT_THRESH, val);
  2563. }
  2564. return err;
  2565. }
  2566. /* This is called whenever we suspect that the system chipset is re-
  2567. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  2568. * is bogus tx completions. We try to recover by setting the
  2569. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  2570. * in the workqueue.
  2571. */
  2572. static void tg3_tx_recover(struct tg3 *tp)
  2573. {
  2574. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  2575. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  2576. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  2577. "mapped I/O cycles to the network device, attempting to "
  2578. "recover. Please report the problem to the driver maintainer "
  2579. "and include system chipset information.\n", tp->dev->name);
  2580. spin_lock(&tp->lock);
  2581. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  2582. spin_unlock(&tp->lock);
  2583. }
  2584. static inline u32 tg3_tx_avail(struct tg3 *tp)
  2585. {
  2586. smp_mb();
  2587. return (tp->tx_pending -
  2588. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  2589. }
  2590. /* Tigon3 never reports partial packet sends. So we do not
  2591. * need special logic to handle SKBs that have not had all
  2592. * of their frags sent yet, like SunGEM does.
  2593. */
  2594. static void tg3_tx(struct tg3 *tp)
  2595. {
  2596. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2597. u32 sw_idx = tp->tx_cons;
  2598. while (sw_idx != hw_idx) {
  2599. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2600. struct sk_buff *skb = ri->skb;
  2601. int i, tx_bug = 0;
  2602. if (unlikely(skb == NULL)) {
  2603. tg3_tx_recover(tp);
  2604. return;
  2605. }
  2606. pci_unmap_single(tp->pdev,
  2607. pci_unmap_addr(ri, mapping),
  2608. skb_headlen(skb),
  2609. PCI_DMA_TODEVICE);
  2610. ri->skb = NULL;
  2611. sw_idx = NEXT_TX(sw_idx);
  2612. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2613. ri = &tp->tx_buffers[sw_idx];
  2614. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  2615. tx_bug = 1;
  2616. pci_unmap_page(tp->pdev,
  2617. pci_unmap_addr(ri, mapping),
  2618. skb_shinfo(skb)->frags[i].size,
  2619. PCI_DMA_TODEVICE);
  2620. sw_idx = NEXT_TX(sw_idx);
  2621. }
  2622. dev_kfree_skb(skb);
  2623. if (unlikely(tx_bug)) {
  2624. tg3_tx_recover(tp);
  2625. return;
  2626. }
  2627. }
  2628. tp->tx_cons = sw_idx;
  2629. /* Need to make the tx_cons update visible to tg3_start_xmit()
  2630. * before checking for netif_queue_stopped(). Without the
  2631. * memory barrier, there is a small possibility that tg3_start_xmit()
  2632. * will miss it and cause the queue to be stopped forever.
  2633. */
  2634. smp_mb();
  2635. if (unlikely(netif_queue_stopped(tp->dev) &&
  2636. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  2637. netif_tx_lock(tp->dev);
  2638. if (netif_queue_stopped(tp->dev) &&
  2639. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  2640. netif_wake_queue(tp->dev);
  2641. netif_tx_unlock(tp->dev);
  2642. }
  2643. }
  2644. /* Returns size of skb allocated or < 0 on error.
  2645. *
  2646. * We only need to fill in the address because the other members
  2647. * of the RX descriptor are invariant, see tg3_init_rings.
  2648. *
  2649. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2650. * posting buffers we only dirty the first cache line of the RX
  2651. * descriptor (containing the address). Whereas for the RX status
  2652. * buffers the cpu only reads the last cacheline of the RX descriptor
  2653. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2654. */
  2655. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2656. int src_idx, u32 dest_idx_unmasked)
  2657. {
  2658. struct tg3_rx_buffer_desc *desc;
  2659. struct ring_info *map, *src_map;
  2660. struct sk_buff *skb;
  2661. dma_addr_t mapping;
  2662. int skb_size, dest_idx;
  2663. src_map = NULL;
  2664. switch (opaque_key) {
  2665. case RXD_OPAQUE_RING_STD:
  2666. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2667. desc = &tp->rx_std[dest_idx];
  2668. map = &tp->rx_std_buffers[dest_idx];
  2669. if (src_idx >= 0)
  2670. src_map = &tp->rx_std_buffers[src_idx];
  2671. skb_size = tp->rx_pkt_buf_sz;
  2672. break;
  2673. case RXD_OPAQUE_RING_JUMBO:
  2674. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2675. desc = &tp->rx_jumbo[dest_idx];
  2676. map = &tp->rx_jumbo_buffers[dest_idx];
  2677. if (src_idx >= 0)
  2678. src_map = &tp->rx_jumbo_buffers[src_idx];
  2679. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2680. break;
  2681. default:
  2682. return -EINVAL;
  2683. };
  2684. /* Do not overwrite any of the map or rp information
  2685. * until we are sure we can commit to a new buffer.
  2686. *
  2687. * Callers depend upon this behavior and assume that
  2688. * we leave everything unchanged if we fail.
  2689. */
  2690. skb = netdev_alloc_skb(tp->dev, skb_size);
  2691. if (skb == NULL)
  2692. return -ENOMEM;
  2693. skb_reserve(skb, tp->rx_offset);
  2694. mapping = pci_map_single(tp->pdev, skb->data,
  2695. skb_size - tp->rx_offset,
  2696. PCI_DMA_FROMDEVICE);
  2697. map->skb = skb;
  2698. pci_unmap_addr_set(map, mapping, mapping);
  2699. if (src_map != NULL)
  2700. src_map->skb = NULL;
  2701. desc->addr_hi = ((u64)mapping >> 32);
  2702. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2703. return skb_size;
  2704. }
  2705. /* We only need to move over in the address because the other
  2706. * members of the RX descriptor are invariant. See notes above
  2707. * tg3_alloc_rx_skb for full details.
  2708. */
  2709. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2710. int src_idx, u32 dest_idx_unmasked)
  2711. {
  2712. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2713. struct ring_info *src_map, *dest_map;
  2714. int dest_idx;
  2715. switch (opaque_key) {
  2716. case RXD_OPAQUE_RING_STD:
  2717. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2718. dest_desc = &tp->rx_std[dest_idx];
  2719. dest_map = &tp->rx_std_buffers[dest_idx];
  2720. src_desc = &tp->rx_std[src_idx];
  2721. src_map = &tp->rx_std_buffers[src_idx];
  2722. break;
  2723. case RXD_OPAQUE_RING_JUMBO:
  2724. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2725. dest_desc = &tp->rx_jumbo[dest_idx];
  2726. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2727. src_desc = &tp->rx_jumbo[src_idx];
  2728. src_map = &tp->rx_jumbo_buffers[src_idx];
  2729. break;
  2730. default:
  2731. return;
  2732. };
  2733. dest_map->skb = src_map->skb;
  2734. pci_unmap_addr_set(dest_map, mapping,
  2735. pci_unmap_addr(src_map, mapping));
  2736. dest_desc->addr_hi = src_desc->addr_hi;
  2737. dest_desc->addr_lo = src_desc->addr_lo;
  2738. src_map->skb = NULL;
  2739. }
  2740. #if TG3_VLAN_TAG_USED
  2741. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2742. {
  2743. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2744. }
  2745. #endif
  2746. /* The RX ring scheme is composed of multiple rings which post fresh
  2747. * buffers to the chip, and one special ring the chip uses to report
  2748. * status back to the host.
  2749. *
  2750. * The special ring reports the status of received packets to the
  2751. * host. The chip does not write into the original descriptor the
  2752. * RX buffer was obtained from. The chip simply takes the original
  2753. * descriptor as provided by the host, updates the status and length
  2754. * field, then writes this into the next status ring entry.
  2755. *
  2756. * Each ring the host uses to post buffers to the chip is described
  2757. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2758. * it is first placed into the on-chip ram. When the packet's length
  2759. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2760. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2761. * which is within the range of the new packet's length is chosen.
  2762. *
  2763. * The "separate ring for rx status" scheme may sound queer, but it makes
  2764. * sense from a cache coherency perspective. If only the host writes
  2765. * to the buffer post rings, and only the chip writes to the rx status
  2766. * rings, then cache lines never move beyond shared-modified state.
  2767. * If both the host and chip were to write into the same ring, cache line
  2768. * eviction could occur since both entities want it in an exclusive state.
  2769. */
  2770. static int tg3_rx(struct tg3 *tp, int budget)
  2771. {
  2772. u32 work_mask, rx_std_posted = 0;
  2773. u32 sw_idx = tp->rx_rcb_ptr;
  2774. u16 hw_idx;
  2775. int received;
  2776. hw_idx = tp->hw_status->idx[0].rx_producer;
  2777. /*
  2778. * We need to order the read of hw_idx and the read of
  2779. * the opaque cookie.
  2780. */
  2781. rmb();
  2782. work_mask = 0;
  2783. received = 0;
  2784. while (sw_idx != hw_idx && budget > 0) {
  2785. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2786. unsigned int len;
  2787. struct sk_buff *skb;
  2788. dma_addr_t dma_addr;
  2789. u32 opaque_key, desc_idx, *post_ptr;
  2790. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2791. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2792. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2793. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2794. mapping);
  2795. skb = tp->rx_std_buffers[desc_idx].skb;
  2796. post_ptr = &tp->rx_std_ptr;
  2797. rx_std_posted++;
  2798. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2799. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2800. mapping);
  2801. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2802. post_ptr = &tp->rx_jumbo_ptr;
  2803. }
  2804. else {
  2805. goto next_pkt_nopost;
  2806. }
  2807. work_mask |= opaque_key;
  2808. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2809. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2810. drop_it:
  2811. tg3_recycle_rx(tp, opaque_key,
  2812. desc_idx, *post_ptr);
  2813. drop_it_no_recycle:
  2814. /* Other statistics kept track of by card. */
  2815. tp->net_stats.rx_dropped++;
  2816. goto next_pkt;
  2817. }
  2818. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2819. if (len > RX_COPY_THRESHOLD
  2820. && tp->rx_offset == 2
  2821. /* rx_offset != 2 iff this is a 5701 card running
  2822. * in PCI-X mode [see tg3_get_invariants()] */
  2823. ) {
  2824. int skb_size;
  2825. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2826. desc_idx, *post_ptr);
  2827. if (skb_size < 0)
  2828. goto drop_it;
  2829. pci_unmap_single(tp->pdev, dma_addr,
  2830. skb_size - tp->rx_offset,
  2831. PCI_DMA_FROMDEVICE);
  2832. skb_put(skb, len);
  2833. } else {
  2834. struct sk_buff *copy_skb;
  2835. tg3_recycle_rx(tp, opaque_key,
  2836. desc_idx, *post_ptr);
  2837. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  2838. if (copy_skb == NULL)
  2839. goto drop_it_no_recycle;
  2840. skb_reserve(copy_skb, 2);
  2841. skb_put(copy_skb, len);
  2842. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2843. skb_copy_from_linear_data(skb, copy_skb->data, len);
  2844. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2845. /* We'll reuse the original ring buffer. */
  2846. skb = copy_skb;
  2847. }
  2848. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2849. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2850. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2851. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2852. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2853. else
  2854. skb->ip_summed = CHECKSUM_NONE;
  2855. skb->protocol = eth_type_trans(skb, tp->dev);
  2856. #if TG3_VLAN_TAG_USED
  2857. if (tp->vlgrp != NULL &&
  2858. desc->type_flags & RXD_FLAG_VLAN) {
  2859. tg3_vlan_rx(tp, skb,
  2860. desc->err_vlan & RXD_VLAN_MASK);
  2861. } else
  2862. #endif
  2863. netif_receive_skb(skb);
  2864. tp->dev->last_rx = jiffies;
  2865. received++;
  2866. budget--;
  2867. next_pkt:
  2868. (*post_ptr)++;
  2869. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  2870. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  2871. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  2872. TG3_64BIT_REG_LOW, idx);
  2873. work_mask &= ~RXD_OPAQUE_RING_STD;
  2874. rx_std_posted = 0;
  2875. }
  2876. next_pkt_nopost:
  2877. sw_idx++;
  2878. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  2879. /* Refresh hw_idx to see if there is new work */
  2880. if (sw_idx == hw_idx) {
  2881. hw_idx = tp->hw_status->idx[0].rx_producer;
  2882. rmb();
  2883. }
  2884. }
  2885. /* ACK the status ring. */
  2886. tp->rx_rcb_ptr = sw_idx;
  2887. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2888. /* Refill RX ring(s). */
  2889. if (work_mask & RXD_OPAQUE_RING_STD) {
  2890. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2891. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2892. sw_idx);
  2893. }
  2894. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2895. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2896. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2897. sw_idx);
  2898. }
  2899. mmiowb();
  2900. return received;
  2901. }
  2902. static int tg3_poll(struct net_device *netdev, int *budget)
  2903. {
  2904. struct tg3 *tp = netdev_priv(netdev);
  2905. struct tg3_hw_status *sblk = tp->hw_status;
  2906. int done;
  2907. /* handle link change and other phy events */
  2908. if (!(tp->tg3_flags &
  2909. (TG3_FLAG_USE_LINKCHG_REG |
  2910. TG3_FLAG_POLL_SERDES))) {
  2911. if (sblk->status & SD_STATUS_LINK_CHG) {
  2912. sblk->status = SD_STATUS_UPDATED |
  2913. (sblk->status & ~SD_STATUS_LINK_CHG);
  2914. spin_lock(&tp->lock);
  2915. tg3_setup_phy(tp, 0);
  2916. spin_unlock(&tp->lock);
  2917. }
  2918. }
  2919. /* run TX completion thread */
  2920. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2921. tg3_tx(tp);
  2922. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING)) {
  2923. netif_rx_complete(netdev);
  2924. schedule_work(&tp->reset_task);
  2925. return 0;
  2926. }
  2927. }
  2928. /* run RX thread, within the bounds set by NAPI.
  2929. * All RX "locking" is done by ensuring outside
  2930. * code synchronizes with dev->poll()
  2931. */
  2932. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2933. int orig_budget = *budget;
  2934. int work_done;
  2935. if (orig_budget > netdev->quota)
  2936. orig_budget = netdev->quota;
  2937. work_done = tg3_rx(tp, orig_budget);
  2938. *budget -= work_done;
  2939. netdev->quota -= work_done;
  2940. }
  2941. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2942. tp->last_tag = sblk->status_tag;
  2943. rmb();
  2944. } else
  2945. sblk->status &= ~SD_STATUS_UPDATED;
  2946. /* if no more work, tell net stack and NIC we're done */
  2947. done = !tg3_has_work(tp);
  2948. if (done) {
  2949. netif_rx_complete(netdev);
  2950. tg3_restart_ints(tp);
  2951. }
  2952. return (done ? 0 : 1);
  2953. }
  2954. static void tg3_irq_quiesce(struct tg3 *tp)
  2955. {
  2956. BUG_ON(tp->irq_sync);
  2957. tp->irq_sync = 1;
  2958. smp_mb();
  2959. synchronize_irq(tp->pdev->irq);
  2960. }
  2961. static inline int tg3_irq_sync(struct tg3 *tp)
  2962. {
  2963. return tp->irq_sync;
  2964. }
  2965. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2966. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2967. * with as well. Most of the time, this is not necessary except when
  2968. * shutting down the device.
  2969. */
  2970. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2971. {
  2972. if (irq_sync)
  2973. tg3_irq_quiesce(tp);
  2974. spin_lock_bh(&tp->lock);
  2975. }
  2976. static inline void tg3_full_unlock(struct tg3 *tp)
  2977. {
  2978. spin_unlock_bh(&tp->lock);
  2979. }
  2980. /* One-shot MSI handler - Chip automatically disables interrupt
  2981. * after sending MSI so driver doesn't have to do it.
  2982. */
  2983. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  2984. {
  2985. struct net_device *dev = dev_id;
  2986. struct tg3 *tp = netdev_priv(dev);
  2987. prefetch(tp->hw_status);
  2988. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2989. if (likely(!tg3_irq_sync(tp)))
  2990. netif_rx_schedule(dev); /* schedule NAPI poll */
  2991. return IRQ_HANDLED;
  2992. }
  2993. /* MSI ISR - No need to check for interrupt sharing and no need to
  2994. * flush status block and interrupt mailbox. PCI ordering rules
  2995. * guarantee that MSI will arrive after the status block.
  2996. */
  2997. static irqreturn_t tg3_msi(int irq, void *dev_id)
  2998. {
  2999. struct net_device *dev = dev_id;
  3000. struct tg3 *tp = netdev_priv(dev);
  3001. prefetch(tp->hw_status);
  3002. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3003. /*
  3004. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3005. * chip-internal interrupt pending events.
  3006. * Writing non-zero to intr-mbox-0 additional tells the
  3007. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3008. * event coalescing.
  3009. */
  3010. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3011. if (likely(!tg3_irq_sync(tp)))
  3012. netif_rx_schedule(dev); /* schedule NAPI poll */
  3013. return IRQ_RETVAL(1);
  3014. }
  3015. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3016. {
  3017. struct net_device *dev = dev_id;
  3018. struct tg3 *tp = netdev_priv(dev);
  3019. struct tg3_hw_status *sblk = tp->hw_status;
  3020. unsigned int handled = 1;
  3021. /* In INTx mode, it is possible for the interrupt to arrive at
  3022. * the CPU before the status block posted prior to the interrupt.
  3023. * Reading the PCI State register will confirm whether the
  3024. * interrupt is ours and will flush the status block.
  3025. */
  3026. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3027. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3028. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3029. handled = 0;
  3030. goto out;
  3031. }
  3032. }
  3033. /*
  3034. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3035. * chip-internal interrupt pending events.
  3036. * Writing non-zero to intr-mbox-0 additional tells the
  3037. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3038. * event coalescing.
  3039. *
  3040. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3041. * spurious interrupts. The flush impacts performance but
  3042. * excessive spurious interrupts can be worse in some cases.
  3043. */
  3044. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3045. if (tg3_irq_sync(tp))
  3046. goto out;
  3047. sblk->status &= ~SD_STATUS_UPDATED;
  3048. if (likely(tg3_has_work(tp))) {
  3049. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3050. netif_rx_schedule(dev); /* schedule NAPI poll */
  3051. } else {
  3052. /* No work, shared interrupt perhaps? re-enable
  3053. * interrupts, and flush that PCI write
  3054. */
  3055. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3056. 0x00000000);
  3057. }
  3058. out:
  3059. return IRQ_RETVAL(handled);
  3060. }
  3061. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3062. {
  3063. struct net_device *dev = dev_id;
  3064. struct tg3 *tp = netdev_priv(dev);
  3065. struct tg3_hw_status *sblk = tp->hw_status;
  3066. unsigned int handled = 1;
  3067. /* In INTx mode, it is possible for the interrupt to arrive at
  3068. * the CPU before the status block posted prior to the interrupt.
  3069. * Reading the PCI State register will confirm whether the
  3070. * interrupt is ours and will flush the status block.
  3071. */
  3072. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3073. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3074. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3075. handled = 0;
  3076. goto out;
  3077. }
  3078. }
  3079. /*
  3080. * writing any value to intr-mbox-0 clears PCI INTA# and
  3081. * chip-internal interrupt pending events.
  3082. * writing non-zero to intr-mbox-0 additional tells the
  3083. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3084. * event coalescing.
  3085. *
  3086. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3087. * spurious interrupts. The flush impacts performance but
  3088. * excessive spurious interrupts can be worse in some cases.
  3089. */
  3090. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3091. if (tg3_irq_sync(tp))
  3092. goto out;
  3093. if (netif_rx_schedule_prep(dev)) {
  3094. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3095. /* Update last_tag to mark that this status has been
  3096. * seen. Because interrupt may be shared, we may be
  3097. * racing with tg3_poll(), so only update last_tag
  3098. * if tg3_poll() is not scheduled.
  3099. */
  3100. tp->last_tag = sblk->status_tag;
  3101. __netif_rx_schedule(dev);
  3102. }
  3103. out:
  3104. return IRQ_RETVAL(handled);
  3105. }
  3106. /* ISR for interrupt test */
  3107. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3108. {
  3109. struct net_device *dev = dev_id;
  3110. struct tg3 *tp = netdev_priv(dev);
  3111. struct tg3_hw_status *sblk = tp->hw_status;
  3112. if ((sblk->status & SD_STATUS_UPDATED) ||
  3113. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3114. tg3_disable_ints(tp);
  3115. return IRQ_RETVAL(1);
  3116. }
  3117. return IRQ_RETVAL(0);
  3118. }
  3119. static int tg3_init_hw(struct tg3 *, int);
  3120. static int tg3_halt(struct tg3 *, int, int);
  3121. /* Restart hardware after configuration changes, self-test, etc.
  3122. * Invoked with tp->lock held.
  3123. */
  3124. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3125. {
  3126. int err;
  3127. err = tg3_init_hw(tp, reset_phy);
  3128. if (err) {
  3129. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3130. "aborting.\n", tp->dev->name);
  3131. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3132. tg3_full_unlock(tp);
  3133. del_timer_sync(&tp->timer);
  3134. tp->irq_sync = 0;
  3135. netif_poll_enable(tp->dev);
  3136. dev_close(tp->dev);
  3137. tg3_full_lock(tp, 0);
  3138. }
  3139. return err;
  3140. }
  3141. #ifdef CONFIG_NET_POLL_CONTROLLER
  3142. static void tg3_poll_controller(struct net_device *dev)
  3143. {
  3144. struct tg3 *tp = netdev_priv(dev);
  3145. tg3_interrupt(tp->pdev->irq, dev);
  3146. }
  3147. #endif
  3148. static void tg3_reset_task(struct work_struct *work)
  3149. {
  3150. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3151. unsigned int restart_timer;
  3152. tg3_full_lock(tp, 0);
  3153. if (!netif_running(tp->dev)) {
  3154. tg3_full_unlock(tp);
  3155. return;
  3156. }
  3157. tg3_full_unlock(tp);
  3158. tg3_netif_stop(tp);
  3159. tg3_full_lock(tp, 1);
  3160. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3161. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3162. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3163. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3164. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3165. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3166. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3167. }
  3168. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3169. if (tg3_init_hw(tp, 1))
  3170. goto out;
  3171. tg3_netif_start(tp);
  3172. if (restart_timer)
  3173. mod_timer(&tp->timer, jiffies + 1);
  3174. out:
  3175. tg3_full_unlock(tp);
  3176. }
  3177. static void tg3_dump_short_state(struct tg3 *tp)
  3178. {
  3179. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3180. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3181. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3182. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3183. }
  3184. static void tg3_tx_timeout(struct net_device *dev)
  3185. {
  3186. struct tg3 *tp = netdev_priv(dev);
  3187. if (netif_msg_tx_err(tp)) {
  3188. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3189. dev->name);
  3190. tg3_dump_short_state(tp);
  3191. }
  3192. schedule_work(&tp->reset_task);
  3193. }
  3194. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3195. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3196. {
  3197. u32 base = (u32) mapping & 0xffffffff;
  3198. return ((base > 0xffffdcc0) &&
  3199. (base + len + 8 < base));
  3200. }
  3201. /* Test for DMA addresses > 40-bit */
  3202. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3203. int len)
  3204. {
  3205. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3206. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3207. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3208. return 0;
  3209. #else
  3210. return 0;
  3211. #endif
  3212. }
  3213. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3214. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3215. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3216. u32 last_plus_one, u32 *start,
  3217. u32 base_flags, u32 mss)
  3218. {
  3219. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3220. dma_addr_t new_addr = 0;
  3221. u32 entry = *start;
  3222. int i, ret = 0;
  3223. if (!new_skb) {
  3224. ret = -1;
  3225. } else {
  3226. /* New SKB is guaranteed to be linear. */
  3227. entry = *start;
  3228. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3229. PCI_DMA_TODEVICE);
  3230. /* Make sure new skb does not cross any 4G boundaries.
  3231. * Drop the packet if it does.
  3232. */
  3233. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3234. ret = -1;
  3235. dev_kfree_skb(new_skb);
  3236. new_skb = NULL;
  3237. } else {
  3238. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3239. base_flags, 1 | (mss << 1));
  3240. *start = NEXT_TX(entry);
  3241. }
  3242. }
  3243. /* Now clean up the sw ring entries. */
  3244. i = 0;
  3245. while (entry != last_plus_one) {
  3246. int len;
  3247. if (i == 0)
  3248. len = skb_headlen(skb);
  3249. else
  3250. len = skb_shinfo(skb)->frags[i-1].size;
  3251. pci_unmap_single(tp->pdev,
  3252. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3253. len, PCI_DMA_TODEVICE);
  3254. if (i == 0) {
  3255. tp->tx_buffers[entry].skb = new_skb;
  3256. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3257. } else {
  3258. tp->tx_buffers[entry].skb = NULL;
  3259. }
  3260. entry = NEXT_TX(entry);
  3261. i++;
  3262. }
  3263. dev_kfree_skb(skb);
  3264. return ret;
  3265. }
  3266. static void tg3_set_txd(struct tg3 *tp, int entry,
  3267. dma_addr_t mapping, int len, u32 flags,
  3268. u32 mss_and_is_end)
  3269. {
  3270. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3271. int is_end = (mss_and_is_end & 0x1);
  3272. u32 mss = (mss_and_is_end >> 1);
  3273. u32 vlan_tag = 0;
  3274. if (is_end)
  3275. flags |= TXD_FLAG_END;
  3276. if (flags & TXD_FLAG_VLAN) {
  3277. vlan_tag = flags >> 16;
  3278. flags &= 0xffff;
  3279. }
  3280. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3281. txd->addr_hi = ((u64) mapping >> 32);
  3282. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3283. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3284. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3285. }
  3286. /* hard_start_xmit for devices that don't have any bugs and
  3287. * support TG3_FLG2_HW_TSO_2 only.
  3288. */
  3289. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3290. {
  3291. struct tg3 *tp = netdev_priv(dev);
  3292. dma_addr_t mapping;
  3293. u32 len, entry, base_flags, mss;
  3294. len = skb_headlen(skb);
  3295. /* We are running in BH disabled context with netif_tx_lock
  3296. * and TX reclaim runs via tp->poll inside of a software
  3297. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3298. * no IRQ context deadlocks to worry about either. Rejoice!
  3299. */
  3300. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3301. if (!netif_queue_stopped(dev)) {
  3302. netif_stop_queue(dev);
  3303. /* This is a hard error, log it. */
  3304. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3305. "queue awake!\n", dev->name);
  3306. }
  3307. return NETDEV_TX_BUSY;
  3308. }
  3309. entry = tp->tx_prod;
  3310. base_flags = 0;
  3311. mss = 0;
  3312. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3313. int tcp_opt_len, ip_tcp_len;
  3314. if (skb_header_cloned(skb) &&
  3315. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3316. dev_kfree_skb(skb);
  3317. goto out_unlock;
  3318. }
  3319. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3320. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3321. else {
  3322. struct iphdr *iph = ip_hdr(skb);
  3323. tcp_opt_len = tcp_optlen(skb);
  3324. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3325. iph->check = 0;
  3326. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3327. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3328. }
  3329. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3330. TXD_FLAG_CPU_POST_DMA);
  3331. tcp_hdr(skb)->check = 0;
  3332. }
  3333. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3334. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3335. #if TG3_VLAN_TAG_USED
  3336. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3337. base_flags |= (TXD_FLAG_VLAN |
  3338. (vlan_tx_tag_get(skb) << 16));
  3339. #endif
  3340. /* Queue skb data, a.k.a. the main skb fragment. */
  3341. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3342. tp->tx_buffers[entry].skb = skb;
  3343. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3344. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3345. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3346. entry = NEXT_TX(entry);
  3347. /* Now loop through additional data fragments, and queue them. */
  3348. if (skb_shinfo(skb)->nr_frags > 0) {
  3349. unsigned int i, last;
  3350. last = skb_shinfo(skb)->nr_frags - 1;
  3351. for (i = 0; i <= last; i++) {
  3352. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3353. len = frag->size;
  3354. mapping = pci_map_page(tp->pdev,
  3355. frag->page,
  3356. frag->page_offset,
  3357. len, PCI_DMA_TODEVICE);
  3358. tp->tx_buffers[entry].skb = NULL;
  3359. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3360. tg3_set_txd(tp, entry, mapping, len,
  3361. base_flags, (i == last) | (mss << 1));
  3362. entry = NEXT_TX(entry);
  3363. }
  3364. }
  3365. /* Packets are ready, update Tx producer idx local and on card. */
  3366. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3367. tp->tx_prod = entry;
  3368. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3369. netif_stop_queue(dev);
  3370. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3371. netif_wake_queue(tp->dev);
  3372. }
  3373. out_unlock:
  3374. mmiowb();
  3375. dev->trans_start = jiffies;
  3376. return NETDEV_TX_OK;
  3377. }
  3378. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3379. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3380. * TSO header is greater than 80 bytes.
  3381. */
  3382. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3383. {
  3384. struct sk_buff *segs, *nskb;
  3385. /* Estimate the number of fragments in the worst case */
  3386. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3387. netif_stop_queue(tp->dev);
  3388. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  3389. return NETDEV_TX_BUSY;
  3390. netif_wake_queue(tp->dev);
  3391. }
  3392. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3393. if (unlikely(IS_ERR(segs)))
  3394. goto tg3_tso_bug_end;
  3395. do {
  3396. nskb = segs;
  3397. segs = segs->next;
  3398. nskb->next = NULL;
  3399. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3400. } while (segs);
  3401. tg3_tso_bug_end:
  3402. dev_kfree_skb(skb);
  3403. return NETDEV_TX_OK;
  3404. }
  3405. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3406. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3407. */
  3408. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3409. {
  3410. struct tg3 *tp = netdev_priv(dev);
  3411. dma_addr_t mapping;
  3412. u32 len, entry, base_flags, mss;
  3413. int would_hit_hwbug;
  3414. len = skb_headlen(skb);
  3415. /* We are running in BH disabled context with netif_tx_lock
  3416. * and TX reclaim runs via tp->poll inside of a software
  3417. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3418. * no IRQ context deadlocks to worry about either. Rejoice!
  3419. */
  3420. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3421. if (!netif_queue_stopped(dev)) {
  3422. netif_stop_queue(dev);
  3423. /* This is a hard error, log it. */
  3424. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3425. "queue awake!\n", dev->name);
  3426. }
  3427. return NETDEV_TX_BUSY;
  3428. }
  3429. entry = tp->tx_prod;
  3430. base_flags = 0;
  3431. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3432. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3433. mss = 0;
  3434. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3435. struct iphdr *iph;
  3436. int tcp_opt_len, ip_tcp_len, hdr_len;
  3437. if (skb_header_cloned(skb) &&
  3438. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3439. dev_kfree_skb(skb);
  3440. goto out_unlock;
  3441. }
  3442. tcp_opt_len = tcp_optlen(skb);
  3443. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3444. hdr_len = ip_tcp_len + tcp_opt_len;
  3445. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  3446. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  3447. return (tg3_tso_bug(tp, skb));
  3448. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3449. TXD_FLAG_CPU_POST_DMA);
  3450. iph = ip_hdr(skb);
  3451. iph->check = 0;
  3452. iph->tot_len = htons(mss + hdr_len);
  3453. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3454. tcp_hdr(skb)->check = 0;
  3455. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3456. } else
  3457. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  3458. iph->daddr, 0,
  3459. IPPROTO_TCP,
  3460. 0);
  3461. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3462. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3463. if (tcp_opt_len || iph->ihl > 5) {
  3464. int tsflags;
  3465. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3466. mss |= (tsflags << 11);
  3467. }
  3468. } else {
  3469. if (tcp_opt_len || iph->ihl > 5) {
  3470. int tsflags;
  3471. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3472. base_flags |= tsflags << 12;
  3473. }
  3474. }
  3475. }
  3476. #if TG3_VLAN_TAG_USED
  3477. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3478. base_flags |= (TXD_FLAG_VLAN |
  3479. (vlan_tx_tag_get(skb) << 16));
  3480. #endif
  3481. /* Queue skb data, a.k.a. the main skb fragment. */
  3482. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3483. tp->tx_buffers[entry].skb = skb;
  3484. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3485. would_hit_hwbug = 0;
  3486. if (tg3_4g_overflow_test(mapping, len))
  3487. would_hit_hwbug = 1;
  3488. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3489. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3490. entry = NEXT_TX(entry);
  3491. /* Now loop through additional data fragments, and queue them. */
  3492. if (skb_shinfo(skb)->nr_frags > 0) {
  3493. unsigned int i, last;
  3494. last = skb_shinfo(skb)->nr_frags - 1;
  3495. for (i = 0; i <= last; i++) {
  3496. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3497. len = frag->size;
  3498. mapping = pci_map_page(tp->pdev,
  3499. frag->page,
  3500. frag->page_offset,
  3501. len, PCI_DMA_TODEVICE);
  3502. tp->tx_buffers[entry].skb = NULL;
  3503. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3504. if (tg3_4g_overflow_test(mapping, len))
  3505. would_hit_hwbug = 1;
  3506. if (tg3_40bit_overflow_test(tp, mapping, len))
  3507. would_hit_hwbug = 1;
  3508. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3509. tg3_set_txd(tp, entry, mapping, len,
  3510. base_flags, (i == last)|(mss << 1));
  3511. else
  3512. tg3_set_txd(tp, entry, mapping, len,
  3513. base_flags, (i == last));
  3514. entry = NEXT_TX(entry);
  3515. }
  3516. }
  3517. if (would_hit_hwbug) {
  3518. u32 last_plus_one = entry;
  3519. u32 start;
  3520. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3521. start &= (TG3_TX_RING_SIZE - 1);
  3522. /* If the workaround fails due to memory/mapping
  3523. * failure, silently drop this packet.
  3524. */
  3525. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3526. &start, base_flags, mss))
  3527. goto out_unlock;
  3528. entry = start;
  3529. }
  3530. /* Packets are ready, update Tx producer idx local and on card. */
  3531. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3532. tp->tx_prod = entry;
  3533. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3534. netif_stop_queue(dev);
  3535. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3536. netif_wake_queue(tp->dev);
  3537. }
  3538. out_unlock:
  3539. mmiowb();
  3540. dev->trans_start = jiffies;
  3541. return NETDEV_TX_OK;
  3542. }
  3543. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3544. int new_mtu)
  3545. {
  3546. dev->mtu = new_mtu;
  3547. if (new_mtu > ETH_DATA_LEN) {
  3548. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3549. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3550. ethtool_op_set_tso(dev, 0);
  3551. }
  3552. else
  3553. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3554. } else {
  3555. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3556. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3557. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3558. }
  3559. }
  3560. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3561. {
  3562. struct tg3 *tp = netdev_priv(dev);
  3563. int err;
  3564. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3565. return -EINVAL;
  3566. if (!netif_running(dev)) {
  3567. /* We'll just catch it later when the
  3568. * device is up'd.
  3569. */
  3570. tg3_set_mtu(dev, tp, new_mtu);
  3571. return 0;
  3572. }
  3573. tg3_netif_stop(tp);
  3574. tg3_full_lock(tp, 1);
  3575. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3576. tg3_set_mtu(dev, tp, new_mtu);
  3577. err = tg3_restart_hw(tp, 0);
  3578. if (!err)
  3579. tg3_netif_start(tp);
  3580. tg3_full_unlock(tp);
  3581. return err;
  3582. }
  3583. /* Free up pending packets in all rx/tx rings.
  3584. *
  3585. * The chip has been shut down and the driver detached from
  3586. * the networking, so no interrupts or new tx packets will
  3587. * end up in the driver. tp->{tx,}lock is not held and we are not
  3588. * in an interrupt context and thus may sleep.
  3589. */
  3590. static void tg3_free_rings(struct tg3 *tp)
  3591. {
  3592. struct ring_info *rxp;
  3593. int i;
  3594. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3595. rxp = &tp->rx_std_buffers[i];
  3596. if (rxp->skb == NULL)
  3597. continue;
  3598. pci_unmap_single(tp->pdev,
  3599. pci_unmap_addr(rxp, mapping),
  3600. tp->rx_pkt_buf_sz - tp->rx_offset,
  3601. PCI_DMA_FROMDEVICE);
  3602. dev_kfree_skb_any(rxp->skb);
  3603. rxp->skb = NULL;
  3604. }
  3605. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3606. rxp = &tp->rx_jumbo_buffers[i];
  3607. if (rxp->skb == NULL)
  3608. continue;
  3609. pci_unmap_single(tp->pdev,
  3610. pci_unmap_addr(rxp, mapping),
  3611. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3612. PCI_DMA_FROMDEVICE);
  3613. dev_kfree_skb_any(rxp->skb);
  3614. rxp->skb = NULL;
  3615. }
  3616. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3617. struct tx_ring_info *txp;
  3618. struct sk_buff *skb;
  3619. int j;
  3620. txp = &tp->tx_buffers[i];
  3621. skb = txp->skb;
  3622. if (skb == NULL) {
  3623. i++;
  3624. continue;
  3625. }
  3626. pci_unmap_single(tp->pdev,
  3627. pci_unmap_addr(txp, mapping),
  3628. skb_headlen(skb),
  3629. PCI_DMA_TODEVICE);
  3630. txp->skb = NULL;
  3631. i++;
  3632. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3633. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3634. pci_unmap_page(tp->pdev,
  3635. pci_unmap_addr(txp, mapping),
  3636. skb_shinfo(skb)->frags[j].size,
  3637. PCI_DMA_TODEVICE);
  3638. i++;
  3639. }
  3640. dev_kfree_skb_any(skb);
  3641. }
  3642. }
  3643. /* Initialize tx/rx rings for packet processing.
  3644. *
  3645. * The chip has been shut down and the driver detached from
  3646. * the networking, so no interrupts or new tx packets will
  3647. * end up in the driver. tp->{tx,}lock are held and thus
  3648. * we may not sleep.
  3649. */
  3650. static int tg3_init_rings(struct tg3 *tp)
  3651. {
  3652. u32 i;
  3653. /* Free up all the SKBs. */
  3654. tg3_free_rings(tp);
  3655. /* Zero out all descriptors. */
  3656. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3657. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3658. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3659. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3660. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3661. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3662. (tp->dev->mtu > ETH_DATA_LEN))
  3663. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3664. /* Initialize invariants of the rings, we only set this
  3665. * stuff once. This works because the card does not
  3666. * write into the rx buffer posting rings.
  3667. */
  3668. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3669. struct tg3_rx_buffer_desc *rxd;
  3670. rxd = &tp->rx_std[i];
  3671. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3672. << RXD_LEN_SHIFT;
  3673. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3674. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3675. (i << RXD_OPAQUE_INDEX_SHIFT));
  3676. }
  3677. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3678. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3679. struct tg3_rx_buffer_desc *rxd;
  3680. rxd = &tp->rx_jumbo[i];
  3681. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3682. << RXD_LEN_SHIFT;
  3683. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3684. RXD_FLAG_JUMBO;
  3685. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3686. (i << RXD_OPAQUE_INDEX_SHIFT));
  3687. }
  3688. }
  3689. /* Now allocate fresh SKBs for each rx ring. */
  3690. for (i = 0; i < tp->rx_pending; i++) {
  3691. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  3692. printk(KERN_WARNING PFX
  3693. "%s: Using a smaller RX standard ring, "
  3694. "only %d out of %d buffers were allocated "
  3695. "successfully.\n",
  3696. tp->dev->name, i, tp->rx_pending);
  3697. if (i == 0)
  3698. return -ENOMEM;
  3699. tp->rx_pending = i;
  3700. break;
  3701. }
  3702. }
  3703. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3704. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3705. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3706. -1, i) < 0) {
  3707. printk(KERN_WARNING PFX
  3708. "%s: Using a smaller RX jumbo ring, "
  3709. "only %d out of %d buffers were "
  3710. "allocated successfully.\n",
  3711. tp->dev->name, i, tp->rx_jumbo_pending);
  3712. if (i == 0) {
  3713. tg3_free_rings(tp);
  3714. return -ENOMEM;
  3715. }
  3716. tp->rx_jumbo_pending = i;
  3717. break;
  3718. }
  3719. }
  3720. }
  3721. return 0;
  3722. }
  3723. /*
  3724. * Must not be invoked with interrupt sources disabled and
  3725. * the hardware shutdown down.
  3726. */
  3727. static void tg3_free_consistent(struct tg3 *tp)
  3728. {
  3729. kfree(tp->rx_std_buffers);
  3730. tp->rx_std_buffers = NULL;
  3731. if (tp->rx_std) {
  3732. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3733. tp->rx_std, tp->rx_std_mapping);
  3734. tp->rx_std = NULL;
  3735. }
  3736. if (tp->rx_jumbo) {
  3737. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3738. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3739. tp->rx_jumbo = NULL;
  3740. }
  3741. if (tp->rx_rcb) {
  3742. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3743. tp->rx_rcb, tp->rx_rcb_mapping);
  3744. tp->rx_rcb = NULL;
  3745. }
  3746. if (tp->tx_ring) {
  3747. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3748. tp->tx_ring, tp->tx_desc_mapping);
  3749. tp->tx_ring = NULL;
  3750. }
  3751. if (tp->hw_status) {
  3752. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3753. tp->hw_status, tp->status_mapping);
  3754. tp->hw_status = NULL;
  3755. }
  3756. if (tp->hw_stats) {
  3757. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3758. tp->hw_stats, tp->stats_mapping);
  3759. tp->hw_stats = NULL;
  3760. }
  3761. }
  3762. /*
  3763. * Must not be invoked with interrupt sources disabled and
  3764. * the hardware shutdown down. Can sleep.
  3765. */
  3766. static int tg3_alloc_consistent(struct tg3 *tp)
  3767. {
  3768. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  3769. (TG3_RX_RING_SIZE +
  3770. TG3_RX_JUMBO_RING_SIZE)) +
  3771. (sizeof(struct tx_ring_info) *
  3772. TG3_TX_RING_SIZE),
  3773. GFP_KERNEL);
  3774. if (!tp->rx_std_buffers)
  3775. return -ENOMEM;
  3776. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3777. tp->tx_buffers = (struct tx_ring_info *)
  3778. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3779. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3780. &tp->rx_std_mapping);
  3781. if (!tp->rx_std)
  3782. goto err_out;
  3783. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3784. &tp->rx_jumbo_mapping);
  3785. if (!tp->rx_jumbo)
  3786. goto err_out;
  3787. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3788. &tp->rx_rcb_mapping);
  3789. if (!tp->rx_rcb)
  3790. goto err_out;
  3791. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3792. &tp->tx_desc_mapping);
  3793. if (!tp->tx_ring)
  3794. goto err_out;
  3795. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3796. TG3_HW_STATUS_SIZE,
  3797. &tp->status_mapping);
  3798. if (!tp->hw_status)
  3799. goto err_out;
  3800. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3801. sizeof(struct tg3_hw_stats),
  3802. &tp->stats_mapping);
  3803. if (!tp->hw_stats)
  3804. goto err_out;
  3805. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3806. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3807. return 0;
  3808. err_out:
  3809. tg3_free_consistent(tp);
  3810. return -ENOMEM;
  3811. }
  3812. #define MAX_WAIT_CNT 1000
  3813. /* To stop a block, clear the enable bit and poll till it
  3814. * clears. tp->lock is held.
  3815. */
  3816. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3817. {
  3818. unsigned int i;
  3819. u32 val;
  3820. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3821. switch (ofs) {
  3822. case RCVLSC_MODE:
  3823. case DMAC_MODE:
  3824. case MBFREE_MODE:
  3825. case BUFMGR_MODE:
  3826. case MEMARB_MODE:
  3827. /* We can't enable/disable these bits of the
  3828. * 5705/5750, just say success.
  3829. */
  3830. return 0;
  3831. default:
  3832. break;
  3833. };
  3834. }
  3835. val = tr32(ofs);
  3836. val &= ~enable_bit;
  3837. tw32_f(ofs, val);
  3838. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3839. udelay(100);
  3840. val = tr32(ofs);
  3841. if ((val & enable_bit) == 0)
  3842. break;
  3843. }
  3844. if (i == MAX_WAIT_CNT && !silent) {
  3845. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3846. "ofs=%lx enable_bit=%x\n",
  3847. ofs, enable_bit);
  3848. return -ENODEV;
  3849. }
  3850. return 0;
  3851. }
  3852. /* tp->lock is held. */
  3853. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3854. {
  3855. int i, err;
  3856. tg3_disable_ints(tp);
  3857. tp->rx_mode &= ~RX_MODE_ENABLE;
  3858. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3859. udelay(10);
  3860. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3861. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3862. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3863. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3864. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3865. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3866. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3867. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3868. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3869. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3870. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3871. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3872. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3873. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3874. tw32_f(MAC_MODE, tp->mac_mode);
  3875. udelay(40);
  3876. tp->tx_mode &= ~TX_MODE_ENABLE;
  3877. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3878. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3879. udelay(100);
  3880. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3881. break;
  3882. }
  3883. if (i >= MAX_WAIT_CNT) {
  3884. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3885. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3886. tp->dev->name, tr32(MAC_TX_MODE));
  3887. err |= -ENODEV;
  3888. }
  3889. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3890. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3891. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3892. tw32(FTQ_RESET, 0xffffffff);
  3893. tw32(FTQ_RESET, 0x00000000);
  3894. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3895. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3896. if (tp->hw_status)
  3897. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3898. if (tp->hw_stats)
  3899. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3900. return err;
  3901. }
  3902. /* tp->lock is held. */
  3903. static int tg3_nvram_lock(struct tg3 *tp)
  3904. {
  3905. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3906. int i;
  3907. if (tp->nvram_lock_cnt == 0) {
  3908. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3909. for (i = 0; i < 8000; i++) {
  3910. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3911. break;
  3912. udelay(20);
  3913. }
  3914. if (i == 8000) {
  3915. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  3916. return -ENODEV;
  3917. }
  3918. }
  3919. tp->nvram_lock_cnt++;
  3920. }
  3921. return 0;
  3922. }
  3923. /* tp->lock is held. */
  3924. static void tg3_nvram_unlock(struct tg3 *tp)
  3925. {
  3926. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3927. if (tp->nvram_lock_cnt > 0)
  3928. tp->nvram_lock_cnt--;
  3929. if (tp->nvram_lock_cnt == 0)
  3930. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3931. }
  3932. }
  3933. /* tp->lock is held. */
  3934. static void tg3_enable_nvram_access(struct tg3 *tp)
  3935. {
  3936. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3937. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3938. u32 nvaccess = tr32(NVRAM_ACCESS);
  3939. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3940. }
  3941. }
  3942. /* tp->lock is held. */
  3943. static void tg3_disable_nvram_access(struct tg3 *tp)
  3944. {
  3945. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3946. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3947. u32 nvaccess = tr32(NVRAM_ACCESS);
  3948. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3949. }
  3950. }
  3951. /* tp->lock is held. */
  3952. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3953. {
  3954. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3955. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3956. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3957. switch (kind) {
  3958. case RESET_KIND_INIT:
  3959. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3960. DRV_STATE_START);
  3961. break;
  3962. case RESET_KIND_SHUTDOWN:
  3963. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3964. DRV_STATE_UNLOAD);
  3965. break;
  3966. case RESET_KIND_SUSPEND:
  3967. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3968. DRV_STATE_SUSPEND);
  3969. break;
  3970. default:
  3971. break;
  3972. };
  3973. }
  3974. }
  3975. /* tp->lock is held. */
  3976. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3977. {
  3978. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3979. switch (kind) {
  3980. case RESET_KIND_INIT:
  3981. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3982. DRV_STATE_START_DONE);
  3983. break;
  3984. case RESET_KIND_SHUTDOWN:
  3985. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3986. DRV_STATE_UNLOAD_DONE);
  3987. break;
  3988. default:
  3989. break;
  3990. };
  3991. }
  3992. }
  3993. /* tp->lock is held. */
  3994. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3995. {
  3996. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3997. switch (kind) {
  3998. case RESET_KIND_INIT:
  3999. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4000. DRV_STATE_START);
  4001. break;
  4002. case RESET_KIND_SHUTDOWN:
  4003. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4004. DRV_STATE_UNLOAD);
  4005. break;
  4006. case RESET_KIND_SUSPEND:
  4007. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4008. DRV_STATE_SUSPEND);
  4009. break;
  4010. default:
  4011. break;
  4012. };
  4013. }
  4014. }
  4015. static int tg3_poll_fw(struct tg3 *tp)
  4016. {
  4017. int i;
  4018. u32 val;
  4019. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4020. /* Wait up to 20ms for init done. */
  4021. for (i = 0; i < 200; i++) {
  4022. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4023. return 0;
  4024. udelay(100);
  4025. }
  4026. return -ENODEV;
  4027. }
  4028. /* Wait for firmware initialization to complete. */
  4029. for (i = 0; i < 100000; i++) {
  4030. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4031. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4032. break;
  4033. udelay(10);
  4034. }
  4035. /* Chip might not be fitted with firmware. Some Sun onboard
  4036. * parts are configured like that. So don't signal the timeout
  4037. * of the above loop as an error, but do report the lack of
  4038. * running firmware once.
  4039. */
  4040. if (i >= 100000 &&
  4041. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4042. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4043. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4044. tp->dev->name);
  4045. }
  4046. return 0;
  4047. }
  4048. static void tg3_stop_fw(struct tg3 *);
  4049. /* tp->lock is held. */
  4050. static int tg3_chip_reset(struct tg3 *tp)
  4051. {
  4052. u32 val;
  4053. void (*write_op)(struct tg3 *, u32, u32);
  4054. int err;
  4055. tg3_nvram_lock(tp);
  4056. /* No matching tg3_nvram_unlock() after this because
  4057. * chip reset below will undo the nvram lock.
  4058. */
  4059. tp->nvram_lock_cnt = 0;
  4060. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4061. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4062. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  4063. tw32(GRC_FASTBOOT_PC, 0);
  4064. /*
  4065. * We must avoid the readl() that normally takes place.
  4066. * It locks machines, causes machine checks, and other
  4067. * fun things. So, temporarily disable the 5701
  4068. * hardware workaround, while we do the reset.
  4069. */
  4070. write_op = tp->write32;
  4071. if (write_op == tg3_write_flush_reg32)
  4072. tp->write32 = tg3_write32;
  4073. /* Prevent the irq handler from reading or writing PCI registers
  4074. * during chip reset when the memory enable bit in the PCI command
  4075. * register may be cleared. The chip does not generate interrupt
  4076. * at this time, but the irq handler may still be called due to irq
  4077. * sharing or irqpoll.
  4078. */
  4079. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4080. if (tp->hw_status) {
  4081. tp->hw_status->status = 0;
  4082. tp->hw_status->status_tag = 0;
  4083. }
  4084. tp->last_tag = 0;
  4085. smp_mb();
  4086. synchronize_irq(tp->pdev->irq);
  4087. /* do the reset */
  4088. val = GRC_MISC_CFG_CORECLK_RESET;
  4089. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4090. if (tr32(0x7e2c) == 0x60) {
  4091. tw32(0x7e2c, 0x20);
  4092. }
  4093. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4094. tw32(GRC_MISC_CFG, (1 << 29));
  4095. val |= (1 << 29);
  4096. }
  4097. }
  4098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4099. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4100. tw32(GRC_VCPU_EXT_CTRL,
  4101. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4102. }
  4103. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4104. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4105. tw32(GRC_MISC_CFG, val);
  4106. /* restore 5701 hardware bug workaround write method */
  4107. tp->write32 = write_op;
  4108. /* Unfortunately, we have to delay before the PCI read back.
  4109. * Some 575X chips even will not respond to a PCI cfg access
  4110. * when the reset command is given to the chip.
  4111. *
  4112. * How do these hardware designers expect things to work
  4113. * properly if the PCI write is posted for a long period
  4114. * of time? It is always necessary to have some method by
  4115. * which a register read back can occur to push the write
  4116. * out which does the reset.
  4117. *
  4118. * For most tg3 variants the trick below was working.
  4119. * Ho hum...
  4120. */
  4121. udelay(120);
  4122. /* Flush PCI posted writes. The normal MMIO registers
  4123. * are inaccessible at this time so this is the only
  4124. * way to make this reliably (actually, this is no longer
  4125. * the case, see above). I tried to use indirect
  4126. * register read/write but this upset some 5701 variants.
  4127. */
  4128. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4129. udelay(120);
  4130. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4131. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4132. int i;
  4133. u32 cfg_val;
  4134. /* Wait for link training to complete. */
  4135. for (i = 0; i < 5000; i++)
  4136. udelay(100);
  4137. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4138. pci_write_config_dword(tp->pdev, 0xc4,
  4139. cfg_val | (1 << 15));
  4140. }
  4141. /* Set PCIE max payload size and clear error status. */
  4142. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4143. }
  4144. /* Re-enable indirect register accesses. */
  4145. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4146. tp->misc_host_ctrl);
  4147. /* Set MAX PCI retry to zero. */
  4148. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4149. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4150. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4151. val |= PCISTATE_RETRY_SAME_DMA;
  4152. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4153. pci_restore_state(tp->pdev);
  4154. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4155. /* Make sure PCI-X relaxed ordering bit is clear. */
  4156. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  4157. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  4158. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  4159. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4160. u32 val;
  4161. /* Chip reset on 5780 will reset MSI enable bit,
  4162. * so need to restore it.
  4163. */
  4164. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4165. u16 ctrl;
  4166. pci_read_config_word(tp->pdev,
  4167. tp->msi_cap + PCI_MSI_FLAGS,
  4168. &ctrl);
  4169. pci_write_config_word(tp->pdev,
  4170. tp->msi_cap + PCI_MSI_FLAGS,
  4171. ctrl | PCI_MSI_FLAGS_ENABLE);
  4172. val = tr32(MSGINT_MODE);
  4173. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4174. }
  4175. val = tr32(MEMARB_MODE);
  4176. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4177. } else
  4178. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  4179. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4180. tg3_stop_fw(tp);
  4181. tw32(0x5000, 0x400);
  4182. }
  4183. tw32(GRC_MODE, tp->grc_mode);
  4184. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4185. u32 val = tr32(0xc4);
  4186. tw32(0xc4, val | (1 << 15));
  4187. }
  4188. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4190. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4191. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4192. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4193. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4194. }
  4195. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4196. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4197. tw32_f(MAC_MODE, tp->mac_mode);
  4198. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4199. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4200. tw32_f(MAC_MODE, tp->mac_mode);
  4201. } else
  4202. tw32_f(MAC_MODE, 0);
  4203. udelay(40);
  4204. err = tg3_poll_fw(tp);
  4205. if (err)
  4206. return err;
  4207. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4208. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4209. u32 val = tr32(0x7c00);
  4210. tw32(0x7c00, val | (1 << 25));
  4211. }
  4212. /* Reprobe ASF enable state. */
  4213. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4214. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4215. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4216. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4217. u32 nic_cfg;
  4218. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4219. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4220. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4221. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4222. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4223. }
  4224. }
  4225. return 0;
  4226. }
  4227. /* tp->lock is held. */
  4228. static void tg3_stop_fw(struct tg3 *tp)
  4229. {
  4230. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4231. u32 val;
  4232. int i;
  4233. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4234. val = tr32(GRC_RX_CPU_EVENT);
  4235. val |= (1 << 14);
  4236. tw32(GRC_RX_CPU_EVENT, val);
  4237. /* Wait for RX cpu to ACK the event. */
  4238. for (i = 0; i < 100; i++) {
  4239. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4240. break;
  4241. udelay(1);
  4242. }
  4243. }
  4244. }
  4245. /* tp->lock is held. */
  4246. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4247. {
  4248. int err;
  4249. tg3_stop_fw(tp);
  4250. tg3_write_sig_pre_reset(tp, kind);
  4251. tg3_abort_hw(tp, silent);
  4252. err = tg3_chip_reset(tp);
  4253. tg3_write_sig_legacy(tp, kind);
  4254. tg3_write_sig_post_reset(tp, kind);
  4255. if (err)
  4256. return err;
  4257. return 0;
  4258. }
  4259. #define TG3_FW_RELEASE_MAJOR 0x0
  4260. #define TG3_FW_RELASE_MINOR 0x0
  4261. #define TG3_FW_RELEASE_FIX 0x0
  4262. #define TG3_FW_START_ADDR 0x08000000
  4263. #define TG3_FW_TEXT_ADDR 0x08000000
  4264. #define TG3_FW_TEXT_LEN 0x9c0
  4265. #define TG3_FW_RODATA_ADDR 0x080009c0
  4266. #define TG3_FW_RODATA_LEN 0x60
  4267. #define TG3_FW_DATA_ADDR 0x08000a40
  4268. #define TG3_FW_DATA_LEN 0x20
  4269. #define TG3_FW_SBSS_ADDR 0x08000a60
  4270. #define TG3_FW_SBSS_LEN 0xc
  4271. #define TG3_FW_BSS_ADDR 0x08000a70
  4272. #define TG3_FW_BSS_LEN 0x10
  4273. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4274. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4275. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4276. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4277. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4278. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4279. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4280. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4281. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4282. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4283. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4284. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4285. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4286. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4287. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4288. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4289. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4290. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4291. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4292. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4293. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4294. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4295. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4296. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4297. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4298. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4299. 0, 0, 0, 0, 0, 0,
  4300. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4301. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4302. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4303. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4304. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4305. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4306. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4307. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4308. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4309. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4310. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4311. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4312. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4313. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4314. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4315. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4316. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4317. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4318. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4319. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4320. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4321. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4322. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4323. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4324. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4325. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4326. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4327. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4328. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4329. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4330. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4331. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4332. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4333. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4334. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4335. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4336. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4337. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4338. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4339. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4340. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4341. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4342. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4343. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4344. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4345. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4346. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4347. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4348. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4349. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4350. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4351. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4352. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4353. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4354. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4355. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4356. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4357. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4358. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4359. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4360. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4361. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4362. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4363. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4364. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4365. };
  4366. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4367. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4368. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4369. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4370. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4371. 0x00000000
  4372. };
  4373. #if 0 /* All zeros, don't eat up space with it. */
  4374. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4375. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4376. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4377. };
  4378. #endif
  4379. #define RX_CPU_SCRATCH_BASE 0x30000
  4380. #define RX_CPU_SCRATCH_SIZE 0x04000
  4381. #define TX_CPU_SCRATCH_BASE 0x34000
  4382. #define TX_CPU_SCRATCH_SIZE 0x04000
  4383. /* tp->lock is held. */
  4384. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4385. {
  4386. int i;
  4387. BUG_ON(offset == TX_CPU_BASE &&
  4388. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4389. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4390. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  4391. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  4392. return 0;
  4393. }
  4394. if (offset == RX_CPU_BASE) {
  4395. for (i = 0; i < 10000; i++) {
  4396. tw32(offset + CPU_STATE, 0xffffffff);
  4397. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4398. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4399. break;
  4400. }
  4401. tw32(offset + CPU_STATE, 0xffffffff);
  4402. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4403. udelay(10);
  4404. } else {
  4405. for (i = 0; i < 10000; i++) {
  4406. tw32(offset + CPU_STATE, 0xffffffff);
  4407. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4408. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4409. break;
  4410. }
  4411. }
  4412. if (i >= 10000) {
  4413. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4414. "and %s CPU\n",
  4415. tp->dev->name,
  4416. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4417. return -ENODEV;
  4418. }
  4419. /* Clear firmware's nvram arbitration. */
  4420. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4421. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4422. return 0;
  4423. }
  4424. struct fw_info {
  4425. unsigned int text_base;
  4426. unsigned int text_len;
  4427. const u32 *text_data;
  4428. unsigned int rodata_base;
  4429. unsigned int rodata_len;
  4430. const u32 *rodata_data;
  4431. unsigned int data_base;
  4432. unsigned int data_len;
  4433. const u32 *data_data;
  4434. };
  4435. /* tp->lock is held. */
  4436. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4437. int cpu_scratch_size, struct fw_info *info)
  4438. {
  4439. int err, lock_err, i;
  4440. void (*write_op)(struct tg3 *, u32, u32);
  4441. if (cpu_base == TX_CPU_BASE &&
  4442. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4443. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4444. "TX cpu firmware on %s which is 5705.\n",
  4445. tp->dev->name);
  4446. return -EINVAL;
  4447. }
  4448. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4449. write_op = tg3_write_mem;
  4450. else
  4451. write_op = tg3_write_indirect_reg32;
  4452. /* It is possible that bootcode is still loading at this point.
  4453. * Get the nvram lock first before halting the cpu.
  4454. */
  4455. lock_err = tg3_nvram_lock(tp);
  4456. err = tg3_halt_cpu(tp, cpu_base);
  4457. if (!lock_err)
  4458. tg3_nvram_unlock(tp);
  4459. if (err)
  4460. goto out;
  4461. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4462. write_op(tp, cpu_scratch_base + i, 0);
  4463. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4464. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4465. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4466. write_op(tp, (cpu_scratch_base +
  4467. (info->text_base & 0xffff) +
  4468. (i * sizeof(u32))),
  4469. (info->text_data ?
  4470. info->text_data[i] : 0));
  4471. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4472. write_op(tp, (cpu_scratch_base +
  4473. (info->rodata_base & 0xffff) +
  4474. (i * sizeof(u32))),
  4475. (info->rodata_data ?
  4476. info->rodata_data[i] : 0));
  4477. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4478. write_op(tp, (cpu_scratch_base +
  4479. (info->data_base & 0xffff) +
  4480. (i * sizeof(u32))),
  4481. (info->data_data ?
  4482. info->data_data[i] : 0));
  4483. err = 0;
  4484. out:
  4485. return err;
  4486. }
  4487. /* tp->lock is held. */
  4488. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4489. {
  4490. struct fw_info info;
  4491. int err, i;
  4492. info.text_base = TG3_FW_TEXT_ADDR;
  4493. info.text_len = TG3_FW_TEXT_LEN;
  4494. info.text_data = &tg3FwText[0];
  4495. info.rodata_base = TG3_FW_RODATA_ADDR;
  4496. info.rodata_len = TG3_FW_RODATA_LEN;
  4497. info.rodata_data = &tg3FwRodata[0];
  4498. info.data_base = TG3_FW_DATA_ADDR;
  4499. info.data_len = TG3_FW_DATA_LEN;
  4500. info.data_data = NULL;
  4501. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4502. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4503. &info);
  4504. if (err)
  4505. return err;
  4506. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4507. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4508. &info);
  4509. if (err)
  4510. return err;
  4511. /* Now startup only the RX cpu. */
  4512. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4513. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4514. for (i = 0; i < 5; i++) {
  4515. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4516. break;
  4517. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4518. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4519. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4520. udelay(1000);
  4521. }
  4522. if (i >= 5) {
  4523. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4524. "to set RX CPU PC, is %08x should be %08x\n",
  4525. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4526. TG3_FW_TEXT_ADDR);
  4527. return -ENODEV;
  4528. }
  4529. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4530. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4531. return 0;
  4532. }
  4533. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4534. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4535. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4536. #define TG3_TSO_FW_START_ADDR 0x08000000
  4537. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4538. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4539. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4540. #define TG3_TSO_FW_RODATA_LEN 0x60
  4541. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4542. #define TG3_TSO_FW_DATA_LEN 0x30
  4543. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4544. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4545. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4546. #define TG3_TSO_FW_BSS_LEN 0x894
  4547. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4548. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4549. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4550. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4551. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4552. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4553. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4554. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4555. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4556. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4557. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4558. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4559. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4560. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4561. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4562. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4563. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4564. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4565. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4566. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4567. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4568. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4569. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4570. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4571. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4572. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4573. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4574. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4575. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4576. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4577. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4578. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4579. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4580. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4581. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4582. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4583. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4584. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4585. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4586. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4587. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4588. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4589. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4590. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4591. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4592. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4593. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4594. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4595. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4596. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4597. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4598. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4599. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4600. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4601. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4602. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4603. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4604. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4605. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4606. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4607. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4608. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4609. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4610. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4611. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4612. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4613. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4614. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4615. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4616. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4617. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4618. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4619. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4620. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4621. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4622. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4623. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4624. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4625. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4626. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4627. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4628. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4629. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4630. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4631. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4632. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4633. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4634. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4635. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4636. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4637. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4638. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4639. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4640. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4641. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4642. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4643. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4644. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4645. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4646. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4647. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4648. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4649. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4650. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4651. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4652. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4653. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4654. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4655. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4656. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4657. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4658. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4659. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4660. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4661. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4662. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4663. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4664. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4665. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4666. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4667. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4668. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4669. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4670. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4671. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4672. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4673. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4674. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4675. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4676. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4677. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4678. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4679. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4680. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4681. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4682. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4683. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4684. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4685. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4686. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4687. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4688. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4689. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4690. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4691. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4692. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4693. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4694. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4695. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4696. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4697. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4698. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4699. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4700. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4701. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4702. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4703. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4704. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4705. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4706. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4707. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4708. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4709. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4710. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4711. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4712. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4713. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4714. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4715. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4716. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4717. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4718. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4719. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4720. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4721. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4722. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4723. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4724. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4725. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4726. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4727. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4728. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4729. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4730. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4731. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4732. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4733. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4734. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4735. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4736. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4737. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4738. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4739. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4740. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4741. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4742. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4743. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4744. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4745. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4746. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4747. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4748. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4749. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4750. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4751. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4752. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4753. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4754. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4755. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4756. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4757. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4758. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4759. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4760. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4761. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4762. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4763. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4764. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4765. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4766. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4767. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4768. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4769. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4770. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4771. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4772. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4773. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4774. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4775. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4776. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4777. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4778. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4779. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4780. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4781. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4782. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4783. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4784. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4785. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4786. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4787. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4788. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4789. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4790. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4791. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4792. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4793. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4794. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4795. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4796. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4797. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4798. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4799. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4800. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4801. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4802. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4803. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4804. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4805. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4806. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4807. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4808. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4809. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4810. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4811. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4812. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4813. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4814. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4815. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4816. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4817. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4818. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4819. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4820. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4821. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4822. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4823. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4824. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4825. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4826. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4827. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4828. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4829. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4830. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4831. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4832. };
  4833. static const u32 tg3TsoFwRodata[] = {
  4834. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4835. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4836. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4837. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4838. 0x00000000,
  4839. };
  4840. static const u32 tg3TsoFwData[] = {
  4841. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4842. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4843. 0x00000000,
  4844. };
  4845. /* 5705 needs a special version of the TSO firmware. */
  4846. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4847. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4848. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4849. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4850. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4851. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4852. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4853. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4854. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4855. #define TG3_TSO5_FW_DATA_LEN 0x20
  4856. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4857. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4858. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4859. #define TG3_TSO5_FW_BSS_LEN 0x88
  4860. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4861. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4862. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4863. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4864. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4865. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4866. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4867. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4868. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4869. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4870. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4871. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4872. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4873. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4874. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4875. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4876. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4877. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4878. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4879. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4880. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4881. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4882. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4883. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4884. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4885. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4886. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4887. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4888. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4889. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4890. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4891. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4892. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4893. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4894. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4895. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4896. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4897. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4898. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4899. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4900. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4901. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4902. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4903. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4904. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4905. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4906. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4907. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4908. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4909. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4910. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4911. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4912. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4913. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4914. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4915. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4916. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4917. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4918. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4919. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4920. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4921. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4922. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4923. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4924. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4925. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4926. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4927. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4928. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4929. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4930. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4931. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4932. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4933. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4934. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4935. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4936. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4937. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4938. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4939. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4940. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4941. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4942. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4943. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4944. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4945. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4946. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4947. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4948. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4949. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4950. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4951. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4952. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4953. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4954. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4955. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4956. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4957. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4958. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4959. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4960. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4961. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4962. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4963. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4964. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4965. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4966. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4967. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4968. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4969. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4970. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4971. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4972. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4973. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4974. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4975. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4976. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4977. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4978. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4979. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4980. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4981. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4982. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4983. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4984. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4985. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4986. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4987. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4988. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4989. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4990. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4991. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4992. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4993. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4994. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4995. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4996. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4997. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4998. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4999. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5000. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5001. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5002. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5003. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5004. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5005. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5006. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5007. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5008. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5009. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5010. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5011. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5012. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5013. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5014. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5015. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5016. 0x00000000, 0x00000000, 0x00000000,
  5017. };
  5018. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5019. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5020. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5021. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5022. 0x00000000, 0x00000000, 0x00000000,
  5023. };
  5024. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5025. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5026. 0x00000000, 0x00000000, 0x00000000,
  5027. };
  5028. /* tp->lock is held. */
  5029. static int tg3_load_tso_firmware(struct tg3 *tp)
  5030. {
  5031. struct fw_info info;
  5032. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5033. int err, i;
  5034. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5035. return 0;
  5036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5037. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5038. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5039. info.text_data = &tg3Tso5FwText[0];
  5040. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5041. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5042. info.rodata_data = &tg3Tso5FwRodata[0];
  5043. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5044. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5045. info.data_data = &tg3Tso5FwData[0];
  5046. cpu_base = RX_CPU_BASE;
  5047. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5048. cpu_scratch_size = (info.text_len +
  5049. info.rodata_len +
  5050. info.data_len +
  5051. TG3_TSO5_FW_SBSS_LEN +
  5052. TG3_TSO5_FW_BSS_LEN);
  5053. } else {
  5054. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5055. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5056. info.text_data = &tg3TsoFwText[0];
  5057. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5058. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5059. info.rodata_data = &tg3TsoFwRodata[0];
  5060. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5061. info.data_len = TG3_TSO_FW_DATA_LEN;
  5062. info.data_data = &tg3TsoFwData[0];
  5063. cpu_base = TX_CPU_BASE;
  5064. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5065. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5066. }
  5067. err = tg3_load_firmware_cpu(tp, cpu_base,
  5068. cpu_scratch_base, cpu_scratch_size,
  5069. &info);
  5070. if (err)
  5071. return err;
  5072. /* Now startup the cpu. */
  5073. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5074. tw32_f(cpu_base + CPU_PC, info.text_base);
  5075. for (i = 0; i < 5; i++) {
  5076. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5077. break;
  5078. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5079. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5080. tw32_f(cpu_base + CPU_PC, info.text_base);
  5081. udelay(1000);
  5082. }
  5083. if (i >= 5) {
  5084. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5085. "to set CPU PC, is %08x should be %08x\n",
  5086. tp->dev->name, tr32(cpu_base + CPU_PC),
  5087. info.text_base);
  5088. return -ENODEV;
  5089. }
  5090. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5091. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5092. return 0;
  5093. }
  5094. /* tp->lock is held. */
  5095. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5096. {
  5097. u32 addr_high, addr_low;
  5098. int i;
  5099. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5100. tp->dev->dev_addr[1]);
  5101. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5102. (tp->dev->dev_addr[3] << 16) |
  5103. (tp->dev->dev_addr[4] << 8) |
  5104. (tp->dev->dev_addr[5] << 0));
  5105. for (i = 0; i < 4; i++) {
  5106. if (i == 1 && skip_mac_1)
  5107. continue;
  5108. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5109. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5110. }
  5111. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5112. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5113. for (i = 0; i < 12; i++) {
  5114. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5115. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5116. }
  5117. }
  5118. addr_high = (tp->dev->dev_addr[0] +
  5119. tp->dev->dev_addr[1] +
  5120. tp->dev->dev_addr[2] +
  5121. tp->dev->dev_addr[3] +
  5122. tp->dev->dev_addr[4] +
  5123. tp->dev->dev_addr[5]) &
  5124. TX_BACKOFF_SEED_MASK;
  5125. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5126. }
  5127. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5128. {
  5129. struct tg3 *tp = netdev_priv(dev);
  5130. struct sockaddr *addr = p;
  5131. int err = 0, skip_mac_1 = 0;
  5132. if (!is_valid_ether_addr(addr->sa_data))
  5133. return -EINVAL;
  5134. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5135. if (!netif_running(dev))
  5136. return 0;
  5137. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5138. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5139. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5140. addr0_low = tr32(MAC_ADDR_0_LOW);
  5141. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5142. addr1_low = tr32(MAC_ADDR_1_LOW);
  5143. /* Skip MAC addr 1 if ASF is using it. */
  5144. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5145. !(addr1_high == 0 && addr1_low == 0))
  5146. skip_mac_1 = 1;
  5147. }
  5148. spin_lock_bh(&tp->lock);
  5149. __tg3_set_mac_addr(tp, skip_mac_1);
  5150. spin_unlock_bh(&tp->lock);
  5151. return err;
  5152. }
  5153. /* tp->lock is held. */
  5154. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5155. dma_addr_t mapping, u32 maxlen_flags,
  5156. u32 nic_addr)
  5157. {
  5158. tg3_write_mem(tp,
  5159. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5160. ((u64) mapping >> 32));
  5161. tg3_write_mem(tp,
  5162. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5163. ((u64) mapping & 0xffffffff));
  5164. tg3_write_mem(tp,
  5165. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5166. maxlen_flags);
  5167. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5168. tg3_write_mem(tp,
  5169. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5170. nic_addr);
  5171. }
  5172. static void __tg3_set_rx_mode(struct net_device *);
  5173. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5174. {
  5175. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5176. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5177. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5178. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5179. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5180. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5181. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5182. }
  5183. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5184. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5185. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5186. u32 val = ec->stats_block_coalesce_usecs;
  5187. if (!netif_carrier_ok(tp->dev))
  5188. val = 0;
  5189. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5190. }
  5191. }
  5192. /* tp->lock is held. */
  5193. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5194. {
  5195. u32 val, rdmac_mode;
  5196. int i, err, limit;
  5197. tg3_disable_ints(tp);
  5198. tg3_stop_fw(tp);
  5199. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5200. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5201. tg3_abort_hw(tp, 1);
  5202. }
  5203. if (reset_phy)
  5204. tg3_phy_reset(tp);
  5205. err = tg3_chip_reset(tp);
  5206. if (err)
  5207. return err;
  5208. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5209. /* This works around an issue with Athlon chipsets on
  5210. * B3 tigon3 silicon. This bit has no effect on any
  5211. * other revision. But do not set this on PCI Express
  5212. * chips.
  5213. */
  5214. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5215. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5216. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5217. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5218. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5219. val = tr32(TG3PCI_PCISTATE);
  5220. val |= PCISTATE_RETRY_SAME_DMA;
  5221. tw32(TG3PCI_PCISTATE, val);
  5222. }
  5223. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5224. /* Enable some hw fixes. */
  5225. val = tr32(TG3PCI_MSI_DATA);
  5226. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5227. tw32(TG3PCI_MSI_DATA, val);
  5228. }
  5229. /* Descriptor ring init may make accesses to the
  5230. * NIC SRAM area to setup the TX descriptors, so we
  5231. * can only do this after the hardware has been
  5232. * successfully reset.
  5233. */
  5234. err = tg3_init_rings(tp);
  5235. if (err)
  5236. return err;
  5237. /* This value is determined during the probe time DMA
  5238. * engine test, tg3_test_dma.
  5239. */
  5240. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5241. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5242. GRC_MODE_4X_NIC_SEND_RINGS |
  5243. GRC_MODE_NO_TX_PHDR_CSUM |
  5244. GRC_MODE_NO_RX_PHDR_CSUM);
  5245. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5246. /* Pseudo-header checksum is done by hardware logic and not
  5247. * the offload processers, so make the chip do the pseudo-
  5248. * header checksums on receive. For transmit it is more
  5249. * convenient to do the pseudo-header checksum in software
  5250. * as Linux does that on transmit for us in all cases.
  5251. */
  5252. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5253. tw32(GRC_MODE,
  5254. tp->grc_mode |
  5255. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5256. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5257. val = tr32(GRC_MISC_CFG);
  5258. val &= ~0xff;
  5259. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5260. tw32(GRC_MISC_CFG, val);
  5261. /* Initialize MBUF/DESC pool. */
  5262. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5263. /* Do nothing. */
  5264. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5265. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5267. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5268. else
  5269. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5270. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5271. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5272. }
  5273. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5274. int fw_len;
  5275. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5276. TG3_TSO5_FW_RODATA_LEN +
  5277. TG3_TSO5_FW_DATA_LEN +
  5278. TG3_TSO5_FW_SBSS_LEN +
  5279. TG3_TSO5_FW_BSS_LEN);
  5280. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5281. tw32(BUFMGR_MB_POOL_ADDR,
  5282. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5283. tw32(BUFMGR_MB_POOL_SIZE,
  5284. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5285. }
  5286. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5287. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5288. tp->bufmgr_config.mbuf_read_dma_low_water);
  5289. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5290. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5291. tw32(BUFMGR_MB_HIGH_WATER,
  5292. tp->bufmgr_config.mbuf_high_water);
  5293. } else {
  5294. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5295. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5296. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5297. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5298. tw32(BUFMGR_MB_HIGH_WATER,
  5299. tp->bufmgr_config.mbuf_high_water_jumbo);
  5300. }
  5301. tw32(BUFMGR_DMA_LOW_WATER,
  5302. tp->bufmgr_config.dma_low_water);
  5303. tw32(BUFMGR_DMA_HIGH_WATER,
  5304. tp->bufmgr_config.dma_high_water);
  5305. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5306. for (i = 0; i < 2000; i++) {
  5307. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5308. break;
  5309. udelay(10);
  5310. }
  5311. if (i >= 2000) {
  5312. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5313. tp->dev->name);
  5314. return -ENODEV;
  5315. }
  5316. /* Setup replenish threshold. */
  5317. val = tp->rx_pending / 8;
  5318. if (val == 0)
  5319. val = 1;
  5320. else if (val > tp->rx_std_max_post)
  5321. val = tp->rx_std_max_post;
  5322. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5323. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5324. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5325. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5326. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5327. }
  5328. tw32(RCVBDI_STD_THRESH, val);
  5329. /* Initialize TG3_BDINFO's at:
  5330. * RCVDBDI_STD_BD: standard eth size rx ring
  5331. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5332. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5333. *
  5334. * like so:
  5335. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5336. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5337. * ring attribute flags
  5338. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5339. *
  5340. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5341. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5342. *
  5343. * The size of each ring is fixed in the firmware, but the location is
  5344. * configurable.
  5345. */
  5346. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5347. ((u64) tp->rx_std_mapping >> 32));
  5348. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5349. ((u64) tp->rx_std_mapping & 0xffffffff));
  5350. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5351. NIC_SRAM_RX_BUFFER_DESC);
  5352. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5353. * configs on 5705.
  5354. */
  5355. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5356. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5357. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5358. } else {
  5359. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5360. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5361. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5362. BDINFO_FLAGS_DISABLED);
  5363. /* Setup replenish threshold. */
  5364. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5365. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5366. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5367. ((u64) tp->rx_jumbo_mapping >> 32));
  5368. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5369. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5370. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5371. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5372. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5373. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5374. } else {
  5375. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5376. BDINFO_FLAGS_DISABLED);
  5377. }
  5378. }
  5379. /* There is only one send ring on 5705/5750, no need to explicitly
  5380. * disable the others.
  5381. */
  5382. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5383. /* Clear out send RCB ring in SRAM. */
  5384. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5385. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5386. BDINFO_FLAGS_DISABLED);
  5387. }
  5388. tp->tx_prod = 0;
  5389. tp->tx_cons = 0;
  5390. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5391. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5392. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5393. tp->tx_desc_mapping,
  5394. (TG3_TX_RING_SIZE <<
  5395. BDINFO_FLAGS_MAXLEN_SHIFT),
  5396. NIC_SRAM_TX_BUFFER_DESC);
  5397. /* There is only one receive return ring on 5705/5750, no need
  5398. * to explicitly disable the others.
  5399. */
  5400. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5401. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5402. i += TG3_BDINFO_SIZE) {
  5403. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5404. BDINFO_FLAGS_DISABLED);
  5405. }
  5406. }
  5407. tp->rx_rcb_ptr = 0;
  5408. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5409. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5410. tp->rx_rcb_mapping,
  5411. (TG3_RX_RCB_RING_SIZE(tp) <<
  5412. BDINFO_FLAGS_MAXLEN_SHIFT),
  5413. 0);
  5414. tp->rx_std_ptr = tp->rx_pending;
  5415. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5416. tp->rx_std_ptr);
  5417. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5418. tp->rx_jumbo_pending : 0;
  5419. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5420. tp->rx_jumbo_ptr);
  5421. /* Initialize MAC address and backoff seed. */
  5422. __tg3_set_mac_addr(tp, 0);
  5423. /* MTU + ethernet header + FCS + optional VLAN tag */
  5424. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5425. /* The slot time is changed by tg3_setup_phy if we
  5426. * run at gigabit with half duplex.
  5427. */
  5428. tw32(MAC_TX_LENGTHS,
  5429. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5430. (6 << TX_LENGTHS_IPG_SHIFT) |
  5431. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5432. /* Receive rules. */
  5433. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5434. tw32(RCVLPC_CONFIG, 0x0181);
  5435. /* Calculate RDMAC_MODE setting early, we need it to determine
  5436. * the RCVLPC_STATE_ENABLE mask.
  5437. */
  5438. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5439. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5440. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5441. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5442. RDMAC_MODE_LNGREAD_ENAB);
  5443. /* If statement applies to 5705 and 5750 PCI devices only */
  5444. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5445. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5446. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5447. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5448. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5449. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5450. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5451. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5452. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5453. }
  5454. }
  5455. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5456. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5457. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5458. rdmac_mode |= (1 << 27);
  5459. /* Receive/send statistics. */
  5460. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5461. val = tr32(RCVLPC_STATS_ENABLE);
  5462. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5463. tw32(RCVLPC_STATS_ENABLE, val);
  5464. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5465. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5466. val = tr32(RCVLPC_STATS_ENABLE);
  5467. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5468. tw32(RCVLPC_STATS_ENABLE, val);
  5469. } else {
  5470. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5471. }
  5472. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5473. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5474. tw32(SNDDATAI_STATSCTRL,
  5475. (SNDDATAI_SCTRL_ENABLE |
  5476. SNDDATAI_SCTRL_FASTUPD));
  5477. /* Setup host coalescing engine. */
  5478. tw32(HOSTCC_MODE, 0);
  5479. for (i = 0; i < 2000; i++) {
  5480. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5481. break;
  5482. udelay(10);
  5483. }
  5484. __tg3_set_coalesce(tp, &tp->coal);
  5485. /* set status block DMA address */
  5486. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5487. ((u64) tp->status_mapping >> 32));
  5488. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5489. ((u64) tp->status_mapping & 0xffffffff));
  5490. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5491. /* Status/statistics block address. See tg3_timer,
  5492. * the tg3_periodic_fetch_stats call there, and
  5493. * tg3_get_stats to see how this works for 5705/5750 chips.
  5494. */
  5495. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5496. ((u64) tp->stats_mapping >> 32));
  5497. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5498. ((u64) tp->stats_mapping & 0xffffffff));
  5499. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5500. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5501. }
  5502. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5503. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5504. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5505. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5506. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5507. /* Clear statistics/status block in chip, and status block in ram. */
  5508. for (i = NIC_SRAM_STATS_BLK;
  5509. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5510. i += sizeof(u32)) {
  5511. tg3_write_mem(tp, i, 0);
  5512. udelay(40);
  5513. }
  5514. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5515. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5516. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5517. /* reset to prevent losing 1st rx packet intermittently */
  5518. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5519. udelay(10);
  5520. }
  5521. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5522. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5523. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5524. udelay(40);
  5525. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5526. * If TG3_FLG2_IS_NIC is zero, we should read the
  5527. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5528. * whether used as inputs or outputs, are set by boot code after
  5529. * reset.
  5530. */
  5531. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5532. u32 gpio_mask;
  5533. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5534. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5535. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5537. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5538. GRC_LCLCTRL_GPIO_OUTPUT3;
  5539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5540. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5541. tp->grc_local_ctrl &= ~gpio_mask;
  5542. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5543. /* GPIO1 must be driven high for eeprom write protect */
  5544. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5545. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5546. GRC_LCLCTRL_GPIO_OUTPUT1);
  5547. }
  5548. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5549. udelay(100);
  5550. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5551. tp->last_tag = 0;
  5552. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5553. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5554. udelay(40);
  5555. }
  5556. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5557. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5558. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5559. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5560. WDMAC_MODE_LNGREAD_ENAB);
  5561. /* If statement applies to 5705 and 5750 PCI devices only */
  5562. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5563. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5565. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5566. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5567. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5568. /* nothing */
  5569. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5570. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5571. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5572. val |= WDMAC_MODE_RX_ACCEL;
  5573. }
  5574. }
  5575. /* Enable host coalescing bug fix */
  5576. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5577. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787))
  5578. val |= (1 << 29);
  5579. tw32_f(WDMAC_MODE, val);
  5580. udelay(40);
  5581. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5582. val = tr32(TG3PCI_X_CAPS);
  5583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5584. val &= ~PCIX_CAPS_BURST_MASK;
  5585. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5586. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5587. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5588. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5589. }
  5590. tw32(TG3PCI_X_CAPS, val);
  5591. }
  5592. tw32_f(RDMAC_MODE, rdmac_mode);
  5593. udelay(40);
  5594. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5595. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5596. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5597. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5598. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5599. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5600. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5601. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5602. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5603. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5604. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5605. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5606. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5607. err = tg3_load_5701_a0_firmware_fix(tp);
  5608. if (err)
  5609. return err;
  5610. }
  5611. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5612. err = tg3_load_tso_firmware(tp);
  5613. if (err)
  5614. return err;
  5615. }
  5616. tp->tx_mode = TX_MODE_ENABLE;
  5617. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5618. udelay(100);
  5619. tp->rx_mode = RX_MODE_ENABLE;
  5620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5621. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5622. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5623. udelay(10);
  5624. if (tp->link_config.phy_is_low_power) {
  5625. tp->link_config.phy_is_low_power = 0;
  5626. tp->link_config.speed = tp->link_config.orig_speed;
  5627. tp->link_config.duplex = tp->link_config.orig_duplex;
  5628. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5629. }
  5630. tp->mi_mode = MAC_MI_MODE_BASE;
  5631. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5632. udelay(80);
  5633. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5634. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5635. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5636. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5637. udelay(10);
  5638. }
  5639. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5640. udelay(10);
  5641. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5642. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5643. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5644. /* Set drive transmission level to 1.2V */
  5645. /* only if the signal pre-emphasis bit is not set */
  5646. val = tr32(MAC_SERDES_CFG);
  5647. val &= 0xfffff000;
  5648. val |= 0x880;
  5649. tw32(MAC_SERDES_CFG, val);
  5650. }
  5651. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5652. tw32(MAC_SERDES_CFG, 0x616000);
  5653. }
  5654. /* Prevent chip from dropping frames when flow control
  5655. * is enabled.
  5656. */
  5657. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5658. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5659. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5660. /* Use hardware link auto-negotiation */
  5661. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5662. }
  5663. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5664. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5665. u32 tmp;
  5666. tmp = tr32(SERDES_RX_CTRL);
  5667. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5668. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5669. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5670. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5671. }
  5672. err = tg3_setup_phy(tp, 0);
  5673. if (err)
  5674. return err;
  5675. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5676. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  5677. u32 tmp;
  5678. /* Clear CRC stats. */
  5679. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  5680. tg3_writephy(tp, MII_TG3_TEST1,
  5681. tmp | MII_TG3_TEST1_CRC_EN);
  5682. tg3_readphy(tp, 0x14, &tmp);
  5683. }
  5684. }
  5685. __tg3_set_rx_mode(tp->dev);
  5686. /* Initialize receive rules. */
  5687. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5688. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5689. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5690. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5691. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5692. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5693. limit = 8;
  5694. else
  5695. limit = 16;
  5696. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5697. limit -= 4;
  5698. switch (limit) {
  5699. case 16:
  5700. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5701. case 15:
  5702. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5703. case 14:
  5704. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5705. case 13:
  5706. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5707. case 12:
  5708. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5709. case 11:
  5710. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5711. case 10:
  5712. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5713. case 9:
  5714. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5715. case 8:
  5716. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5717. case 7:
  5718. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5719. case 6:
  5720. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5721. case 5:
  5722. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5723. case 4:
  5724. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5725. case 3:
  5726. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5727. case 2:
  5728. case 1:
  5729. default:
  5730. break;
  5731. };
  5732. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5733. return 0;
  5734. }
  5735. /* Called at device open time to get the chip ready for
  5736. * packet processing. Invoked with tp->lock held.
  5737. */
  5738. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  5739. {
  5740. int err;
  5741. /* Force the chip into D0. */
  5742. err = tg3_set_power_state(tp, PCI_D0);
  5743. if (err)
  5744. goto out;
  5745. tg3_switch_clocks(tp);
  5746. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5747. err = tg3_reset_hw(tp, reset_phy);
  5748. out:
  5749. return err;
  5750. }
  5751. #define TG3_STAT_ADD32(PSTAT, REG) \
  5752. do { u32 __val = tr32(REG); \
  5753. (PSTAT)->low += __val; \
  5754. if ((PSTAT)->low < __val) \
  5755. (PSTAT)->high += 1; \
  5756. } while (0)
  5757. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5758. {
  5759. struct tg3_hw_stats *sp = tp->hw_stats;
  5760. if (!netif_carrier_ok(tp->dev))
  5761. return;
  5762. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5763. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5764. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5765. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5766. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5767. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5768. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5769. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5770. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5771. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5772. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5773. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5774. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5775. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5776. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5777. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5778. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5779. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5780. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5781. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5782. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5783. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5784. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5785. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5786. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5787. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5788. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5789. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  5790. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  5791. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  5792. }
  5793. static void tg3_timer(unsigned long __opaque)
  5794. {
  5795. struct tg3 *tp = (struct tg3 *) __opaque;
  5796. if (tp->irq_sync)
  5797. goto restart_timer;
  5798. spin_lock(&tp->lock);
  5799. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5800. /* All of this garbage is because when using non-tagged
  5801. * IRQ status the mailbox/status_block protocol the chip
  5802. * uses with the cpu is race prone.
  5803. */
  5804. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5805. tw32(GRC_LOCAL_CTRL,
  5806. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5807. } else {
  5808. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5809. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5810. }
  5811. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5812. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5813. spin_unlock(&tp->lock);
  5814. schedule_work(&tp->reset_task);
  5815. return;
  5816. }
  5817. }
  5818. /* This part only runs once per second. */
  5819. if (!--tp->timer_counter) {
  5820. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5821. tg3_periodic_fetch_stats(tp);
  5822. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5823. u32 mac_stat;
  5824. int phy_event;
  5825. mac_stat = tr32(MAC_STATUS);
  5826. phy_event = 0;
  5827. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5828. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5829. phy_event = 1;
  5830. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5831. phy_event = 1;
  5832. if (phy_event)
  5833. tg3_setup_phy(tp, 0);
  5834. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5835. u32 mac_stat = tr32(MAC_STATUS);
  5836. int need_setup = 0;
  5837. if (netif_carrier_ok(tp->dev) &&
  5838. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5839. need_setup = 1;
  5840. }
  5841. if (! netif_carrier_ok(tp->dev) &&
  5842. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5843. MAC_STATUS_SIGNAL_DET))) {
  5844. need_setup = 1;
  5845. }
  5846. if (need_setup) {
  5847. if (!tp->serdes_counter) {
  5848. tw32_f(MAC_MODE,
  5849. (tp->mac_mode &
  5850. ~MAC_MODE_PORT_MODE_MASK));
  5851. udelay(40);
  5852. tw32_f(MAC_MODE, tp->mac_mode);
  5853. udelay(40);
  5854. }
  5855. tg3_setup_phy(tp, 0);
  5856. }
  5857. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5858. tg3_serdes_parallel_detect(tp);
  5859. tp->timer_counter = tp->timer_multiplier;
  5860. }
  5861. /* Heartbeat is only sent once every 2 seconds.
  5862. *
  5863. * The heartbeat is to tell the ASF firmware that the host
  5864. * driver is still alive. In the event that the OS crashes,
  5865. * ASF needs to reset the hardware to free up the FIFO space
  5866. * that may be filled with rx packets destined for the host.
  5867. * If the FIFO is full, ASF will no longer function properly.
  5868. *
  5869. * Unintended resets have been reported on real time kernels
  5870. * where the timer doesn't run on time. Netpoll will also have
  5871. * same problem.
  5872. *
  5873. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  5874. * to check the ring condition when the heartbeat is expiring
  5875. * before doing the reset. This will prevent most unintended
  5876. * resets.
  5877. */
  5878. if (!--tp->asf_counter) {
  5879. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5880. u32 val;
  5881. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  5882. FWCMD_NICDRV_ALIVE3);
  5883. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5884. /* 5 seconds timeout */
  5885. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5886. val = tr32(GRC_RX_CPU_EVENT);
  5887. val |= (1 << 14);
  5888. tw32(GRC_RX_CPU_EVENT, val);
  5889. }
  5890. tp->asf_counter = tp->asf_multiplier;
  5891. }
  5892. spin_unlock(&tp->lock);
  5893. restart_timer:
  5894. tp->timer.expires = jiffies + tp->timer_offset;
  5895. add_timer(&tp->timer);
  5896. }
  5897. static int tg3_request_irq(struct tg3 *tp)
  5898. {
  5899. irq_handler_t fn;
  5900. unsigned long flags;
  5901. struct net_device *dev = tp->dev;
  5902. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5903. fn = tg3_msi;
  5904. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  5905. fn = tg3_msi_1shot;
  5906. flags = IRQF_SAMPLE_RANDOM;
  5907. } else {
  5908. fn = tg3_interrupt;
  5909. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5910. fn = tg3_interrupt_tagged;
  5911. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  5912. }
  5913. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  5914. }
  5915. static int tg3_test_interrupt(struct tg3 *tp)
  5916. {
  5917. struct net_device *dev = tp->dev;
  5918. int err, i, intr_ok = 0;
  5919. if (!netif_running(dev))
  5920. return -ENODEV;
  5921. tg3_disable_ints(tp);
  5922. free_irq(tp->pdev->irq, dev);
  5923. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5924. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  5925. if (err)
  5926. return err;
  5927. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5928. tg3_enable_ints(tp);
  5929. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5930. HOSTCC_MODE_NOW);
  5931. for (i = 0; i < 5; i++) {
  5932. u32 int_mbox, misc_host_ctrl;
  5933. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5934. TG3_64BIT_REG_LOW);
  5935. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  5936. if ((int_mbox != 0) ||
  5937. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  5938. intr_ok = 1;
  5939. break;
  5940. }
  5941. msleep(10);
  5942. }
  5943. tg3_disable_ints(tp);
  5944. free_irq(tp->pdev->irq, dev);
  5945. err = tg3_request_irq(tp);
  5946. if (err)
  5947. return err;
  5948. if (intr_ok)
  5949. return 0;
  5950. return -EIO;
  5951. }
  5952. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5953. * successfully restored
  5954. */
  5955. static int tg3_test_msi(struct tg3 *tp)
  5956. {
  5957. struct net_device *dev = tp->dev;
  5958. int err;
  5959. u16 pci_cmd;
  5960. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5961. return 0;
  5962. /* Turn off SERR reporting in case MSI terminates with Master
  5963. * Abort.
  5964. */
  5965. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5966. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5967. pci_cmd & ~PCI_COMMAND_SERR);
  5968. err = tg3_test_interrupt(tp);
  5969. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5970. if (!err)
  5971. return 0;
  5972. /* other failures */
  5973. if (err != -EIO)
  5974. return err;
  5975. /* MSI test failed, go back to INTx mode */
  5976. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5977. "switching to INTx mode. Please report this failure to "
  5978. "the PCI maintainer and include system chipset information.\n",
  5979. tp->dev->name);
  5980. free_irq(tp->pdev->irq, dev);
  5981. pci_disable_msi(tp->pdev);
  5982. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5983. err = tg3_request_irq(tp);
  5984. if (err)
  5985. return err;
  5986. /* Need to reset the chip because the MSI cycle may have terminated
  5987. * with Master Abort.
  5988. */
  5989. tg3_full_lock(tp, 1);
  5990. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5991. err = tg3_init_hw(tp, 1);
  5992. tg3_full_unlock(tp);
  5993. if (err)
  5994. free_irq(tp->pdev->irq, dev);
  5995. return err;
  5996. }
  5997. static int tg3_open(struct net_device *dev)
  5998. {
  5999. struct tg3 *tp = netdev_priv(dev);
  6000. int err;
  6001. netif_carrier_off(tp->dev);
  6002. tg3_full_lock(tp, 0);
  6003. err = tg3_set_power_state(tp, PCI_D0);
  6004. if (err) {
  6005. tg3_full_unlock(tp);
  6006. return err;
  6007. }
  6008. tg3_disable_ints(tp);
  6009. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6010. tg3_full_unlock(tp);
  6011. /* The placement of this call is tied
  6012. * to the setup and use of Host TX descriptors.
  6013. */
  6014. err = tg3_alloc_consistent(tp);
  6015. if (err)
  6016. return err;
  6017. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6018. /* All MSI supporting chips should support tagged
  6019. * status. Assert that this is the case.
  6020. */
  6021. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6022. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6023. "Not using MSI.\n", tp->dev->name);
  6024. } else if (pci_enable_msi(tp->pdev) == 0) {
  6025. u32 msi_mode;
  6026. msi_mode = tr32(MSGINT_MODE);
  6027. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6028. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6029. }
  6030. }
  6031. err = tg3_request_irq(tp);
  6032. if (err) {
  6033. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6034. pci_disable_msi(tp->pdev);
  6035. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6036. }
  6037. tg3_free_consistent(tp);
  6038. return err;
  6039. }
  6040. tg3_full_lock(tp, 0);
  6041. err = tg3_init_hw(tp, 1);
  6042. if (err) {
  6043. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6044. tg3_free_rings(tp);
  6045. } else {
  6046. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6047. tp->timer_offset = HZ;
  6048. else
  6049. tp->timer_offset = HZ / 10;
  6050. BUG_ON(tp->timer_offset > HZ);
  6051. tp->timer_counter = tp->timer_multiplier =
  6052. (HZ / tp->timer_offset);
  6053. tp->asf_counter = tp->asf_multiplier =
  6054. ((HZ / tp->timer_offset) * 2);
  6055. init_timer(&tp->timer);
  6056. tp->timer.expires = jiffies + tp->timer_offset;
  6057. tp->timer.data = (unsigned long) tp;
  6058. tp->timer.function = tg3_timer;
  6059. }
  6060. tg3_full_unlock(tp);
  6061. if (err) {
  6062. free_irq(tp->pdev->irq, dev);
  6063. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6064. pci_disable_msi(tp->pdev);
  6065. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6066. }
  6067. tg3_free_consistent(tp);
  6068. return err;
  6069. }
  6070. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6071. err = tg3_test_msi(tp);
  6072. if (err) {
  6073. tg3_full_lock(tp, 0);
  6074. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6075. pci_disable_msi(tp->pdev);
  6076. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6077. }
  6078. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6079. tg3_free_rings(tp);
  6080. tg3_free_consistent(tp);
  6081. tg3_full_unlock(tp);
  6082. return err;
  6083. }
  6084. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6085. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6086. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6087. tw32(PCIE_TRANSACTION_CFG,
  6088. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6089. }
  6090. }
  6091. }
  6092. tg3_full_lock(tp, 0);
  6093. add_timer(&tp->timer);
  6094. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6095. tg3_enable_ints(tp);
  6096. tg3_full_unlock(tp);
  6097. netif_start_queue(dev);
  6098. return 0;
  6099. }
  6100. #if 0
  6101. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6102. {
  6103. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6104. u16 val16;
  6105. int i;
  6106. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6107. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6108. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6109. val16, val32);
  6110. /* MAC block */
  6111. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6112. tr32(MAC_MODE), tr32(MAC_STATUS));
  6113. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6114. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6115. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6116. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6117. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6118. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6119. /* Send data initiator control block */
  6120. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6121. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6122. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6123. tr32(SNDDATAI_STATSCTRL));
  6124. /* Send data completion control block */
  6125. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6126. /* Send BD ring selector block */
  6127. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6128. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6129. /* Send BD initiator control block */
  6130. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6131. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6132. /* Send BD completion control block */
  6133. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6134. /* Receive list placement control block */
  6135. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6136. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6137. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6138. tr32(RCVLPC_STATSCTRL));
  6139. /* Receive data and receive BD initiator control block */
  6140. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6141. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6142. /* Receive data completion control block */
  6143. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6144. tr32(RCVDCC_MODE));
  6145. /* Receive BD initiator control block */
  6146. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6147. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6148. /* Receive BD completion control block */
  6149. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6150. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6151. /* Receive list selector control block */
  6152. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6153. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6154. /* Mbuf cluster free block */
  6155. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6156. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6157. /* Host coalescing control block */
  6158. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6159. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6160. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6161. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6162. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6163. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6164. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6165. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6166. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6167. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6168. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6169. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6170. /* Memory arbiter control block */
  6171. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6172. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6173. /* Buffer manager control block */
  6174. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6175. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6176. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6177. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6178. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6179. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6180. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6181. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6182. /* Read DMA control block */
  6183. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6184. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6185. /* Write DMA control block */
  6186. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6187. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6188. /* DMA completion block */
  6189. printk("DEBUG: DMAC_MODE[%08x]\n",
  6190. tr32(DMAC_MODE));
  6191. /* GRC block */
  6192. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6193. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6194. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6195. tr32(GRC_LOCAL_CTRL));
  6196. /* TG3_BDINFOs */
  6197. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6198. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6199. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6200. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6201. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6202. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6203. tr32(RCVDBDI_STD_BD + 0x0),
  6204. tr32(RCVDBDI_STD_BD + 0x4),
  6205. tr32(RCVDBDI_STD_BD + 0x8),
  6206. tr32(RCVDBDI_STD_BD + 0xc));
  6207. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6208. tr32(RCVDBDI_MINI_BD + 0x0),
  6209. tr32(RCVDBDI_MINI_BD + 0x4),
  6210. tr32(RCVDBDI_MINI_BD + 0x8),
  6211. tr32(RCVDBDI_MINI_BD + 0xc));
  6212. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6213. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6214. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6215. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6216. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6217. val32, val32_2, val32_3, val32_4);
  6218. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6219. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6220. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6221. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6222. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6223. val32, val32_2, val32_3, val32_4);
  6224. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6225. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6226. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6227. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6228. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6229. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6230. val32, val32_2, val32_3, val32_4, val32_5);
  6231. /* SW status block */
  6232. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6233. tp->hw_status->status,
  6234. tp->hw_status->status_tag,
  6235. tp->hw_status->rx_jumbo_consumer,
  6236. tp->hw_status->rx_consumer,
  6237. tp->hw_status->rx_mini_consumer,
  6238. tp->hw_status->idx[0].rx_producer,
  6239. tp->hw_status->idx[0].tx_consumer);
  6240. /* SW statistics block */
  6241. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6242. ((u32 *)tp->hw_stats)[0],
  6243. ((u32 *)tp->hw_stats)[1],
  6244. ((u32 *)tp->hw_stats)[2],
  6245. ((u32 *)tp->hw_stats)[3]);
  6246. /* Mailboxes */
  6247. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6248. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6249. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6250. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6251. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6252. /* NIC side send descriptors. */
  6253. for (i = 0; i < 6; i++) {
  6254. unsigned long txd;
  6255. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6256. + (i * sizeof(struct tg3_tx_buffer_desc));
  6257. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6258. i,
  6259. readl(txd + 0x0), readl(txd + 0x4),
  6260. readl(txd + 0x8), readl(txd + 0xc));
  6261. }
  6262. /* NIC side RX descriptors. */
  6263. for (i = 0; i < 6; i++) {
  6264. unsigned long rxd;
  6265. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6266. + (i * sizeof(struct tg3_rx_buffer_desc));
  6267. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6268. i,
  6269. readl(rxd + 0x0), readl(rxd + 0x4),
  6270. readl(rxd + 0x8), readl(rxd + 0xc));
  6271. rxd += (4 * sizeof(u32));
  6272. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6273. i,
  6274. readl(rxd + 0x0), readl(rxd + 0x4),
  6275. readl(rxd + 0x8), readl(rxd + 0xc));
  6276. }
  6277. for (i = 0; i < 6; i++) {
  6278. unsigned long rxd;
  6279. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6280. + (i * sizeof(struct tg3_rx_buffer_desc));
  6281. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6282. i,
  6283. readl(rxd + 0x0), readl(rxd + 0x4),
  6284. readl(rxd + 0x8), readl(rxd + 0xc));
  6285. rxd += (4 * sizeof(u32));
  6286. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6287. i,
  6288. readl(rxd + 0x0), readl(rxd + 0x4),
  6289. readl(rxd + 0x8), readl(rxd + 0xc));
  6290. }
  6291. }
  6292. #endif
  6293. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6294. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6295. static int tg3_close(struct net_device *dev)
  6296. {
  6297. struct tg3 *tp = netdev_priv(dev);
  6298. cancel_work_sync(&tp->reset_task);
  6299. netif_stop_queue(dev);
  6300. del_timer_sync(&tp->timer);
  6301. tg3_full_lock(tp, 1);
  6302. #if 0
  6303. tg3_dump_state(tp);
  6304. #endif
  6305. tg3_disable_ints(tp);
  6306. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6307. tg3_free_rings(tp);
  6308. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6309. tg3_full_unlock(tp);
  6310. free_irq(tp->pdev->irq, dev);
  6311. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6312. pci_disable_msi(tp->pdev);
  6313. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6314. }
  6315. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6316. sizeof(tp->net_stats_prev));
  6317. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6318. sizeof(tp->estats_prev));
  6319. tg3_free_consistent(tp);
  6320. tg3_set_power_state(tp, PCI_D3hot);
  6321. netif_carrier_off(tp->dev);
  6322. return 0;
  6323. }
  6324. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6325. {
  6326. unsigned long ret;
  6327. #if (BITS_PER_LONG == 32)
  6328. ret = val->low;
  6329. #else
  6330. ret = ((u64)val->high << 32) | ((u64)val->low);
  6331. #endif
  6332. return ret;
  6333. }
  6334. static unsigned long calc_crc_errors(struct tg3 *tp)
  6335. {
  6336. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6337. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6338. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6340. u32 val;
  6341. spin_lock_bh(&tp->lock);
  6342. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6343. tg3_writephy(tp, MII_TG3_TEST1,
  6344. val | MII_TG3_TEST1_CRC_EN);
  6345. tg3_readphy(tp, 0x14, &val);
  6346. } else
  6347. val = 0;
  6348. spin_unlock_bh(&tp->lock);
  6349. tp->phy_crc_errors += val;
  6350. return tp->phy_crc_errors;
  6351. }
  6352. return get_stat64(&hw_stats->rx_fcs_errors);
  6353. }
  6354. #define ESTAT_ADD(member) \
  6355. estats->member = old_estats->member + \
  6356. get_stat64(&hw_stats->member)
  6357. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6358. {
  6359. struct tg3_ethtool_stats *estats = &tp->estats;
  6360. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6361. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6362. if (!hw_stats)
  6363. return old_estats;
  6364. ESTAT_ADD(rx_octets);
  6365. ESTAT_ADD(rx_fragments);
  6366. ESTAT_ADD(rx_ucast_packets);
  6367. ESTAT_ADD(rx_mcast_packets);
  6368. ESTAT_ADD(rx_bcast_packets);
  6369. ESTAT_ADD(rx_fcs_errors);
  6370. ESTAT_ADD(rx_align_errors);
  6371. ESTAT_ADD(rx_xon_pause_rcvd);
  6372. ESTAT_ADD(rx_xoff_pause_rcvd);
  6373. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6374. ESTAT_ADD(rx_xoff_entered);
  6375. ESTAT_ADD(rx_frame_too_long_errors);
  6376. ESTAT_ADD(rx_jabbers);
  6377. ESTAT_ADD(rx_undersize_packets);
  6378. ESTAT_ADD(rx_in_length_errors);
  6379. ESTAT_ADD(rx_out_length_errors);
  6380. ESTAT_ADD(rx_64_or_less_octet_packets);
  6381. ESTAT_ADD(rx_65_to_127_octet_packets);
  6382. ESTAT_ADD(rx_128_to_255_octet_packets);
  6383. ESTAT_ADD(rx_256_to_511_octet_packets);
  6384. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6385. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6386. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6387. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6388. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6389. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6390. ESTAT_ADD(tx_octets);
  6391. ESTAT_ADD(tx_collisions);
  6392. ESTAT_ADD(tx_xon_sent);
  6393. ESTAT_ADD(tx_xoff_sent);
  6394. ESTAT_ADD(tx_flow_control);
  6395. ESTAT_ADD(tx_mac_errors);
  6396. ESTAT_ADD(tx_single_collisions);
  6397. ESTAT_ADD(tx_mult_collisions);
  6398. ESTAT_ADD(tx_deferred);
  6399. ESTAT_ADD(tx_excessive_collisions);
  6400. ESTAT_ADD(tx_late_collisions);
  6401. ESTAT_ADD(tx_collide_2times);
  6402. ESTAT_ADD(tx_collide_3times);
  6403. ESTAT_ADD(tx_collide_4times);
  6404. ESTAT_ADD(tx_collide_5times);
  6405. ESTAT_ADD(tx_collide_6times);
  6406. ESTAT_ADD(tx_collide_7times);
  6407. ESTAT_ADD(tx_collide_8times);
  6408. ESTAT_ADD(tx_collide_9times);
  6409. ESTAT_ADD(tx_collide_10times);
  6410. ESTAT_ADD(tx_collide_11times);
  6411. ESTAT_ADD(tx_collide_12times);
  6412. ESTAT_ADD(tx_collide_13times);
  6413. ESTAT_ADD(tx_collide_14times);
  6414. ESTAT_ADD(tx_collide_15times);
  6415. ESTAT_ADD(tx_ucast_packets);
  6416. ESTAT_ADD(tx_mcast_packets);
  6417. ESTAT_ADD(tx_bcast_packets);
  6418. ESTAT_ADD(tx_carrier_sense_errors);
  6419. ESTAT_ADD(tx_discards);
  6420. ESTAT_ADD(tx_errors);
  6421. ESTAT_ADD(dma_writeq_full);
  6422. ESTAT_ADD(dma_write_prioq_full);
  6423. ESTAT_ADD(rxbds_empty);
  6424. ESTAT_ADD(rx_discards);
  6425. ESTAT_ADD(rx_errors);
  6426. ESTAT_ADD(rx_threshold_hit);
  6427. ESTAT_ADD(dma_readq_full);
  6428. ESTAT_ADD(dma_read_prioq_full);
  6429. ESTAT_ADD(tx_comp_queue_full);
  6430. ESTAT_ADD(ring_set_send_prod_index);
  6431. ESTAT_ADD(ring_status_update);
  6432. ESTAT_ADD(nic_irqs);
  6433. ESTAT_ADD(nic_avoided_irqs);
  6434. ESTAT_ADD(nic_tx_threshold_hit);
  6435. return estats;
  6436. }
  6437. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6438. {
  6439. struct tg3 *tp = netdev_priv(dev);
  6440. struct net_device_stats *stats = &tp->net_stats;
  6441. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6442. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6443. if (!hw_stats)
  6444. return old_stats;
  6445. stats->rx_packets = old_stats->rx_packets +
  6446. get_stat64(&hw_stats->rx_ucast_packets) +
  6447. get_stat64(&hw_stats->rx_mcast_packets) +
  6448. get_stat64(&hw_stats->rx_bcast_packets);
  6449. stats->tx_packets = old_stats->tx_packets +
  6450. get_stat64(&hw_stats->tx_ucast_packets) +
  6451. get_stat64(&hw_stats->tx_mcast_packets) +
  6452. get_stat64(&hw_stats->tx_bcast_packets);
  6453. stats->rx_bytes = old_stats->rx_bytes +
  6454. get_stat64(&hw_stats->rx_octets);
  6455. stats->tx_bytes = old_stats->tx_bytes +
  6456. get_stat64(&hw_stats->tx_octets);
  6457. stats->rx_errors = old_stats->rx_errors +
  6458. get_stat64(&hw_stats->rx_errors);
  6459. stats->tx_errors = old_stats->tx_errors +
  6460. get_stat64(&hw_stats->tx_errors) +
  6461. get_stat64(&hw_stats->tx_mac_errors) +
  6462. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6463. get_stat64(&hw_stats->tx_discards);
  6464. stats->multicast = old_stats->multicast +
  6465. get_stat64(&hw_stats->rx_mcast_packets);
  6466. stats->collisions = old_stats->collisions +
  6467. get_stat64(&hw_stats->tx_collisions);
  6468. stats->rx_length_errors = old_stats->rx_length_errors +
  6469. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6470. get_stat64(&hw_stats->rx_undersize_packets);
  6471. stats->rx_over_errors = old_stats->rx_over_errors +
  6472. get_stat64(&hw_stats->rxbds_empty);
  6473. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6474. get_stat64(&hw_stats->rx_align_errors);
  6475. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6476. get_stat64(&hw_stats->tx_discards);
  6477. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6478. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6479. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6480. calc_crc_errors(tp);
  6481. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6482. get_stat64(&hw_stats->rx_discards);
  6483. return stats;
  6484. }
  6485. static inline u32 calc_crc(unsigned char *buf, int len)
  6486. {
  6487. u32 reg;
  6488. u32 tmp;
  6489. int j, k;
  6490. reg = 0xffffffff;
  6491. for (j = 0; j < len; j++) {
  6492. reg ^= buf[j];
  6493. for (k = 0; k < 8; k++) {
  6494. tmp = reg & 0x01;
  6495. reg >>= 1;
  6496. if (tmp) {
  6497. reg ^= 0xedb88320;
  6498. }
  6499. }
  6500. }
  6501. return ~reg;
  6502. }
  6503. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6504. {
  6505. /* accept or reject all multicast frames */
  6506. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6507. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6508. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6509. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6510. }
  6511. static void __tg3_set_rx_mode(struct net_device *dev)
  6512. {
  6513. struct tg3 *tp = netdev_priv(dev);
  6514. u32 rx_mode;
  6515. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6516. RX_MODE_KEEP_VLAN_TAG);
  6517. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6518. * flag clear.
  6519. */
  6520. #if TG3_VLAN_TAG_USED
  6521. if (!tp->vlgrp &&
  6522. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6523. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6524. #else
  6525. /* By definition, VLAN is disabled always in this
  6526. * case.
  6527. */
  6528. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6529. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6530. #endif
  6531. if (dev->flags & IFF_PROMISC) {
  6532. /* Promiscuous mode. */
  6533. rx_mode |= RX_MODE_PROMISC;
  6534. } else if (dev->flags & IFF_ALLMULTI) {
  6535. /* Accept all multicast. */
  6536. tg3_set_multi (tp, 1);
  6537. } else if (dev->mc_count < 1) {
  6538. /* Reject all multicast. */
  6539. tg3_set_multi (tp, 0);
  6540. } else {
  6541. /* Accept one or more multicast(s). */
  6542. struct dev_mc_list *mclist;
  6543. unsigned int i;
  6544. u32 mc_filter[4] = { 0, };
  6545. u32 regidx;
  6546. u32 bit;
  6547. u32 crc;
  6548. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6549. i++, mclist = mclist->next) {
  6550. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6551. bit = ~crc & 0x7f;
  6552. regidx = (bit & 0x60) >> 5;
  6553. bit &= 0x1f;
  6554. mc_filter[regidx] |= (1 << bit);
  6555. }
  6556. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6557. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6558. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6559. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6560. }
  6561. if (rx_mode != tp->rx_mode) {
  6562. tp->rx_mode = rx_mode;
  6563. tw32_f(MAC_RX_MODE, rx_mode);
  6564. udelay(10);
  6565. }
  6566. }
  6567. static void tg3_set_rx_mode(struct net_device *dev)
  6568. {
  6569. struct tg3 *tp = netdev_priv(dev);
  6570. if (!netif_running(dev))
  6571. return;
  6572. tg3_full_lock(tp, 0);
  6573. __tg3_set_rx_mode(dev);
  6574. tg3_full_unlock(tp);
  6575. }
  6576. #define TG3_REGDUMP_LEN (32 * 1024)
  6577. static int tg3_get_regs_len(struct net_device *dev)
  6578. {
  6579. return TG3_REGDUMP_LEN;
  6580. }
  6581. static void tg3_get_regs(struct net_device *dev,
  6582. struct ethtool_regs *regs, void *_p)
  6583. {
  6584. u32 *p = _p;
  6585. struct tg3 *tp = netdev_priv(dev);
  6586. u8 *orig_p = _p;
  6587. int i;
  6588. regs->version = 0;
  6589. memset(p, 0, TG3_REGDUMP_LEN);
  6590. if (tp->link_config.phy_is_low_power)
  6591. return;
  6592. tg3_full_lock(tp, 0);
  6593. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6594. #define GET_REG32_LOOP(base,len) \
  6595. do { p = (u32 *)(orig_p + (base)); \
  6596. for (i = 0; i < len; i += 4) \
  6597. __GET_REG32((base) + i); \
  6598. } while (0)
  6599. #define GET_REG32_1(reg) \
  6600. do { p = (u32 *)(orig_p + (reg)); \
  6601. __GET_REG32((reg)); \
  6602. } while (0)
  6603. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6604. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6605. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6606. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6607. GET_REG32_1(SNDDATAC_MODE);
  6608. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6609. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6610. GET_REG32_1(SNDBDC_MODE);
  6611. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6612. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6613. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6614. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6615. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6616. GET_REG32_1(RCVDCC_MODE);
  6617. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6618. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6619. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6620. GET_REG32_1(MBFREE_MODE);
  6621. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6622. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6623. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6624. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6625. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6626. GET_REG32_1(RX_CPU_MODE);
  6627. GET_REG32_1(RX_CPU_STATE);
  6628. GET_REG32_1(RX_CPU_PGMCTR);
  6629. GET_REG32_1(RX_CPU_HWBKPT);
  6630. GET_REG32_1(TX_CPU_MODE);
  6631. GET_REG32_1(TX_CPU_STATE);
  6632. GET_REG32_1(TX_CPU_PGMCTR);
  6633. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6634. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6635. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6636. GET_REG32_1(DMAC_MODE);
  6637. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6638. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6639. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6640. #undef __GET_REG32
  6641. #undef GET_REG32_LOOP
  6642. #undef GET_REG32_1
  6643. tg3_full_unlock(tp);
  6644. }
  6645. static int tg3_get_eeprom_len(struct net_device *dev)
  6646. {
  6647. struct tg3 *tp = netdev_priv(dev);
  6648. return tp->nvram_size;
  6649. }
  6650. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6651. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6652. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6653. {
  6654. struct tg3 *tp = netdev_priv(dev);
  6655. int ret;
  6656. u8 *pd;
  6657. u32 i, offset, len, val, b_offset, b_count;
  6658. if (tp->link_config.phy_is_low_power)
  6659. return -EAGAIN;
  6660. offset = eeprom->offset;
  6661. len = eeprom->len;
  6662. eeprom->len = 0;
  6663. eeprom->magic = TG3_EEPROM_MAGIC;
  6664. if (offset & 3) {
  6665. /* adjustments to start on required 4 byte boundary */
  6666. b_offset = offset & 3;
  6667. b_count = 4 - b_offset;
  6668. if (b_count > len) {
  6669. /* i.e. offset=1 len=2 */
  6670. b_count = len;
  6671. }
  6672. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6673. if (ret)
  6674. return ret;
  6675. val = cpu_to_le32(val);
  6676. memcpy(data, ((char*)&val) + b_offset, b_count);
  6677. len -= b_count;
  6678. offset += b_count;
  6679. eeprom->len += b_count;
  6680. }
  6681. /* read bytes upto the last 4 byte boundary */
  6682. pd = &data[eeprom->len];
  6683. for (i = 0; i < (len - (len & 3)); i += 4) {
  6684. ret = tg3_nvram_read(tp, offset + i, &val);
  6685. if (ret) {
  6686. eeprom->len += i;
  6687. return ret;
  6688. }
  6689. val = cpu_to_le32(val);
  6690. memcpy(pd + i, &val, 4);
  6691. }
  6692. eeprom->len += i;
  6693. if (len & 3) {
  6694. /* read last bytes not ending on 4 byte boundary */
  6695. pd = &data[eeprom->len];
  6696. b_count = len & 3;
  6697. b_offset = offset + len - b_count;
  6698. ret = tg3_nvram_read(tp, b_offset, &val);
  6699. if (ret)
  6700. return ret;
  6701. val = cpu_to_le32(val);
  6702. memcpy(pd, ((char*)&val), b_count);
  6703. eeprom->len += b_count;
  6704. }
  6705. return 0;
  6706. }
  6707. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6708. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6709. {
  6710. struct tg3 *tp = netdev_priv(dev);
  6711. int ret;
  6712. u32 offset, len, b_offset, odd_len, start, end;
  6713. u8 *buf;
  6714. if (tp->link_config.phy_is_low_power)
  6715. return -EAGAIN;
  6716. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6717. return -EINVAL;
  6718. offset = eeprom->offset;
  6719. len = eeprom->len;
  6720. if ((b_offset = (offset & 3))) {
  6721. /* adjustments to start on required 4 byte boundary */
  6722. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6723. if (ret)
  6724. return ret;
  6725. start = cpu_to_le32(start);
  6726. len += b_offset;
  6727. offset &= ~3;
  6728. if (len < 4)
  6729. len = 4;
  6730. }
  6731. odd_len = 0;
  6732. if (len & 3) {
  6733. /* adjustments to end on required 4 byte boundary */
  6734. odd_len = 1;
  6735. len = (len + 3) & ~3;
  6736. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6737. if (ret)
  6738. return ret;
  6739. end = cpu_to_le32(end);
  6740. }
  6741. buf = data;
  6742. if (b_offset || odd_len) {
  6743. buf = kmalloc(len, GFP_KERNEL);
  6744. if (buf == 0)
  6745. return -ENOMEM;
  6746. if (b_offset)
  6747. memcpy(buf, &start, 4);
  6748. if (odd_len)
  6749. memcpy(buf+len-4, &end, 4);
  6750. memcpy(buf + b_offset, data, eeprom->len);
  6751. }
  6752. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6753. if (buf != data)
  6754. kfree(buf);
  6755. return ret;
  6756. }
  6757. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6758. {
  6759. struct tg3 *tp = netdev_priv(dev);
  6760. cmd->supported = (SUPPORTED_Autoneg);
  6761. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6762. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6763. SUPPORTED_1000baseT_Full);
  6764. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  6765. cmd->supported |= (SUPPORTED_100baseT_Half |
  6766. SUPPORTED_100baseT_Full |
  6767. SUPPORTED_10baseT_Half |
  6768. SUPPORTED_10baseT_Full |
  6769. SUPPORTED_MII);
  6770. cmd->port = PORT_TP;
  6771. } else {
  6772. cmd->supported |= SUPPORTED_FIBRE;
  6773. cmd->port = PORT_FIBRE;
  6774. }
  6775. cmd->advertising = tp->link_config.advertising;
  6776. if (netif_running(dev)) {
  6777. cmd->speed = tp->link_config.active_speed;
  6778. cmd->duplex = tp->link_config.active_duplex;
  6779. }
  6780. cmd->phy_address = PHY_ADDR;
  6781. cmd->transceiver = 0;
  6782. cmd->autoneg = tp->link_config.autoneg;
  6783. cmd->maxtxpkt = 0;
  6784. cmd->maxrxpkt = 0;
  6785. return 0;
  6786. }
  6787. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6788. {
  6789. struct tg3 *tp = netdev_priv(dev);
  6790. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  6791. /* These are the only valid advertisement bits allowed. */
  6792. if (cmd->autoneg == AUTONEG_ENABLE &&
  6793. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6794. ADVERTISED_1000baseT_Full |
  6795. ADVERTISED_Autoneg |
  6796. ADVERTISED_FIBRE)))
  6797. return -EINVAL;
  6798. /* Fiber can only do SPEED_1000. */
  6799. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6800. (cmd->speed != SPEED_1000))
  6801. return -EINVAL;
  6802. /* Copper cannot force SPEED_1000. */
  6803. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6804. (cmd->speed == SPEED_1000))
  6805. return -EINVAL;
  6806. else if ((cmd->speed == SPEED_1000) &&
  6807. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  6808. return -EINVAL;
  6809. tg3_full_lock(tp, 0);
  6810. tp->link_config.autoneg = cmd->autoneg;
  6811. if (cmd->autoneg == AUTONEG_ENABLE) {
  6812. tp->link_config.advertising = cmd->advertising;
  6813. tp->link_config.speed = SPEED_INVALID;
  6814. tp->link_config.duplex = DUPLEX_INVALID;
  6815. } else {
  6816. tp->link_config.advertising = 0;
  6817. tp->link_config.speed = cmd->speed;
  6818. tp->link_config.duplex = cmd->duplex;
  6819. }
  6820. tp->link_config.orig_speed = tp->link_config.speed;
  6821. tp->link_config.orig_duplex = tp->link_config.duplex;
  6822. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  6823. if (netif_running(dev))
  6824. tg3_setup_phy(tp, 1);
  6825. tg3_full_unlock(tp);
  6826. return 0;
  6827. }
  6828. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6829. {
  6830. struct tg3 *tp = netdev_priv(dev);
  6831. strcpy(info->driver, DRV_MODULE_NAME);
  6832. strcpy(info->version, DRV_MODULE_VERSION);
  6833. strcpy(info->fw_version, tp->fw_ver);
  6834. strcpy(info->bus_info, pci_name(tp->pdev));
  6835. }
  6836. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6837. {
  6838. struct tg3 *tp = netdev_priv(dev);
  6839. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  6840. wol->supported = WAKE_MAGIC;
  6841. else
  6842. wol->supported = 0;
  6843. wol->wolopts = 0;
  6844. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6845. wol->wolopts = WAKE_MAGIC;
  6846. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6847. }
  6848. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6849. {
  6850. struct tg3 *tp = netdev_priv(dev);
  6851. if (wol->wolopts & ~WAKE_MAGIC)
  6852. return -EINVAL;
  6853. if ((wol->wolopts & WAKE_MAGIC) &&
  6854. !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
  6855. return -EINVAL;
  6856. spin_lock_bh(&tp->lock);
  6857. if (wol->wolopts & WAKE_MAGIC)
  6858. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6859. else
  6860. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6861. spin_unlock_bh(&tp->lock);
  6862. return 0;
  6863. }
  6864. static u32 tg3_get_msglevel(struct net_device *dev)
  6865. {
  6866. struct tg3 *tp = netdev_priv(dev);
  6867. return tp->msg_enable;
  6868. }
  6869. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6870. {
  6871. struct tg3 *tp = netdev_priv(dev);
  6872. tp->msg_enable = value;
  6873. }
  6874. static int tg3_set_tso(struct net_device *dev, u32 value)
  6875. {
  6876. struct tg3 *tp = netdev_priv(dev);
  6877. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6878. if (value)
  6879. return -EINVAL;
  6880. return 0;
  6881. }
  6882. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  6883. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  6884. if (value)
  6885. dev->features |= NETIF_F_TSO6;
  6886. else
  6887. dev->features &= ~NETIF_F_TSO6;
  6888. }
  6889. return ethtool_op_set_tso(dev, value);
  6890. }
  6891. static int tg3_nway_reset(struct net_device *dev)
  6892. {
  6893. struct tg3 *tp = netdev_priv(dev);
  6894. u32 bmcr;
  6895. int r;
  6896. if (!netif_running(dev))
  6897. return -EAGAIN;
  6898. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6899. return -EINVAL;
  6900. spin_lock_bh(&tp->lock);
  6901. r = -EINVAL;
  6902. tg3_readphy(tp, MII_BMCR, &bmcr);
  6903. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6904. ((bmcr & BMCR_ANENABLE) ||
  6905. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6906. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6907. BMCR_ANENABLE);
  6908. r = 0;
  6909. }
  6910. spin_unlock_bh(&tp->lock);
  6911. return r;
  6912. }
  6913. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6914. {
  6915. struct tg3 *tp = netdev_priv(dev);
  6916. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6917. ering->rx_mini_max_pending = 0;
  6918. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6919. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6920. else
  6921. ering->rx_jumbo_max_pending = 0;
  6922. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  6923. ering->rx_pending = tp->rx_pending;
  6924. ering->rx_mini_pending = 0;
  6925. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6926. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6927. else
  6928. ering->rx_jumbo_pending = 0;
  6929. ering->tx_pending = tp->tx_pending;
  6930. }
  6931. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6932. {
  6933. struct tg3 *tp = netdev_priv(dev);
  6934. int irq_sync = 0, err = 0;
  6935. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6936. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6937. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  6938. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  6939. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  6940. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  6941. return -EINVAL;
  6942. if (netif_running(dev)) {
  6943. tg3_netif_stop(tp);
  6944. irq_sync = 1;
  6945. }
  6946. tg3_full_lock(tp, irq_sync);
  6947. tp->rx_pending = ering->rx_pending;
  6948. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6949. tp->rx_pending > 63)
  6950. tp->rx_pending = 63;
  6951. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6952. tp->tx_pending = ering->tx_pending;
  6953. if (netif_running(dev)) {
  6954. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6955. err = tg3_restart_hw(tp, 1);
  6956. if (!err)
  6957. tg3_netif_start(tp);
  6958. }
  6959. tg3_full_unlock(tp);
  6960. return err;
  6961. }
  6962. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6963. {
  6964. struct tg3 *tp = netdev_priv(dev);
  6965. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6966. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6967. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6968. }
  6969. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6970. {
  6971. struct tg3 *tp = netdev_priv(dev);
  6972. int irq_sync = 0, err = 0;
  6973. if (netif_running(dev)) {
  6974. tg3_netif_stop(tp);
  6975. irq_sync = 1;
  6976. }
  6977. tg3_full_lock(tp, irq_sync);
  6978. if (epause->autoneg)
  6979. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6980. else
  6981. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6982. if (epause->rx_pause)
  6983. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6984. else
  6985. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6986. if (epause->tx_pause)
  6987. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6988. else
  6989. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6990. if (netif_running(dev)) {
  6991. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6992. err = tg3_restart_hw(tp, 1);
  6993. if (!err)
  6994. tg3_netif_start(tp);
  6995. }
  6996. tg3_full_unlock(tp);
  6997. return err;
  6998. }
  6999. static u32 tg3_get_rx_csum(struct net_device *dev)
  7000. {
  7001. struct tg3 *tp = netdev_priv(dev);
  7002. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7003. }
  7004. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7005. {
  7006. struct tg3 *tp = netdev_priv(dev);
  7007. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7008. if (data != 0)
  7009. return -EINVAL;
  7010. return 0;
  7011. }
  7012. spin_lock_bh(&tp->lock);
  7013. if (data)
  7014. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7015. else
  7016. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7017. spin_unlock_bh(&tp->lock);
  7018. return 0;
  7019. }
  7020. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7021. {
  7022. struct tg3 *tp = netdev_priv(dev);
  7023. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7024. if (data != 0)
  7025. return -EINVAL;
  7026. return 0;
  7027. }
  7028. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7029. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7030. ethtool_op_set_tx_hw_csum(dev, data);
  7031. else
  7032. ethtool_op_set_tx_csum(dev, data);
  7033. return 0;
  7034. }
  7035. static int tg3_get_stats_count (struct net_device *dev)
  7036. {
  7037. return TG3_NUM_STATS;
  7038. }
  7039. static int tg3_get_test_count (struct net_device *dev)
  7040. {
  7041. return TG3_NUM_TEST;
  7042. }
  7043. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7044. {
  7045. switch (stringset) {
  7046. case ETH_SS_STATS:
  7047. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7048. break;
  7049. case ETH_SS_TEST:
  7050. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7051. break;
  7052. default:
  7053. WARN_ON(1); /* we need a WARN() */
  7054. break;
  7055. }
  7056. }
  7057. static int tg3_phys_id(struct net_device *dev, u32 data)
  7058. {
  7059. struct tg3 *tp = netdev_priv(dev);
  7060. int i;
  7061. if (!netif_running(tp->dev))
  7062. return -EAGAIN;
  7063. if (data == 0)
  7064. data = 2;
  7065. for (i = 0; i < (data * 2); i++) {
  7066. if ((i % 2) == 0)
  7067. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7068. LED_CTRL_1000MBPS_ON |
  7069. LED_CTRL_100MBPS_ON |
  7070. LED_CTRL_10MBPS_ON |
  7071. LED_CTRL_TRAFFIC_OVERRIDE |
  7072. LED_CTRL_TRAFFIC_BLINK |
  7073. LED_CTRL_TRAFFIC_LED);
  7074. else
  7075. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7076. LED_CTRL_TRAFFIC_OVERRIDE);
  7077. if (msleep_interruptible(500))
  7078. break;
  7079. }
  7080. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7081. return 0;
  7082. }
  7083. static void tg3_get_ethtool_stats (struct net_device *dev,
  7084. struct ethtool_stats *estats, u64 *tmp_stats)
  7085. {
  7086. struct tg3 *tp = netdev_priv(dev);
  7087. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7088. }
  7089. #define NVRAM_TEST_SIZE 0x100
  7090. #define NVRAM_SELFBOOT_FORMAT1_SIZE 0x14
  7091. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7092. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7093. static int tg3_test_nvram(struct tg3 *tp)
  7094. {
  7095. u32 *buf, csum, magic;
  7096. int i, j, err = 0, size;
  7097. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7098. return -EIO;
  7099. if (magic == TG3_EEPROM_MAGIC)
  7100. size = NVRAM_TEST_SIZE;
  7101. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7102. if ((magic & 0xe00000) == 0x200000)
  7103. size = NVRAM_SELFBOOT_FORMAT1_SIZE;
  7104. else
  7105. return 0;
  7106. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7107. size = NVRAM_SELFBOOT_HW_SIZE;
  7108. else
  7109. return -EIO;
  7110. buf = kmalloc(size, GFP_KERNEL);
  7111. if (buf == NULL)
  7112. return -ENOMEM;
  7113. err = -EIO;
  7114. for (i = 0, j = 0; i < size; i += 4, j++) {
  7115. u32 val;
  7116. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  7117. break;
  7118. buf[j] = cpu_to_le32(val);
  7119. }
  7120. if (i < size)
  7121. goto out;
  7122. /* Selfboot format */
  7123. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_FW_MSK) ==
  7124. TG3_EEPROM_MAGIC_FW) {
  7125. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7126. for (i = 0; i < size; i++)
  7127. csum8 += buf8[i];
  7128. if (csum8 == 0) {
  7129. err = 0;
  7130. goto out;
  7131. }
  7132. err = -EIO;
  7133. goto out;
  7134. }
  7135. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_HW_MSK) ==
  7136. TG3_EEPROM_MAGIC_HW) {
  7137. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7138. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7139. u8 *buf8 = (u8 *) buf;
  7140. int j, k;
  7141. /* Separate the parity bits and the data bytes. */
  7142. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7143. if ((i == 0) || (i == 8)) {
  7144. int l;
  7145. u8 msk;
  7146. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7147. parity[k++] = buf8[i] & msk;
  7148. i++;
  7149. }
  7150. else if (i == 16) {
  7151. int l;
  7152. u8 msk;
  7153. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7154. parity[k++] = buf8[i] & msk;
  7155. i++;
  7156. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7157. parity[k++] = buf8[i] & msk;
  7158. i++;
  7159. }
  7160. data[j++] = buf8[i];
  7161. }
  7162. err = -EIO;
  7163. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7164. u8 hw8 = hweight8(data[i]);
  7165. if ((hw8 & 0x1) && parity[i])
  7166. goto out;
  7167. else if (!(hw8 & 0x1) && !parity[i])
  7168. goto out;
  7169. }
  7170. err = 0;
  7171. goto out;
  7172. }
  7173. /* Bootstrap checksum at offset 0x10 */
  7174. csum = calc_crc((unsigned char *) buf, 0x10);
  7175. if(csum != cpu_to_le32(buf[0x10/4]))
  7176. goto out;
  7177. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7178. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7179. if (csum != cpu_to_le32(buf[0xfc/4]))
  7180. goto out;
  7181. err = 0;
  7182. out:
  7183. kfree(buf);
  7184. return err;
  7185. }
  7186. #define TG3_SERDES_TIMEOUT_SEC 2
  7187. #define TG3_COPPER_TIMEOUT_SEC 6
  7188. static int tg3_test_link(struct tg3 *tp)
  7189. {
  7190. int i, max;
  7191. if (!netif_running(tp->dev))
  7192. return -ENODEV;
  7193. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7194. max = TG3_SERDES_TIMEOUT_SEC;
  7195. else
  7196. max = TG3_COPPER_TIMEOUT_SEC;
  7197. for (i = 0; i < max; i++) {
  7198. if (netif_carrier_ok(tp->dev))
  7199. return 0;
  7200. if (msleep_interruptible(1000))
  7201. break;
  7202. }
  7203. return -EIO;
  7204. }
  7205. /* Only test the commonly used registers */
  7206. static int tg3_test_registers(struct tg3 *tp)
  7207. {
  7208. int i, is_5705, is_5750;
  7209. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7210. static struct {
  7211. u16 offset;
  7212. u16 flags;
  7213. #define TG3_FL_5705 0x1
  7214. #define TG3_FL_NOT_5705 0x2
  7215. #define TG3_FL_NOT_5788 0x4
  7216. #define TG3_FL_NOT_5750 0x8
  7217. u32 read_mask;
  7218. u32 write_mask;
  7219. } reg_tbl[] = {
  7220. /* MAC Control Registers */
  7221. { MAC_MODE, TG3_FL_NOT_5705,
  7222. 0x00000000, 0x00ef6f8c },
  7223. { MAC_MODE, TG3_FL_5705,
  7224. 0x00000000, 0x01ef6b8c },
  7225. { MAC_STATUS, TG3_FL_NOT_5705,
  7226. 0x03800107, 0x00000000 },
  7227. { MAC_STATUS, TG3_FL_5705,
  7228. 0x03800100, 0x00000000 },
  7229. { MAC_ADDR_0_HIGH, 0x0000,
  7230. 0x00000000, 0x0000ffff },
  7231. { MAC_ADDR_0_LOW, 0x0000,
  7232. 0x00000000, 0xffffffff },
  7233. { MAC_RX_MTU_SIZE, 0x0000,
  7234. 0x00000000, 0x0000ffff },
  7235. { MAC_TX_MODE, 0x0000,
  7236. 0x00000000, 0x00000070 },
  7237. { MAC_TX_LENGTHS, 0x0000,
  7238. 0x00000000, 0x00003fff },
  7239. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7240. 0x00000000, 0x000007fc },
  7241. { MAC_RX_MODE, TG3_FL_5705,
  7242. 0x00000000, 0x000007dc },
  7243. { MAC_HASH_REG_0, 0x0000,
  7244. 0x00000000, 0xffffffff },
  7245. { MAC_HASH_REG_1, 0x0000,
  7246. 0x00000000, 0xffffffff },
  7247. { MAC_HASH_REG_2, 0x0000,
  7248. 0x00000000, 0xffffffff },
  7249. { MAC_HASH_REG_3, 0x0000,
  7250. 0x00000000, 0xffffffff },
  7251. /* Receive Data and Receive BD Initiator Control Registers. */
  7252. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7253. 0x00000000, 0xffffffff },
  7254. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7255. 0x00000000, 0xffffffff },
  7256. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7257. 0x00000000, 0x00000003 },
  7258. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7259. 0x00000000, 0xffffffff },
  7260. { RCVDBDI_STD_BD+0, 0x0000,
  7261. 0x00000000, 0xffffffff },
  7262. { RCVDBDI_STD_BD+4, 0x0000,
  7263. 0x00000000, 0xffffffff },
  7264. { RCVDBDI_STD_BD+8, 0x0000,
  7265. 0x00000000, 0xffff0002 },
  7266. { RCVDBDI_STD_BD+0xc, 0x0000,
  7267. 0x00000000, 0xffffffff },
  7268. /* Receive BD Initiator Control Registers. */
  7269. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7270. 0x00000000, 0xffffffff },
  7271. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7272. 0x00000000, 0x000003ff },
  7273. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7274. 0x00000000, 0xffffffff },
  7275. /* Host Coalescing Control Registers. */
  7276. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7277. 0x00000000, 0x00000004 },
  7278. { HOSTCC_MODE, TG3_FL_5705,
  7279. 0x00000000, 0x000000f6 },
  7280. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7281. 0x00000000, 0xffffffff },
  7282. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7283. 0x00000000, 0x000003ff },
  7284. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7285. 0x00000000, 0xffffffff },
  7286. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7287. 0x00000000, 0x000003ff },
  7288. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7289. 0x00000000, 0xffffffff },
  7290. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7291. 0x00000000, 0x000000ff },
  7292. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7293. 0x00000000, 0xffffffff },
  7294. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7295. 0x00000000, 0x000000ff },
  7296. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7297. 0x00000000, 0xffffffff },
  7298. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7299. 0x00000000, 0xffffffff },
  7300. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7301. 0x00000000, 0xffffffff },
  7302. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7303. 0x00000000, 0x000000ff },
  7304. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7305. 0x00000000, 0xffffffff },
  7306. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7307. 0x00000000, 0x000000ff },
  7308. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7309. 0x00000000, 0xffffffff },
  7310. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7311. 0x00000000, 0xffffffff },
  7312. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7313. 0x00000000, 0xffffffff },
  7314. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7315. 0x00000000, 0xffffffff },
  7316. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7317. 0x00000000, 0xffffffff },
  7318. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7319. 0xffffffff, 0x00000000 },
  7320. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7321. 0xffffffff, 0x00000000 },
  7322. /* Buffer Manager Control Registers. */
  7323. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7324. 0x00000000, 0x007fff80 },
  7325. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7326. 0x00000000, 0x007fffff },
  7327. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7328. 0x00000000, 0x0000003f },
  7329. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7330. 0x00000000, 0x000001ff },
  7331. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7332. 0x00000000, 0x000001ff },
  7333. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7334. 0xffffffff, 0x00000000 },
  7335. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7336. 0xffffffff, 0x00000000 },
  7337. /* Mailbox Registers */
  7338. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7339. 0x00000000, 0x000001ff },
  7340. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7341. 0x00000000, 0x000001ff },
  7342. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7343. 0x00000000, 0x000007ff },
  7344. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7345. 0x00000000, 0x000001ff },
  7346. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7347. };
  7348. is_5705 = is_5750 = 0;
  7349. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7350. is_5705 = 1;
  7351. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7352. is_5750 = 1;
  7353. }
  7354. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7355. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7356. continue;
  7357. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7358. continue;
  7359. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7360. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7361. continue;
  7362. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7363. continue;
  7364. offset = (u32) reg_tbl[i].offset;
  7365. read_mask = reg_tbl[i].read_mask;
  7366. write_mask = reg_tbl[i].write_mask;
  7367. /* Save the original register content */
  7368. save_val = tr32(offset);
  7369. /* Determine the read-only value. */
  7370. read_val = save_val & read_mask;
  7371. /* Write zero to the register, then make sure the read-only bits
  7372. * are not changed and the read/write bits are all zeros.
  7373. */
  7374. tw32(offset, 0);
  7375. val = tr32(offset);
  7376. /* Test the read-only and read/write bits. */
  7377. if (((val & read_mask) != read_val) || (val & write_mask))
  7378. goto out;
  7379. /* Write ones to all the bits defined by RdMask and WrMask, then
  7380. * make sure the read-only bits are not changed and the
  7381. * read/write bits are all ones.
  7382. */
  7383. tw32(offset, read_mask | write_mask);
  7384. val = tr32(offset);
  7385. /* Test the read-only bits. */
  7386. if ((val & read_mask) != read_val)
  7387. goto out;
  7388. /* Test the read/write bits. */
  7389. if ((val & write_mask) != write_mask)
  7390. goto out;
  7391. tw32(offset, save_val);
  7392. }
  7393. return 0;
  7394. out:
  7395. if (netif_msg_hw(tp))
  7396. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7397. offset);
  7398. tw32(offset, save_val);
  7399. return -EIO;
  7400. }
  7401. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7402. {
  7403. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7404. int i;
  7405. u32 j;
  7406. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  7407. for (j = 0; j < len; j += 4) {
  7408. u32 val;
  7409. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7410. tg3_read_mem(tp, offset + j, &val);
  7411. if (val != test_pattern[i])
  7412. return -EIO;
  7413. }
  7414. }
  7415. return 0;
  7416. }
  7417. static int tg3_test_memory(struct tg3 *tp)
  7418. {
  7419. static struct mem_entry {
  7420. u32 offset;
  7421. u32 len;
  7422. } mem_tbl_570x[] = {
  7423. { 0x00000000, 0x00b50},
  7424. { 0x00002000, 0x1c000},
  7425. { 0xffffffff, 0x00000}
  7426. }, mem_tbl_5705[] = {
  7427. { 0x00000100, 0x0000c},
  7428. { 0x00000200, 0x00008},
  7429. { 0x00004000, 0x00800},
  7430. { 0x00006000, 0x01000},
  7431. { 0x00008000, 0x02000},
  7432. { 0x00010000, 0x0e000},
  7433. { 0xffffffff, 0x00000}
  7434. }, mem_tbl_5755[] = {
  7435. { 0x00000200, 0x00008},
  7436. { 0x00004000, 0x00800},
  7437. { 0x00006000, 0x00800},
  7438. { 0x00008000, 0x02000},
  7439. { 0x00010000, 0x0c000},
  7440. { 0xffffffff, 0x00000}
  7441. }, mem_tbl_5906[] = {
  7442. { 0x00000200, 0x00008},
  7443. { 0x00004000, 0x00400},
  7444. { 0x00006000, 0x00400},
  7445. { 0x00008000, 0x01000},
  7446. { 0x00010000, 0x01000},
  7447. { 0xffffffff, 0x00000}
  7448. };
  7449. struct mem_entry *mem_tbl;
  7450. int err = 0;
  7451. int i;
  7452. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7453. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7455. mem_tbl = mem_tbl_5755;
  7456. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7457. mem_tbl = mem_tbl_5906;
  7458. else
  7459. mem_tbl = mem_tbl_5705;
  7460. } else
  7461. mem_tbl = mem_tbl_570x;
  7462. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7463. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7464. mem_tbl[i].len)) != 0)
  7465. break;
  7466. }
  7467. return err;
  7468. }
  7469. #define TG3_MAC_LOOPBACK 0
  7470. #define TG3_PHY_LOOPBACK 1
  7471. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7472. {
  7473. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7474. u32 desc_idx;
  7475. struct sk_buff *skb, *rx_skb;
  7476. u8 *tx_data;
  7477. dma_addr_t map;
  7478. int num_pkts, tx_len, rx_len, i, err;
  7479. struct tg3_rx_buffer_desc *desc;
  7480. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7481. /* HW errata - mac loopback fails in some cases on 5780.
  7482. * Normal traffic and PHY loopback are not affected by
  7483. * errata.
  7484. */
  7485. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7486. return 0;
  7487. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7488. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY;
  7489. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7490. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7491. else
  7492. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7493. tw32(MAC_MODE, mac_mode);
  7494. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7495. u32 val;
  7496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7497. u32 phytest;
  7498. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  7499. u32 phy;
  7500. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  7501. phytest | MII_TG3_EPHY_SHADOW_EN);
  7502. if (!tg3_readphy(tp, 0x1b, &phy))
  7503. tg3_writephy(tp, 0x1b, phy & ~0x20);
  7504. if (!tg3_readphy(tp, 0x10, &phy))
  7505. tg3_writephy(tp, 0x10, phy & ~0x4000);
  7506. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  7507. }
  7508. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  7509. } else
  7510. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  7511. tg3_writephy(tp, MII_BMCR, val);
  7512. udelay(40);
  7513. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7514. MAC_MODE_LINK_POLARITY;
  7515. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7516. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  7517. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7518. } else
  7519. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7520. /* reset to prevent losing 1st rx packet intermittently */
  7521. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7522. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7523. udelay(10);
  7524. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7525. }
  7526. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7527. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7528. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7529. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7530. }
  7531. tw32(MAC_MODE, mac_mode);
  7532. }
  7533. else
  7534. return -EINVAL;
  7535. err = -EIO;
  7536. tx_len = 1514;
  7537. skb = netdev_alloc_skb(tp->dev, tx_len);
  7538. if (!skb)
  7539. return -ENOMEM;
  7540. tx_data = skb_put(skb, tx_len);
  7541. memcpy(tx_data, tp->dev->dev_addr, 6);
  7542. memset(tx_data + 6, 0x0, 8);
  7543. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7544. for (i = 14; i < tx_len; i++)
  7545. tx_data[i] = (u8) (i & 0xff);
  7546. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7547. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7548. HOSTCC_MODE_NOW);
  7549. udelay(10);
  7550. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7551. num_pkts = 0;
  7552. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7553. tp->tx_prod++;
  7554. num_pkts++;
  7555. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7556. tp->tx_prod);
  7557. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7558. udelay(10);
  7559. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  7560. for (i = 0; i < 25; i++) {
  7561. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7562. HOSTCC_MODE_NOW);
  7563. udelay(10);
  7564. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7565. rx_idx = tp->hw_status->idx[0].rx_producer;
  7566. if ((tx_idx == tp->tx_prod) &&
  7567. (rx_idx == (rx_start_idx + num_pkts)))
  7568. break;
  7569. }
  7570. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7571. dev_kfree_skb(skb);
  7572. if (tx_idx != tp->tx_prod)
  7573. goto out;
  7574. if (rx_idx != rx_start_idx + num_pkts)
  7575. goto out;
  7576. desc = &tp->rx_rcb[rx_start_idx];
  7577. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7578. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7579. if (opaque_key != RXD_OPAQUE_RING_STD)
  7580. goto out;
  7581. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7582. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7583. goto out;
  7584. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7585. if (rx_len != tx_len)
  7586. goto out;
  7587. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7588. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7589. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7590. for (i = 14; i < tx_len; i++) {
  7591. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7592. goto out;
  7593. }
  7594. err = 0;
  7595. /* tg3_free_rings will unmap and free the rx_skb */
  7596. out:
  7597. return err;
  7598. }
  7599. #define TG3_MAC_LOOPBACK_FAILED 1
  7600. #define TG3_PHY_LOOPBACK_FAILED 2
  7601. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7602. TG3_PHY_LOOPBACK_FAILED)
  7603. static int tg3_test_loopback(struct tg3 *tp)
  7604. {
  7605. int err = 0;
  7606. if (!netif_running(tp->dev))
  7607. return TG3_LOOPBACK_FAILED;
  7608. err = tg3_reset_hw(tp, 1);
  7609. if (err)
  7610. return TG3_LOOPBACK_FAILED;
  7611. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7612. err |= TG3_MAC_LOOPBACK_FAILED;
  7613. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7614. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7615. err |= TG3_PHY_LOOPBACK_FAILED;
  7616. }
  7617. return err;
  7618. }
  7619. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7620. u64 *data)
  7621. {
  7622. struct tg3 *tp = netdev_priv(dev);
  7623. if (tp->link_config.phy_is_low_power)
  7624. tg3_set_power_state(tp, PCI_D0);
  7625. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7626. if (tg3_test_nvram(tp) != 0) {
  7627. etest->flags |= ETH_TEST_FL_FAILED;
  7628. data[0] = 1;
  7629. }
  7630. if (tg3_test_link(tp) != 0) {
  7631. etest->flags |= ETH_TEST_FL_FAILED;
  7632. data[1] = 1;
  7633. }
  7634. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7635. int err, irq_sync = 0;
  7636. if (netif_running(dev)) {
  7637. tg3_netif_stop(tp);
  7638. irq_sync = 1;
  7639. }
  7640. tg3_full_lock(tp, irq_sync);
  7641. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7642. err = tg3_nvram_lock(tp);
  7643. tg3_halt_cpu(tp, RX_CPU_BASE);
  7644. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7645. tg3_halt_cpu(tp, TX_CPU_BASE);
  7646. if (!err)
  7647. tg3_nvram_unlock(tp);
  7648. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7649. tg3_phy_reset(tp);
  7650. if (tg3_test_registers(tp) != 0) {
  7651. etest->flags |= ETH_TEST_FL_FAILED;
  7652. data[2] = 1;
  7653. }
  7654. if (tg3_test_memory(tp) != 0) {
  7655. etest->flags |= ETH_TEST_FL_FAILED;
  7656. data[3] = 1;
  7657. }
  7658. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7659. etest->flags |= ETH_TEST_FL_FAILED;
  7660. tg3_full_unlock(tp);
  7661. if (tg3_test_interrupt(tp) != 0) {
  7662. etest->flags |= ETH_TEST_FL_FAILED;
  7663. data[5] = 1;
  7664. }
  7665. tg3_full_lock(tp, 0);
  7666. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7667. if (netif_running(dev)) {
  7668. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7669. if (!tg3_restart_hw(tp, 1))
  7670. tg3_netif_start(tp);
  7671. }
  7672. tg3_full_unlock(tp);
  7673. }
  7674. if (tp->link_config.phy_is_low_power)
  7675. tg3_set_power_state(tp, PCI_D3hot);
  7676. }
  7677. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7678. {
  7679. struct mii_ioctl_data *data = if_mii(ifr);
  7680. struct tg3 *tp = netdev_priv(dev);
  7681. int err;
  7682. switch(cmd) {
  7683. case SIOCGMIIPHY:
  7684. data->phy_id = PHY_ADDR;
  7685. /* fallthru */
  7686. case SIOCGMIIREG: {
  7687. u32 mii_regval;
  7688. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7689. break; /* We have no PHY */
  7690. if (tp->link_config.phy_is_low_power)
  7691. return -EAGAIN;
  7692. spin_lock_bh(&tp->lock);
  7693. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7694. spin_unlock_bh(&tp->lock);
  7695. data->val_out = mii_regval;
  7696. return err;
  7697. }
  7698. case SIOCSMIIREG:
  7699. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7700. break; /* We have no PHY */
  7701. if (!capable(CAP_NET_ADMIN))
  7702. return -EPERM;
  7703. if (tp->link_config.phy_is_low_power)
  7704. return -EAGAIN;
  7705. spin_lock_bh(&tp->lock);
  7706. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7707. spin_unlock_bh(&tp->lock);
  7708. return err;
  7709. default:
  7710. /* do nothing */
  7711. break;
  7712. }
  7713. return -EOPNOTSUPP;
  7714. }
  7715. #if TG3_VLAN_TAG_USED
  7716. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7717. {
  7718. struct tg3 *tp = netdev_priv(dev);
  7719. if (netif_running(dev))
  7720. tg3_netif_stop(tp);
  7721. tg3_full_lock(tp, 0);
  7722. tp->vlgrp = grp;
  7723. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  7724. __tg3_set_rx_mode(dev);
  7725. tg3_full_unlock(tp);
  7726. if (netif_running(dev))
  7727. tg3_netif_start(tp);
  7728. }
  7729. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  7730. {
  7731. struct tg3 *tp = netdev_priv(dev);
  7732. if (netif_running(dev))
  7733. tg3_netif_stop(tp);
  7734. tg3_full_lock(tp, 0);
  7735. vlan_group_set_device(tp->vlgrp, vid, NULL);
  7736. tg3_full_unlock(tp);
  7737. if (netif_running(dev))
  7738. tg3_netif_start(tp);
  7739. }
  7740. #endif
  7741. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7742. {
  7743. struct tg3 *tp = netdev_priv(dev);
  7744. memcpy(ec, &tp->coal, sizeof(*ec));
  7745. return 0;
  7746. }
  7747. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7748. {
  7749. struct tg3 *tp = netdev_priv(dev);
  7750. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7751. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7752. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7753. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7754. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7755. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7756. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7757. }
  7758. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7759. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7760. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7761. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7762. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7763. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7764. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7765. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7766. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7767. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7768. return -EINVAL;
  7769. /* No rx interrupts will be generated if both are zero */
  7770. if ((ec->rx_coalesce_usecs == 0) &&
  7771. (ec->rx_max_coalesced_frames == 0))
  7772. return -EINVAL;
  7773. /* No tx interrupts will be generated if both are zero */
  7774. if ((ec->tx_coalesce_usecs == 0) &&
  7775. (ec->tx_max_coalesced_frames == 0))
  7776. return -EINVAL;
  7777. /* Only copy relevant parameters, ignore all others. */
  7778. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7779. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7780. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7781. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7782. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7783. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7784. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7785. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7786. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7787. if (netif_running(dev)) {
  7788. tg3_full_lock(tp, 0);
  7789. __tg3_set_coalesce(tp, &tp->coal);
  7790. tg3_full_unlock(tp);
  7791. }
  7792. return 0;
  7793. }
  7794. static const struct ethtool_ops tg3_ethtool_ops = {
  7795. .get_settings = tg3_get_settings,
  7796. .set_settings = tg3_set_settings,
  7797. .get_drvinfo = tg3_get_drvinfo,
  7798. .get_regs_len = tg3_get_regs_len,
  7799. .get_regs = tg3_get_regs,
  7800. .get_wol = tg3_get_wol,
  7801. .set_wol = tg3_set_wol,
  7802. .get_msglevel = tg3_get_msglevel,
  7803. .set_msglevel = tg3_set_msglevel,
  7804. .nway_reset = tg3_nway_reset,
  7805. .get_link = ethtool_op_get_link,
  7806. .get_eeprom_len = tg3_get_eeprom_len,
  7807. .get_eeprom = tg3_get_eeprom,
  7808. .set_eeprom = tg3_set_eeprom,
  7809. .get_ringparam = tg3_get_ringparam,
  7810. .set_ringparam = tg3_set_ringparam,
  7811. .get_pauseparam = tg3_get_pauseparam,
  7812. .set_pauseparam = tg3_set_pauseparam,
  7813. .get_rx_csum = tg3_get_rx_csum,
  7814. .set_rx_csum = tg3_set_rx_csum,
  7815. .get_tx_csum = ethtool_op_get_tx_csum,
  7816. .set_tx_csum = tg3_set_tx_csum,
  7817. .get_sg = ethtool_op_get_sg,
  7818. .set_sg = ethtool_op_set_sg,
  7819. .get_tso = ethtool_op_get_tso,
  7820. .set_tso = tg3_set_tso,
  7821. .self_test_count = tg3_get_test_count,
  7822. .self_test = tg3_self_test,
  7823. .get_strings = tg3_get_strings,
  7824. .phys_id = tg3_phys_id,
  7825. .get_stats_count = tg3_get_stats_count,
  7826. .get_ethtool_stats = tg3_get_ethtool_stats,
  7827. .get_coalesce = tg3_get_coalesce,
  7828. .set_coalesce = tg3_set_coalesce,
  7829. .get_perm_addr = ethtool_op_get_perm_addr,
  7830. };
  7831. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7832. {
  7833. u32 cursize, val, magic;
  7834. tp->nvram_size = EEPROM_CHIP_SIZE;
  7835. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7836. return;
  7837. if ((magic != TG3_EEPROM_MAGIC) &&
  7838. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  7839. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  7840. return;
  7841. /*
  7842. * Size the chip by reading offsets at increasing powers of two.
  7843. * When we encounter our validation signature, we know the addressing
  7844. * has wrapped around, and thus have our chip size.
  7845. */
  7846. cursize = 0x10;
  7847. while (cursize < tp->nvram_size) {
  7848. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  7849. return;
  7850. if (val == magic)
  7851. break;
  7852. cursize <<= 1;
  7853. }
  7854. tp->nvram_size = cursize;
  7855. }
  7856. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7857. {
  7858. u32 val;
  7859. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  7860. return;
  7861. /* Selfboot format */
  7862. if (val != TG3_EEPROM_MAGIC) {
  7863. tg3_get_eeprom_size(tp);
  7864. return;
  7865. }
  7866. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7867. if (val != 0) {
  7868. tp->nvram_size = (val >> 16) * 1024;
  7869. return;
  7870. }
  7871. }
  7872. tp->nvram_size = 0x80000;
  7873. }
  7874. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7875. {
  7876. u32 nvcfg1;
  7877. nvcfg1 = tr32(NVRAM_CFG1);
  7878. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7879. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7880. }
  7881. else {
  7882. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7883. tw32(NVRAM_CFG1, nvcfg1);
  7884. }
  7885. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7886. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7887. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7888. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7889. tp->nvram_jedecnum = JEDEC_ATMEL;
  7890. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7891. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7892. break;
  7893. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7894. tp->nvram_jedecnum = JEDEC_ATMEL;
  7895. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7896. break;
  7897. case FLASH_VENDOR_ATMEL_EEPROM:
  7898. tp->nvram_jedecnum = JEDEC_ATMEL;
  7899. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7900. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7901. break;
  7902. case FLASH_VENDOR_ST:
  7903. tp->nvram_jedecnum = JEDEC_ST;
  7904. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7905. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7906. break;
  7907. case FLASH_VENDOR_SAIFUN:
  7908. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7909. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7910. break;
  7911. case FLASH_VENDOR_SST_SMALL:
  7912. case FLASH_VENDOR_SST_LARGE:
  7913. tp->nvram_jedecnum = JEDEC_SST;
  7914. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7915. break;
  7916. }
  7917. }
  7918. else {
  7919. tp->nvram_jedecnum = JEDEC_ATMEL;
  7920. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7921. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7922. }
  7923. }
  7924. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7925. {
  7926. u32 nvcfg1;
  7927. nvcfg1 = tr32(NVRAM_CFG1);
  7928. /* NVRAM protection for TPM */
  7929. if (nvcfg1 & (1 << 27))
  7930. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7931. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7932. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7933. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7934. tp->nvram_jedecnum = JEDEC_ATMEL;
  7935. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7936. break;
  7937. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7938. tp->nvram_jedecnum = JEDEC_ATMEL;
  7939. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7940. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7941. break;
  7942. case FLASH_5752VENDOR_ST_M45PE10:
  7943. case FLASH_5752VENDOR_ST_M45PE20:
  7944. case FLASH_5752VENDOR_ST_M45PE40:
  7945. tp->nvram_jedecnum = JEDEC_ST;
  7946. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7947. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7948. break;
  7949. }
  7950. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7951. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7952. case FLASH_5752PAGE_SIZE_256:
  7953. tp->nvram_pagesize = 256;
  7954. break;
  7955. case FLASH_5752PAGE_SIZE_512:
  7956. tp->nvram_pagesize = 512;
  7957. break;
  7958. case FLASH_5752PAGE_SIZE_1K:
  7959. tp->nvram_pagesize = 1024;
  7960. break;
  7961. case FLASH_5752PAGE_SIZE_2K:
  7962. tp->nvram_pagesize = 2048;
  7963. break;
  7964. case FLASH_5752PAGE_SIZE_4K:
  7965. tp->nvram_pagesize = 4096;
  7966. break;
  7967. case FLASH_5752PAGE_SIZE_264:
  7968. tp->nvram_pagesize = 264;
  7969. break;
  7970. }
  7971. }
  7972. else {
  7973. /* For eeprom, set pagesize to maximum eeprom size */
  7974. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7975. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7976. tw32(NVRAM_CFG1, nvcfg1);
  7977. }
  7978. }
  7979. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  7980. {
  7981. u32 nvcfg1, protect = 0;
  7982. nvcfg1 = tr32(NVRAM_CFG1);
  7983. /* NVRAM protection for TPM */
  7984. if (nvcfg1 & (1 << 27)) {
  7985. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7986. protect = 1;
  7987. }
  7988. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  7989. switch (nvcfg1) {
  7990. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  7991. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  7992. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  7993. tp->nvram_jedecnum = JEDEC_ATMEL;
  7994. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7995. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7996. tp->nvram_pagesize = 264;
  7997. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1)
  7998. tp->nvram_size = (protect ? 0x3e200 : 0x80000);
  7999. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8000. tp->nvram_size = (protect ? 0x1f200 : 0x40000);
  8001. else
  8002. tp->nvram_size = (protect ? 0x1f200 : 0x20000);
  8003. break;
  8004. case FLASH_5752VENDOR_ST_M45PE10:
  8005. case FLASH_5752VENDOR_ST_M45PE20:
  8006. case FLASH_5752VENDOR_ST_M45PE40:
  8007. tp->nvram_jedecnum = JEDEC_ST;
  8008. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8009. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8010. tp->nvram_pagesize = 256;
  8011. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8012. tp->nvram_size = (protect ? 0x10000 : 0x20000);
  8013. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8014. tp->nvram_size = (protect ? 0x10000 : 0x40000);
  8015. else
  8016. tp->nvram_size = (protect ? 0x20000 : 0x80000);
  8017. break;
  8018. }
  8019. }
  8020. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8021. {
  8022. u32 nvcfg1;
  8023. nvcfg1 = tr32(NVRAM_CFG1);
  8024. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8025. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8026. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8027. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8028. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8029. tp->nvram_jedecnum = JEDEC_ATMEL;
  8030. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8031. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8032. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8033. tw32(NVRAM_CFG1, nvcfg1);
  8034. break;
  8035. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8036. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8037. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8038. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8039. tp->nvram_jedecnum = JEDEC_ATMEL;
  8040. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8041. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8042. tp->nvram_pagesize = 264;
  8043. break;
  8044. case FLASH_5752VENDOR_ST_M45PE10:
  8045. case FLASH_5752VENDOR_ST_M45PE20:
  8046. case FLASH_5752VENDOR_ST_M45PE40:
  8047. tp->nvram_jedecnum = JEDEC_ST;
  8048. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8049. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8050. tp->nvram_pagesize = 256;
  8051. break;
  8052. }
  8053. }
  8054. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8055. {
  8056. tp->nvram_jedecnum = JEDEC_ATMEL;
  8057. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8058. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8059. }
  8060. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8061. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8062. {
  8063. tw32_f(GRC_EEPROM_ADDR,
  8064. (EEPROM_ADDR_FSM_RESET |
  8065. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8066. EEPROM_ADDR_CLKPERD_SHIFT)));
  8067. msleep(1);
  8068. /* Enable seeprom accesses. */
  8069. tw32_f(GRC_LOCAL_CTRL,
  8070. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8071. udelay(100);
  8072. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8073. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8074. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8075. if (tg3_nvram_lock(tp)) {
  8076. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8077. "tg3_nvram_init failed.\n", tp->dev->name);
  8078. return;
  8079. }
  8080. tg3_enable_nvram_access(tp);
  8081. tp->nvram_size = 0;
  8082. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8083. tg3_get_5752_nvram_info(tp);
  8084. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8085. tg3_get_5755_nvram_info(tp);
  8086. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  8087. tg3_get_5787_nvram_info(tp);
  8088. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8089. tg3_get_5906_nvram_info(tp);
  8090. else
  8091. tg3_get_nvram_info(tp);
  8092. if (tp->nvram_size == 0)
  8093. tg3_get_nvram_size(tp);
  8094. tg3_disable_nvram_access(tp);
  8095. tg3_nvram_unlock(tp);
  8096. } else {
  8097. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8098. tg3_get_eeprom_size(tp);
  8099. }
  8100. }
  8101. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  8102. u32 offset, u32 *val)
  8103. {
  8104. u32 tmp;
  8105. int i;
  8106. if (offset > EEPROM_ADDR_ADDR_MASK ||
  8107. (offset % 4) != 0)
  8108. return -EINVAL;
  8109. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  8110. EEPROM_ADDR_DEVID_MASK |
  8111. EEPROM_ADDR_READ);
  8112. tw32(GRC_EEPROM_ADDR,
  8113. tmp |
  8114. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8115. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  8116. EEPROM_ADDR_ADDR_MASK) |
  8117. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  8118. for (i = 0; i < 1000; i++) {
  8119. tmp = tr32(GRC_EEPROM_ADDR);
  8120. if (tmp & EEPROM_ADDR_COMPLETE)
  8121. break;
  8122. msleep(1);
  8123. }
  8124. if (!(tmp & EEPROM_ADDR_COMPLETE))
  8125. return -EBUSY;
  8126. *val = tr32(GRC_EEPROM_DATA);
  8127. return 0;
  8128. }
  8129. #define NVRAM_CMD_TIMEOUT 10000
  8130. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  8131. {
  8132. int i;
  8133. tw32(NVRAM_CMD, nvram_cmd);
  8134. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  8135. udelay(10);
  8136. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  8137. udelay(10);
  8138. break;
  8139. }
  8140. }
  8141. if (i == NVRAM_CMD_TIMEOUT) {
  8142. return -EBUSY;
  8143. }
  8144. return 0;
  8145. }
  8146. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  8147. {
  8148. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8149. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8150. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8151. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8152. addr = ((addr / tp->nvram_pagesize) <<
  8153. ATMEL_AT45DB0X1B_PAGE_POS) +
  8154. (addr % tp->nvram_pagesize);
  8155. return addr;
  8156. }
  8157. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  8158. {
  8159. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8160. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8161. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8162. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8163. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  8164. tp->nvram_pagesize) +
  8165. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  8166. return addr;
  8167. }
  8168. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  8169. {
  8170. int ret;
  8171. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  8172. return tg3_nvram_read_using_eeprom(tp, offset, val);
  8173. offset = tg3_nvram_phys_addr(tp, offset);
  8174. if (offset > NVRAM_ADDR_MSK)
  8175. return -EINVAL;
  8176. ret = tg3_nvram_lock(tp);
  8177. if (ret)
  8178. return ret;
  8179. tg3_enable_nvram_access(tp);
  8180. tw32(NVRAM_ADDR, offset);
  8181. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  8182. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  8183. if (ret == 0)
  8184. *val = swab32(tr32(NVRAM_RDDATA));
  8185. tg3_disable_nvram_access(tp);
  8186. tg3_nvram_unlock(tp);
  8187. return ret;
  8188. }
  8189. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  8190. {
  8191. int err;
  8192. u32 tmp;
  8193. err = tg3_nvram_read(tp, offset, &tmp);
  8194. *val = swab32(tmp);
  8195. return err;
  8196. }
  8197. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8198. u32 offset, u32 len, u8 *buf)
  8199. {
  8200. int i, j, rc = 0;
  8201. u32 val;
  8202. for (i = 0; i < len; i += 4) {
  8203. u32 addr, data;
  8204. addr = offset + i;
  8205. memcpy(&data, buf + i, 4);
  8206. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  8207. val = tr32(GRC_EEPROM_ADDR);
  8208. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8209. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8210. EEPROM_ADDR_READ);
  8211. tw32(GRC_EEPROM_ADDR, val |
  8212. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8213. (addr & EEPROM_ADDR_ADDR_MASK) |
  8214. EEPROM_ADDR_START |
  8215. EEPROM_ADDR_WRITE);
  8216. for (j = 0; j < 1000; j++) {
  8217. val = tr32(GRC_EEPROM_ADDR);
  8218. if (val & EEPROM_ADDR_COMPLETE)
  8219. break;
  8220. msleep(1);
  8221. }
  8222. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8223. rc = -EBUSY;
  8224. break;
  8225. }
  8226. }
  8227. return rc;
  8228. }
  8229. /* offset and length are dword aligned */
  8230. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8231. u8 *buf)
  8232. {
  8233. int ret = 0;
  8234. u32 pagesize = tp->nvram_pagesize;
  8235. u32 pagemask = pagesize - 1;
  8236. u32 nvram_cmd;
  8237. u8 *tmp;
  8238. tmp = kmalloc(pagesize, GFP_KERNEL);
  8239. if (tmp == NULL)
  8240. return -ENOMEM;
  8241. while (len) {
  8242. int j;
  8243. u32 phy_addr, page_off, size;
  8244. phy_addr = offset & ~pagemask;
  8245. for (j = 0; j < pagesize; j += 4) {
  8246. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  8247. (u32 *) (tmp + j))))
  8248. break;
  8249. }
  8250. if (ret)
  8251. break;
  8252. page_off = offset & pagemask;
  8253. size = pagesize;
  8254. if (len < size)
  8255. size = len;
  8256. len -= size;
  8257. memcpy(tmp + page_off, buf, size);
  8258. offset = offset + (pagesize - page_off);
  8259. tg3_enable_nvram_access(tp);
  8260. /*
  8261. * Before we can erase the flash page, we need
  8262. * to issue a special "write enable" command.
  8263. */
  8264. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8265. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8266. break;
  8267. /* Erase the target page */
  8268. tw32(NVRAM_ADDR, phy_addr);
  8269. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8270. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8271. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8272. break;
  8273. /* Issue another write enable to start the write. */
  8274. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8275. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8276. break;
  8277. for (j = 0; j < pagesize; j += 4) {
  8278. u32 data;
  8279. data = *((u32 *) (tmp + j));
  8280. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8281. tw32(NVRAM_ADDR, phy_addr + j);
  8282. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8283. NVRAM_CMD_WR;
  8284. if (j == 0)
  8285. nvram_cmd |= NVRAM_CMD_FIRST;
  8286. else if (j == (pagesize - 4))
  8287. nvram_cmd |= NVRAM_CMD_LAST;
  8288. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8289. break;
  8290. }
  8291. if (ret)
  8292. break;
  8293. }
  8294. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8295. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8296. kfree(tmp);
  8297. return ret;
  8298. }
  8299. /* offset and length are dword aligned */
  8300. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  8301. u8 *buf)
  8302. {
  8303. int i, ret = 0;
  8304. for (i = 0; i < len; i += 4, offset += 4) {
  8305. u32 data, page_off, phy_addr, nvram_cmd;
  8306. memcpy(&data, buf + i, 4);
  8307. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8308. page_off = offset % tp->nvram_pagesize;
  8309. phy_addr = tg3_nvram_phys_addr(tp, offset);
  8310. tw32(NVRAM_ADDR, phy_addr);
  8311. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  8312. if ((page_off == 0) || (i == 0))
  8313. nvram_cmd |= NVRAM_CMD_FIRST;
  8314. if (page_off == (tp->nvram_pagesize - 4))
  8315. nvram_cmd |= NVRAM_CMD_LAST;
  8316. if (i == (len - 4))
  8317. nvram_cmd |= NVRAM_CMD_LAST;
  8318. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  8319. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8320. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  8321. (tp->nvram_jedecnum == JEDEC_ST) &&
  8322. (nvram_cmd & NVRAM_CMD_FIRST)) {
  8323. if ((ret = tg3_nvram_exec_cmd(tp,
  8324. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  8325. NVRAM_CMD_DONE)))
  8326. break;
  8327. }
  8328. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8329. /* We always do complete word writes to eeprom. */
  8330. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  8331. }
  8332. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8333. break;
  8334. }
  8335. return ret;
  8336. }
  8337. /* offset and length are dword aligned */
  8338. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  8339. {
  8340. int ret;
  8341. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8342. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  8343. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  8344. udelay(40);
  8345. }
  8346. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  8347. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  8348. }
  8349. else {
  8350. u32 grc_mode;
  8351. ret = tg3_nvram_lock(tp);
  8352. if (ret)
  8353. return ret;
  8354. tg3_enable_nvram_access(tp);
  8355. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  8356. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  8357. tw32(NVRAM_WRITE1, 0x406);
  8358. grc_mode = tr32(GRC_MODE);
  8359. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  8360. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  8361. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8362. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  8363. buf);
  8364. }
  8365. else {
  8366. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  8367. buf);
  8368. }
  8369. grc_mode = tr32(GRC_MODE);
  8370. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  8371. tg3_disable_nvram_access(tp);
  8372. tg3_nvram_unlock(tp);
  8373. }
  8374. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8375. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8376. udelay(40);
  8377. }
  8378. return ret;
  8379. }
  8380. struct subsys_tbl_ent {
  8381. u16 subsys_vendor, subsys_devid;
  8382. u32 phy_id;
  8383. };
  8384. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  8385. /* Broadcom boards. */
  8386. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8387. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8388. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8389. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8390. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8391. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8392. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8393. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8394. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8395. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8396. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8397. /* 3com boards. */
  8398. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8399. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8400. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8401. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8402. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8403. /* DELL boards. */
  8404. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8405. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8406. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8407. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8408. /* Compaq boards. */
  8409. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8410. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8411. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8412. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8413. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8414. /* IBM boards. */
  8415. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8416. };
  8417. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8418. {
  8419. int i;
  8420. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8421. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8422. tp->pdev->subsystem_vendor) &&
  8423. (subsys_id_to_phy_id[i].subsys_devid ==
  8424. tp->pdev->subsystem_device))
  8425. return &subsys_id_to_phy_id[i];
  8426. }
  8427. return NULL;
  8428. }
  8429. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8430. {
  8431. u32 val;
  8432. u16 pmcsr;
  8433. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8434. * so need make sure we're in D0.
  8435. */
  8436. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8437. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8438. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8439. msleep(1);
  8440. /* Make sure register accesses (indirect or otherwise)
  8441. * will function correctly.
  8442. */
  8443. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8444. tp->misc_host_ctrl);
  8445. /* The memory arbiter has to be enabled in order for SRAM accesses
  8446. * to succeed. Normally on powerup the tg3 chip firmware will make
  8447. * sure it is enabled, but other entities such as system netboot
  8448. * code might disable it.
  8449. */
  8450. val = tr32(MEMARB_MODE);
  8451. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  8452. tp->phy_id = PHY_ID_INVALID;
  8453. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8454. /* Assume an onboard device and WOL capable by default. */
  8455. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  8456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8457. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  8458. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8459. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8460. }
  8461. if (tr32(VCPU_CFGSHDW) & VCPU_CFGSHDW_ASPM_DBNC)
  8462. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8463. return;
  8464. }
  8465. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8466. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8467. u32 nic_cfg, led_cfg;
  8468. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8469. int eeprom_phy_serdes = 0;
  8470. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8471. tp->nic_sram_data_cfg = nic_cfg;
  8472. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8473. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8474. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8475. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8476. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8477. (ver > 0) && (ver < 0x100))
  8478. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8479. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8480. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8481. eeprom_phy_serdes = 1;
  8482. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8483. if (nic_phy_id != 0) {
  8484. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8485. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8486. eeprom_phy_id = (id1 >> 16) << 10;
  8487. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8488. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8489. } else
  8490. eeprom_phy_id = 0;
  8491. tp->phy_id = eeprom_phy_id;
  8492. if (eeprom_phy_serdes) {
  8493. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8494. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8495. else
  8496. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8497. }
  8498. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8499. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8500. SHASTA_EXT_LED_MODE_MASK);
  8501. else
  8502. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8503. switch (led_cfg) {
  8504. default:
  8505. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8506. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8507. break;
  8508. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8509. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8510. break;
  8511. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8512. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8513. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  8514. * read on some older 5700/5701 bootcode.
  8515. */
  8516. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8517. ASIC_REV_5700 ||
  8518. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8519. ASIC_REV_5701)
  8520. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8521. break;
  8522. case SHASTA_EXT_LED_SHARED:
  8523. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  8524. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  8525. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  8526. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8527. LED_CTRL_MODE_PHY_2);
  8528. break;
  8529. case SHASTA_EXT_LED_MAC:
  8530. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  8531. break;
  8532. case SHASTA_EXT_LED_COMBO:
  8533. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  8534. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  8535. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8536. LED_CTRL_MODE_PHY_2);
  8537. break;
  8538. };
  8539. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8540. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  8541. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  8542. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8543. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  8544. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8545. if ((tp->pdev->subsystem_vendor ==
  8546. PCI_VENDOR_ID_ARIMA) &&
  8547. (tp->pdev->subsystem_device == 0x205a ||
  8548. tp->pdev->subsystem_device == 0x2063))
  8549. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8550. } else {
  8551. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8552. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8553. }
  8554. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  8555. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  8556. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8557. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  8558. }
  8559. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  8560. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  8561. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  8562. if (cfg2 & (1 << 17))
  8563. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  8564. /* serdes signal pre-emphasis in register 0x590 set by */
  8565. /* bootcode if bit 18 is set */
  8566. if (cfg2 & (1 << 18))
  8567. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  8568. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8569. u32 cfg3;
  8570. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  8571. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  8572. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8573. }
  8574. }
  8575. }
  8576. static int __devinit tg3_phy_probe(struct tg3 *tp)
  8577. {
  8578. u32 hw_phy_id_1, hw_phy_id_2;
  8579. u32 hw_phy_id, hw_phy_id_masked;
  8580. int err;
  8581. /* Reading the PHY ID register can conflict with ASF
  8582. * firwmare access to the PHY hardware.
  8583. */
  8584. err = 0;
  8585. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  8586. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  8587. } else {
  8588. /* Now read the physical PHY_ID from the chip and verify
  8589. * that it is sane. If it doesn't look good, we fall back
  8590. * to either the hard-coded table based PHY_ID and failing
  8591. * that the value found in the eeprom area.
  8592. */
  8593. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  8594. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  8595. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  8596. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  8597. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  8598. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  8599. }
  8600. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  8601. tp->phy_id = hw_phy_id;
  8602. if (hw_phy_id_masked == PHY_ID_BCM8002)
  8603. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8604. else
  8605. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  8606. } else {
  8607. if (tp->phy_id != PHY_ID_INVALID) {
  8608. /* Do nothing, phy ID already set up in
  8609. * tg3_get_eeprom_hw_cfg().
  8610. */
  8611. } else {
  8612. struct subsys_tbl_ent *p;
  8613. /* No eeprom signature? Try the hardcoded
  8614. * subsys device table.
  8615. */
  8616. p = lookup_by_subsys(tp);
  8617. if (!p)
  8618. return -ENODEV;
  8619. tp->phy_id = p->phy_id;
  8620. if (!tp->phy_id ||
  8621. tp->phy_id == PHY_ID_BCM8002)
  8622. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8623. }
  8624. }
  8625. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  8626. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  8627. u32 bmsr, adv_reg, tg3_ctrl, mask;
  8628. tg3_readphy(tp, MII_BMSR, &bmsr);
  8629. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  8630. (bmsr & BMSR_LSTATUS))
  8631. goto skip_phy_reset;
  8632. err = tg3_phy_reset(tp);
  8633. if (err)
  8634. return err;
  8635. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  8636. ADVERTISE_100HALF | ADVERTISE_100FULL |
  8637. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  8638. tg3_ctrl = 0;
  8639. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  8640. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  8641. MII_TG3_CTRL_ADV_1000_FULL);
  8642. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8643. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  8644. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  8645. MII_TG3_CTRL_ENABLE_AS_MASTER);
  8646. }
  8647. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8648. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8649. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  8650. if (!tg3_copper_is_advertising_all(tp, mask)) {
  8651. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8652. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8653. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8654. tg3_writephy(tp, MII_BMCR,
  8655. BMCR_ANENABLE | BMCR_ANRESTART);
  8656. }
  8657. tg3_phy_set_wirespeed(tp);
  8658. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8659. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8660. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8661. }
  8662. skip_phy_reset:
  8663. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  8664. err = tg3_init_5401phy_dsp(tp);
  8665. if (err)
  8666. return err;
  8667. }
  8668. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  8669. err = tg3_init_5401phy_dsp(tp);
  8670. }
  8671. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8672. tp->link_config.advertising =
  8673. (ADVERTISED_1000baseT_Half |
  8674. ADVERTISED_1000baseT_Full |
  8675. ADVERTISED_Autoneg |
  8676. ADVERTISED_FIBRE);
  8677. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8678. tp->link_config.advertising &=
  8679. ~(ADVERTISED_1000baseT_Half |
  8680. ADVERTISED_1000baseT_Full);
  8681. return err;
  8682. }
  8683. static void __devinit tg3_read_partno(struct tg3 *tp)
  8684. {
  8685. unsigned char vpd_data[256];
  8686. unsigned int i;
  8687. u32 magic;
  8688. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  8689. goto out_not_found;
  8690. if (magic == TG3_EEPROM_MAGIC) {
  8691. for (i = 0; i < 256; i += 4) {
  8692. u32 tmp;
  8693. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  8694. goto out_not_found;
  8695. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  8696. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  8697. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  8698. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  8699. }
  8700. } else {
  8701. int vpd_cap;
  8702. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  8703. for (i = 0; i < 256; i += 4) {
  8704. u32 tmp, j = 0;
  8705. u16 tmp16;
  8706. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  8707. i);
  8708. while (j++ < 100) {
  8709. pci_read_config_word(tp->pdev, vpd_cap +
  8710. PCI_VPD_ADDR, &tmp16);
  8711. if (tmp16 & 0x8000)
  8712. break;
  8713. msleep(1);
  8714. }
  8715. if (!(tmp16 & 0x8000))
  8716. goto out_not_found;
  8717. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  8718. &tmp);
  8719. tmp = cpu_to_le32(tmp);
  8720. memcpy(&vpd_data[i], &tmp, 4);
  8721. }
  8722. }
  8723. /* Now parse and find the part number. */
  8724. for (i = 0; i < 254; ) {
  8725. unsigned char val = vpd_data[i];
  8726. unsigned int block_end;
  8727. if (val == 0x82 || val == 0x91) {
  8728. i = (i + 3 +
  8729. (vpd_data[i + 1] +
  8730. (vpd_data[i + 2] << 8)));
  8731. continue;
  8732. }
  8733. if (val != 0x90)
  8734. goto out_not_found;
  8735. block_end = (i + 3 +
  8736. (vpd_data[i + 1] +
  8737. (vpd_data[i + 2] << 8)));
  8738. i += 3;
  8739. if (block_end > 256)
  8740. goto out_not_found;
  8741. while (i < (block_end - 2)) {
  8742. if (vpd_data[i + 0] == 'P' &&
  8743. vpd_data[i + 1] == 'N') {
  8744. int partno_len = vpd_data[i + 2];
  8745. i += 3;
  8746. if (partno_len > 24 || (partno_len + i) > 256)
  8747. goto out_not_found;
  8748. memcpy(tp->board_part_number,
  8749. &vpd_data[i], partno_len);
  8750. /* Success. */
  8751. return;
  8752. }
  8753. i += 3 + vpd_data[i + 2];
  8754. }
  8755. /* Part number not found. */
  8756. goto out_not_found;
  8757. }
  8758. out_not_found:
  8759. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8760. strcpy(tp->board_part_number, "BCM95906");
  8761. else
  8762. strcpy(tp->board_part_number, "none");
  8763. }
  8764. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  8765. {
  8766. u32 val, offset, start;
  8767. if (tg3_nvram_read_swab(tp, 0, &val))
  8768. return;
  8769. if (val != TG3_EEPROM_MAGIC)
  8770. return;
  8771. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  8772. tg3_nvram_read_swab(tp, 0x4, &start))
  8773. return;
  8774. offset = tg3_nvram_logical_addr(tp, offset);
  8775. if (tg3_nvram_read_swab(tp, offset, &val))
  8776. return;
  8777. if ((val & 0xfc000000) == 0x0c000000) {
  8778. u32 ver_offset, addr;
  8779. int i;
  8780. if (tg3_nvram_read_swab(tp, offset + 4, &val) ||
  8781. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  8782. return;
  8783. if (val != 0)
  8784. return;
  8785. addr = offset + ver_offset - start;
  8786. for (i = 0; i < 16; i += 4) {
  8787. if (tg3_nvram_read(tp, addr + i, &val))
  8788. return;
  8789. val = cpu_to_le32(val);
  8790. memcpy(tp->fw_ver + i, &val, 4);
  8791. }
  8792. }
  8793. }
  8794. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  8795. static int __devinit tg3_get_invariants(struct tg3 *tp)
  8796. {
  8797. static struct pci_device_id write_reorder_chipsets[] = {
  8798. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8799. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  8800. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8801. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  8802. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  8803. PCI_DEVICE_ID_VIA_8385_0) },
  8804. { },
  8805. };
  8806. u32 misc_ctrl_reg;
  8807. u32 cacheline_sz_reg;
  8808. u32 pci_state_reg, grc_misc_cfg;
  8809. u32 val;
  8810. u16 pci_cmd;
  8811. int err, pcie_cap;
  8812. /* Force memory write invalidate off. If we leave it on,
  8813. * then on 5700_BX chips we have to enable a workaround.
  8814. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  8815. * to match the cacheline size. The Broadcom driver have this
  8816. * workaround but turns MWI off all the times so never uses
  8817. * it. This seems to suggest that the workaround is insufficient.
  8818. */
  8819. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8820. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  8821. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8822. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  8823. * has the register indirect write enable bit set before
  8824. * we try to access any of the MMIO registers. It is also
  8825. * critical that the PCI-X hw workaround situation is decided
  8826. * before that as well.
  8827. */
  8828. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8829. &misc_ctrl_reg);
  8830. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  8831. MISC_HOST_CTRL_CHIPREV_SHIFT);
  8832. /* Wrong chip ID in 5752 A0. This code can be removed later
  8833. * as A0 is not in production.
  8834. */
  8835. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  8836. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  8837. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  8838. * we need to disable memory and use config. cycles
  8839. * only to access all registers. The 5702/03 chips
  8840. * can mistakenly decode the special cycles from the
  8841. * ICH chipsets as memory write cycles, causing corruption
  8842. * of register and memory space. Only certain ICH bridges
  8843. * will drive special cycles with non-zero data during the
  8844. * address phase which can fall within the 5703's address
  8845. * range. This is not an ICH bug as the PCI spec allows
  8846. * non-zero address during special cycles. However, only
  8847. * these ICH bridges are known to drive non-zero addresses
  8848. * during special cycles.
  8849. *
  8850. * Since special cycles do not cross PCI bridges, we only
  8851. * enable this workaround if the 5703 is on the secondary
  8852. * bus of these ICH bridges.
  8853. */
  8854. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  8855. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  8856. static struct tg3_dev_id {
  8857. u32 vendor;
  8858. u32 device;
  8859. u32 rev;
  8860. } ich_chipsets[] = {
  8861. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  8862. PCI_ANY_ID },
  8863. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  8864. PCI_ANY_ID },
  8865. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  8866. 0xa },
  8867. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  8868. PCI_ANY_ID },
  8869. { },
  8870. };
  8871. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  8872. struct pci_dev *bridge = NULL;
  8873. while (pci_id->vendor != 0) {
  8874. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  8875. bridge);
  8876. if (!bridge) {
  8877. pci_id++;
  8878. continue;
  8879. }
  8880. if (pci_id->rev != PCI_ANY_ID) {
  8881. u8 rev;
  8882. pci_read_config_byte(bridge, PCI_REVISION_ID,
  8883. &rev);
  8884. if (rev > pci_id->rev)
  8885. continue;
  8886. }
  8887. if (bridge->subordinate &&
  8888. (bridge->subordinate->number ==
  8889. tp->pdev->bus->number)) {
  8890. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  8891. pci_dev_put(bridge);
  8892. break;
  8893. }
  8894. }
  8895. }
  8896. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  8897. * DMA addresses > 40-bit. This bridge may have other additional
  8898. * 57xx devices behind it in some 4-port NIC designs for example.
  8899. * Any tg3 device found behind the bridge will also need the 40-bit
  8900. * DMA workaround.
  8901. */
  8902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  8903. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8904. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  8905. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8906. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  8907. }
  8908. else {
  8909. struct pci_dev *bridge = NULL;
  8910. do {
  8911. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  8912. PCI_DEVICE_ID_SERVERWORKS_EPB,
  8913. bridge);
  8914. if (bridge && bridge->subordinate &&
  8915. (bridge->subordinate->number <=
  8916. tp->pdev->bus->number) &&
  8917. (bridge->subordinate->subordinate >=
  8918. tp->pdev->bus->number)) {
  8919. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8920. pci_dev_put(bridge);
  8921. break;
  8922. }
  8923. } while (bridge);
  8924. }
  8925. /* Initialize misc host control in PCI block. */
  8926. tp->misc_host_ctrl |= (misc_ctrl_reg &
  8927. MISC_HOST_CTRL_CHIPREV);
  8928. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8929. tp->misc_host_ctrl);
  8930. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8931. &cacheline_sz_reg);
  8932. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  8933. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  8934. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  8935. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  8936. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  8937. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  8938. tp->pdev_peer = tg3_find_peer(tp);
  8939. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  8940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  8941. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8942. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8943. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  8944. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8945. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  8946. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  8947. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  8948. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  8949. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  8950. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  8951. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  8952. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  8953. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  8954. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  8955. tp->pdev_peer == tp->pdev))
  8956. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  8957. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8958. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8959. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8960. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  8961. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  8962. } else {
  8963. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  8964. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8965. ASIC_REV_5750 &&
  8966. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  8967. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  8968. }
  8969. }
  8970. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  8971. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  8972. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  8973. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  8974. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787 &&
  8975. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  8976. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  8977. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  8978. if (pcie_cap != 0) {
  8979. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  8980. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8981. u16 lnkctl;
  8982. pci_read_config_word(tp->pdev,
  8983. pcie_cap + PCI_EXP_LNKCTL,
  8984. &lnkctl);
  8985. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  8986. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  8987. }
  8988. }
  8989. /* If we have an AMD 762 or VIA K8T800 chipset, write
  8990. * reordering to the mailbox registers done by the host
  8991. * controller can cause major troubles. We read back from
  8992. * every mailbox register write to force the writes to be
  8993. * posted to the chip in order.
  8994. */
  8995. if (pci_dev_present(write_reorder_chipsets) &&
  8996. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8997. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  8998. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8999. tp->pci_lat_timer < 64) {
  9000. tp->pci_lat_timer = 64;
  9001. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  9002. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  9003. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  9004. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  9005. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9006. cacheline_sz_reg);
  9007. }
  9008. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9009. &pci_state_reg);
  9010. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  9011. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  9012. /* If this is a 5700 BX chipset, and we are in PCI-X
  9013. * mode, enable register write workaround.
  9014. *
  9015. * The workaround is to use indirect register accesses
  9016. * for all chip writes not to mailbox registers.
  9017. */
  9018. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  9019. u32 pm_reg;
  9020. u16 pci_cmd;
  9021. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9022. /* The chip can have it's power management PCI config
  9023. * space registers clobbered due to this bug.
  9024. * So explicitly force the chip into D0 here.
  9025. */
  9026. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  9027. &pm_reg);
  9028. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  9029. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  9030. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  9031. pm_reg);
  9032. /* Also, force SERR#/PERR# in PCI command. */
  9033. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9034. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  9035. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9036. }
  9037. }
  9038. /* 5700 BX chips need to have their TX producer index mailboxes
  9039. * written twice to workaround a bug.
  9040. */
  9041. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  9042. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9043. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  9044. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  9045. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  9046. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  9047. /* Chip-specific fixup from Broadcom driver */
  9048. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  9049. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  9050. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  9051. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  9052. }
  9053. /* Default fast path register access methods */
  9054. tp->read32 = tg3_read32;
  9055. tp->write32 = tg3_write32;
  9056. tp->read32_mbox = tg3_read32;
  9057. tp->write32_mbox = tg3_write32;
  9058. tp->write32_tx_mbox = tg3_write32;
  9059. tp->write32_rx_mbox = tg3_write32;
  9060. /* Various workaround register access methods */
  9061. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  9062. tp->write32 = tg3_write_indirect_reg32;
  9063. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9064. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  9065. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  9066. /*
  9067. * Back to back register writes can cause problems on these
  9068. * chips, the workaround is to read back all reg writes
  9069. * except those to mailbox regs.
  9070. *
  9071. * See tg3_write_indirect_reg32().
  9072. */
  9073. tp->write32 = tg3_write_flush_reg32;
  9074. }
  9075. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  9076. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  9077. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9078. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  9079. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9080. }
  9081. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  9082. tp->read32 = tg3_read_indirect_reg32;
  9083. tp->write32 = tg3_write_indirect_reg32;
  9084. tp->read32_mbox = tg3_read_indirect_mbox;
  9085. tp->write32_mbox = tg3_write_indirect_mbox;
  9086. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  9087. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  9088. iounmap(tp->regs);
  9089. tp->regs = NULL;
  9090. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9091. pci_cmd &= ~PCI_COMMAND_MEMORY;
  9092. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9093. }
  9094. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9095. tp->read32_mbox = tg3_read32_mbox_5906;
  9096. tp->write32_mbox = tg3_write32_mbox_5906;
  9097. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  9098. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  9099. }
  9100. if (tp->write32 == tg3_write_indirect_reg32 ||
  9101. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9102. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9103. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  9104. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  9105. /* Get eeprom hw config before calling tg3_set_power_state().
  9106. * In particular, the TG3_FLG2_IS_NIC flag must be
  9107. * determined before calling tg3_set_power_state() so that
  9108. * we know whether or not to switch out of Vaux power.
  9109. * When the flag is set, it means that GPIO1 is used for eeprom
  9110. * write protect and also implies that it is a LOM where GPIOs
  9111. * are not used to switch power.
  9112. */
  9113. tg3_get_eeprom_hw_cfg(tp);
  9114. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  9115. * GPIO1 driven high will bring 5700's external PHY out of reset.
  9116. * It is also used as eeprom write protect on LOMs.
  9117. */
  9118. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  9119. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9120. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  9121. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  9122. GRC_LCLCTRL_GPIO_OUTPUT1);
  9123. /* Unused GPIO3 must be driven as output on 5752 because there
  9124. * are no pull-up resistors on unused GPIO pins.
  9125. */
  9126. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9127. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  9128. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9129. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  9130. /* Force the chip into D0. */
  9131. err = tg3_set_power_state(tp, PCI_D0);
  9132. if (err) {
  9133. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  9134. pci_name(tp->pdev));
  9135. return err;
  9136. }
  9137. /* 5700 B0 chips do not support checksumming correctly due
  9138. * to hardware bugs.
  9139. */
  9140. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9141. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9142. /* Derive initial jumbo mode from MTU assigned in
  9143. * ether_setup() via the alloc_etherdev() call
  9144. */
  9145. if (tp->dev->mtu > ETH_DATA_LEN &&
  9146. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9147. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  9148. /* Determine WakeOnLan speed to use. */
  9149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9150. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9151. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  9152. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  9153. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  9154. } else {
  9155. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  9156. }
  9157. /* A few boards don't want Ethernet@WireSpeed phy feature */
  9158. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9159. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  9160. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  9161. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  9162. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  9163. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  9164. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  9165. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  9166. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  9167. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  9168. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  9169. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  9170. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9171. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9172. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) {
  9173. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  9174. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  9175. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  9176. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  9177. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  9178. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9179. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  9180. }
  9181. tp->coalesce_mode = 0;
  9182. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  9183. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  9184. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  9185. /* Initialize MAC MI mode, polling disabled. */
  9186. tw32_f(MAC_MI_MODE, tp->mi_mode);
  9187. udelay(80);
  9188. /* Initialize data/descriptor byte/word swapping. */
  9189. val = tr32(GRC_MODE);
  9190. val &= GRC_MODE_HOST_STACKUP;
  9191. tw32(GRC_MODE, val | tp->grc_mode);
  9192. tg3_switch_clocks(tp);
  9193. /* Clear this out for sanity. */
  9194. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9195. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9196. &pci_state_reg);
  9197. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  9198. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  9199. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  9200. if (chiprevid == CHIPREV_ID_5701_A0 ||
  9201. chiprevid == CHIPREV_ID_5701_B0 ||
  9202. chiprevid == CHIPREV_ID_5701_B2 ||
  9203. chiprevid == CHIPREV_ID_5701_B5) {
  9204. void __iomem *sram_base;
  9205. /* Write some dummy words into the SRAM status block
  9206. * area, see if it reads back correctly. If the return
  9207. * value is bad, force enable the PCIX workaround.
  9208. */
  9209. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  9210. writel(0x00000000, sram_base);
  9211. writel(0x00000000, sram_base + 4);
  9212. writel(0xffffffff, sram_base + 4);
  9213. if (readl(sram_base) != 0x00000000)
  9214. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9215. }
  9216. }
  9217. udelay(50);
  9218. tg3_nvram_init(tp);
  9219. grc_misc_cfg = tr32(GRC_MISC_CFG);
  9220. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  9221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9222. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  9223. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  9224. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  9225. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9226. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  9227. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  9228. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  9229. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  9230. HOSTCC_MODE_CLRTICK_TXBD);
  9231. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  9232. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9233. tp->misc_host_ctrl);
  9234. }
  9235. /* these are limited to 10/100 only */
  9236. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9237. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  9238. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9239. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9240. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  9241. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  9242. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  9243. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9244. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  9245. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  9246. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  9247. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9248. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  9249. err = tg3_phy_probe(tp);
  9250. if (err) {
  9251. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  9252. pci_name(tp->pdev), err);
  9253. /* ... but do not return immediately ... */
  9254. }
  9255. tg3_read_partno(tp);
  9256. tg3_read_fw_ver(tp);
  9257. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  9258. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9259. } else {
  9260. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9261. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  9262. else
  9263. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9264. }
  9265. /* 5700 {AX,BX} chips have a broken status block link
  9266. * change bit implementation, so we must use the
  9267. * status register in those cases.
  9268. */
  9269. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9270. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  9271. else
  9272. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  9273. /* The led_ctrl is set during tg3_phy_probe, here we might
  9274. * have to force the link status polling mechanism based
  9275. * upon subsystem IDs.
  9276. */
  9277. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  9278. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  9279. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  9280. TG3_FLAG_USE_LINKCHG_REG);
  9281. }
  9282. /* For all SERDES we poll the MAC status register. */
  9283. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9284. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  9285. else
  9286. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  9287. /* All chips before 5787 can get confused if TX buffers
  9288. * straddle the 4GB address boundary in some cases.
  9289. */
  9290. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9291. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9292. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9293. tp->dev->hard_start_xmit = tg3_start_xmit;
  9294. else
  9295. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  9296. tp->rx_offset = 2;
  9297. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9298. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  9299. tp->rx_offset = 0;
  9300. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  9301. /* Increment the rx prod index on the rx std ring by at most
  9302. * 8 for these chips to workaround hw errata.
  9303. */
  9304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9306. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9307. tp->rx_std_max_post = 8;
  9308. /* By default, disable wake-on-lan. User can change this
  9309. * using ETHTOOL_SWOL.
  9310. */
  9311. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  9312. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  9313. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  9314. PCIE_PWR_MGMT_L1_THRESH_MSK;
  9315. return err;
  9316. }
  9317. #ifdef CONFIG_SPARC
  9318. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  9319. {
  9320. struct net_device *dev = tp->dev;
  9321. struct pci_dev *pdev = tp->pdev;
  9322. struct device_node *dp = pci_device_to_OF_node(pdev);
  9323. const unsigned char *addr;
  9324. int len;
  9325. addr = of_get_property(dp, "local-mac-address", &len);
  9326. if (addr && len == 6) {
  9327. memcpy(dev->dev_addr, addr, 6);
  9328. memcpy(dev->perm_addr, dev->dev_addr, 6);
  9329. return 0;
  9330. }
  9331. return -ENODEV;
  9332. }
  9333. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  9334. {
  9335. struct net_device *dev = tp->dev;
  9336. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  9337. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  9338. return 0;
  9339. }
  9340. #endif
  9341. static int __devinit tg3_get_device_address(struct tg3 *tp)
  9342. {
  9343. struct net_device *dev = tp->dev;
  9344. u32 hi, lo, mac_offset;
  9345. int addr_ok = 0;
  9346. #ifdef CONFIG_SPARC
  9347. if (!tg3_get_macaddr_sparc(tp))
  9348. return 0;
  9349. #endif
  9350. mac_offset = 0x7c;
  9351. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9352. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9353. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  9354. mac_offset = 0xcc;
  9355. if (tg3_nvram_lock(tp))
  9356. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  9357. else
  9358. tg3_nvram_unlock(tp);
  9359. }
  9360. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9361. mac_offset = 0x10;
  9362. /* First try to get it from MAC address mailbox. */
  9363. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  9364. if ((hi >> 16) == 0x484b) {
  9365. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9366. dev->dev_addr[1] = (hi >> 0) & 0xff;
  9367. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  9368. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9369. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9370. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9371. dev->dev_addr[5] = (lo >> 0) & 0xff;
  9372. /* Some old bootcode may report a 0 MAC address in SRAM */
  9373. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  9374. }
  9375. if (!addr_ok) {
  9376. /* Next, try NVRAM. */
  9377. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  9378. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  9379. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  9380. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  9381. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  9382. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  9383. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  9384. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  9385. }
  9386. /* Finally just fetch it out of the MAC control regs. */
  9387. else {
  9388. hi = tr32(MAC_ADDR_0_HIGH);
  9389. lo = tr32(MAC_ADDR_0_LOW);
  9390. dev->dev_addr[5] = lo & 0xff;
  9391. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9392. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9393. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9394. dev->dev_addr[1] = hi & 0xff;
  9395. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9396. }
  9397. }
  9398. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  9399. #ifdef CONFIG_SPARC64
  9400. if (!tg3_get_default_macaddr_sparc(tp))
  9401. return 0;
  9402. #endif
  9403. return -EINVAL;
  9404. }
  9405. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  9406. return 0;
  9407. }
  9408. #define BOUNDARY_SINGLE_CACHELINE 1
  9409. #define BOUNDARY_MULTI_CACHELINE 2
  9410. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  9411. {
  9412. int cacheline_size;
  9413. u8 byte;
  9414. int goal;
  9415. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  9416. if (byte == 0)
  9417. cacheline_size = 1024;
  9418. else
  9419. cacheline_size = (int) byte * 4;
  9420. /* On 5703 and later chips, the boundary bits have no
  9421. * effect.
  9422. */
  9423. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9424. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  9425. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9426. goto out;
  9427. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  9428. goal = BOUNDARY_MULTI_CACHELINE;
  9429. #else
  9430. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  9431. goal = BOUNDARY_SINGLE_CACHELINE;
  9432. #else
  9433. goal = 0;
  9434. #endif
  9435. #endif
  9436. if (!goal)
  9437. goto out;
  9438. /* PCI controllers on most RISC systems tend to disconnect
  9439. * when a device tries to burst across a cache-line boundary.
  9440. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  9441. *
  9442. * Unfortunately, for PCI-E there are only limited
  9443. * write-side controls for this, and thus for reads
  9444. * we will still get the disconnects. We'll also waste
  9445. * these PCI cycles for both read and write for chips
  9446. * other than 5700 and 5701 which do not implement the
  9447. * boundary bits.
  9448. */
  9449. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9450. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  9451. switch (cacheline_size) {
  9452. case 16:
  9453. case 32:
  9454. case 64:
  9455. case 128:
  9456. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9457. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  9458. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  9459. } else {
  9460. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9461. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9462. }
  9463. break;
  9464. case 256:
  9465. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  9466. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  9467. break;
  9468. default:
  9469. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9470. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9471. break;
  9472. };
  9473. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9474. switch (cacheline_size) {
  9475. case 16:
  9476. case 32:
  9477. case 64:
  9478. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9479. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9480. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  9481. break;
  9482. }
  9483. /* fallthrough */
  9484. case 128:
  9485. default:
  9486. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9487. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  9488. break;
  9489. };
  9490. } else {
  9491. switch (cacheline_size) {
  9492. case 16:
  9493. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9494. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  9495. DMA_RWCTRL_WRITE_BNDRY_16);
  9496. break;
  9497. }
  9498. /* fallthrough */
  9499. case 32:
  9500. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9501. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  9502. DMA_RWCTRL_WRITE_BNDRY_32);
  9503. break;
  9504. }
  9505. /* fallthrough */
  9506. case 64:
  9507. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9508. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  9509. DMA_RWCTRL_WRITE_BNDRY_64);
  9510. break;
  9511. }
  9512. /* fallthrough */
  9513. case 128:
  9514. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9515. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  9516. DMA_RWCTRL_WRITE_BNDRY_128);
  9517. break;
  9518. }
  9519. /* fallthrough */
  9520. case 256:
  9521. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  9522. DMA_RWCTRL_WRITE_BNDRY_256);
  9523. break;
  9524. case 512:
  9525. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  9526. DMA_RWCTRL_WRITE_BNDRY_512);
  9527. break;
  9528. case 1024:
  9529. default:
  9530. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  9531. DMA_RWCTRL_WRITE_BNDRY_1024);
  9532. break;
  9533. };
  9534. }
  9535. out:
  9536. return val;
  9537. }
  9538. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  9539. {
  9540. struct tg3_internal_buffer_desc test_desc;
  9541. u32 sram_dma_descs;
  9542. int i, ret;
  9543. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  9544. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  9545. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  9546. tw32(RDMAC_STATUS, 0);
  9547. tw32(WDMAC_STATUS, 0);
  9548. tw32(BUFMGR_MODE, 0);
  9549. tw32(FTQ_RESET, 0);
  9550. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  9551. test_desc.addr_lo = buf_dma & 0xffffffff;
  9552. test_desc.nic_mbuf = 0x00002100;
  9553. test_desc.len = size;
  9554. /*
  9555. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  9556. * the *second* time the tg3 driver was getting loaded after an
  9557. * initial scan.
  9558. *
  9559. * Broadcom tells me:
  9560. * ...the DMA engine is connected to the GRC block and a DMA
  9561. * reset may affect the GRC block in some unpredictable way...
  9562. * The behavior of resets to individual blocks has not been tested.
  9563. *
  9564. * Broadcom noted the GRC reset will also reset all sub-components.
  9565. */
  9566. if (to_device) {
  9567. test_desc.cqid_sqid = (13 << 8) | 2;
  9568. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  9569. udelay(40);
  9570. } else {
  9571. test_desc.cqid_sqid = (16 << 8) | 7;
  9572. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  9573. udelay(40);
  9574. }
  9575. test_desc.flags = 0x00000005;
  9576. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  9577. u32 val;
  9578. val = *(((u32 *)&test_desc) + i);
  9579. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  9580. sram_dma_descs + (i * sizeof(u32)));
  9581. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  9582. }
  9583. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9584. if (to_device) {
  9585. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  9586. } else {
  9587. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  9588. }
  9589. ret = -ENODEV;
  9590. for (i = 0; i < 40; i++) {
  9591. u32 val;
  9592. if (to_device)
  9593. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  9594. else
  9595. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  9596. if ((val & 0xffff) == sram_dma_descs) {
  9597. ret = 0;
  9598. break;
  9599. }
  9600. udelay(100);
  9601. }
  9602. return ret;
  9603. }
  9604. #define TEST_BUFFER_SIZE 0x2000
  9605. static int __devinit tg3_test_dma(struct tg3 *tp)
  9606. {
  9607. dma_addr_t buf_dma;
  9608. u32 *buf, saved_dma_rwctrl;
  9609. int ret;
  9610. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  9611. if (!buf) {
  9612. ret = -ENOMEM;
  9613. goto out_nofree;
  9614. }
  9615. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  9616. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  9617. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  9618. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9619. /* DMA read watermark not used on PCIE */
  9620. tp->dma_rwctrl |= 0x00180000;
  9621. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  9622. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  9623. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  9624. tp->dma_rwctrl |= 0x003f0000;
  9625. else
  9626. tp->dma_rwctrl |= 0x003f000f;
  9627. } else {
  9628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9629. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  9630. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  9631. u32 read_water = 0x7;
  9632. /* If the 5704 is behind the EPB bridge, we can
  9633. * do the less restrictive ONE_DMA workaround for
  9634. * better performance.
  9635. */
  9636. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  9637. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9638. tp->dma_rwctrl |= 0x8000;
  9639. else if (ccval == 0x6 || ccval == 0x7)
  9640. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  9641. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  9642. read_water = 4;
  9643. /* Set bit 23 to enable PCIX hw bug fix */
  9644. tp->dma_rwctrl |=
  9645. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  9646. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  9647. (1 << 23);
  9648. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  9649. /* 5780 always in PCIX mode */
  9650. tp->dma_rwctrl |= 0x00144000;
  9651. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9652. /* 5714 always in PCIX mode */
  9653. tp->dma_rwctrl |= 0x00148000;
  9654. } else {
  9655. tp->dma_rwctrl |= 0x001b000f;
  9656. }
  9657. }
  9658. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9659. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9660. tp->dma_rwctrl &= 0xfffffff0;
  9661. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9662. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  9663. /* Remove this if it causes problems for some boards. */
  9664. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  9665. /* On 5700/5701 chips, we need to set this bit.
  9666. * Otherwise the chip will issue cacheline transactions
  9667. * to streamable DMA memory with not all the byte
  9668. * enables turned on. This is an error on several
  9669. * RISC PCI controllers, in particular sparc64.
  9670. *
  9671. * On 5703/5704 chips, this bit has been reassigned
  9672. * a different meaning. In particular, it is used
  9673. * on those chips to enable a PCI-X workaround.
  9674. */
  9675. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  9676. }
  9677. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9678. #if 0
  9679. /* Unneeded, already done by tg3_get_invariants. */
  9680. tg3_switch_clocks(tp);
  9681. #endif
  9682. ret = 0;
  9683. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9684. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  9685. goto out;
  9686. /* It is best to perform DMA test with maximum write burst size
  9687. * to expose the 5700/5701 write DMA bug.
  9688. */
  9689. saved_dma_rwctrl = tp->dma_rwctrl;
  9690. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9691. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9692. while (1) {
  9693. u32 *p = buf, i;
  9694. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  9695. p[i] = i;
  9696. /* Send the buffer to the chip. */
  9697. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  9698. if (ret) {
  9699. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  9700. break;
  9701. }
  9702. #if 0
  9703. /* validate data reached card RAM correctly. */
  9704. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9705. u32 val;
  9706. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  9707. if (le32_to_cpu(val) != p[i]) {
  9708. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  9709. /* ret = -ENODEV here? */
  9710. }
  9711. p[i] = 0;
  9712. }
  9713. #endif
  9714. /* Now read it back. */
  9715. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  9716. if (ret) {
  9717. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  9718. break;
  9719. }
  9720. /* Verify it. */
  9721. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9722. if (p[i] == i)
  9723. continue;
  9724. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9725. DMA_RWCTRL_WRITE_BNDRY_16) {
  9726. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9727. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9728. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9729. break;
  9730. } else {
  9731. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  9732. ret = -ENODEV;
  9733. goto out;
  9734. }
  9735. }
  9736. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  9737. /* Success. */
  9738. ret = 0;
  9739. break;
  9740. }
  9741. }
  9742. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9743. DMA_RWCTRL_WRITE_BNDRY_16) {
  9744. static struct pci_device_id dma_wait_state_chipsets[] = {
  9745. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  9746. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  9747. { },
  9748. };
  9749. /* DMA test passed without adjusting DMA boundary,
  9750. * now look for chipsets that are known to expose the
  9751. * DMA bug without failing the test.
  9752. */
  9753. if (pci_dev_present(dma_wait_state_chipsets)) {
  9754. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9755. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9756. }
  9757. else
  9758. /* Safe to use the calculated DMA boundary. */
  9759. tp->dma_rwctrl = saved_dma_rwctrl;
  9760. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9761. }
  9762. out:
  9763. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  9764. out_nofree:
  9765. return ret;
  9766. }
  9767. static void __devinit tg3_init_link_config(struct tg3 *tp)
  9768. {
  9769. tp->link_config.advertising =
  9770. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9771. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9772. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  9773. ADVERTISED_Autoneg | ADVERTISED_MII);
  9774. tp->link_config.speed = SPEED_INVALID;
  9775. tp->link_config.duplex = DUPLEX_INVALID;
  9776. tp->link_config.autoneg = AUTONEG_ENABLE;
  9777. tp->link_config.active_speed = SPEED_INVALID;
  9778. tp->link_config.active_duplex = DUPLEX_INVALID;
  9779. tp->link_config.phy_is_low_power = 0;
  9780. tp->link_config.orig_speed = SPEED_INVALID;
  9781. tp->link_config.orig_duplex = DUPLEX_INVALID;
  9782. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  9783. }
  9784. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  9785. {
  9786. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9787. tp->bufmgr_config.mbuf_read_dma_low_water =
  9788. DEFAULT_MB_RDMA_LOW_WATER_5705;
  9789. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9790. DEFAULT_MB_MACRX_LOW_WATER_5705;
  9791. tp->bufmgr_config.mbuf_high_water =
  9792. DEFAULT_MB_HIGH_WATER_5705;
  9793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9794. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9795. DEFAULT_MB_MACRX_LOW_WATER_5906;
  9796. tp->bufmgr_config.mbuf_high_water =
  9797. DEFAULT_MB_HIGH_WATER_5906;
  9798. }
  9799. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9800. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  9801. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9802. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  9803. tp->bufmgr_config.mbuf_high_water_jumbo =
  9804. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  9805. } else {
  9806. tp->bufmgr_config.mbuf_read_dma_low_water =
  9807. DEFAULT_MB_RDMA_LOW_WATER;
  9808. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9809. DEFAULT_MB_MACRX_LOW_WATER;
  9810. tp->bufmgr_config.mbuf_high_water =
  9811. DEFAULT_MB_HIGH_WATER;
  9812. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9813. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  9814. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9815. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  9816. tp->bufmgr_config.mbuf_high_water_jumbo =
  9817. DEFAULT_MB_HIGH_WATER_JUMBO;
  9818. }
  9819. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  9820. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  9821. }
  9822. static char * __devinit tg3_phy_string(struct tg3 *tp)
  9823. {
  9824. switch (tp->phy_id & PHY_ID_MASK) {
  9825. case PHY_ID_BCM5400: return "5400";
  9826. case PHY_ID_BCM5401: return "5401";
  9827. case PHY_ID_BCM5411: return "5411";
  9828. case PHY_ID_BCM5701: return "5701";
  9829. case PHY_ID_BCM5703: return "5703";
  9830. case PHY_ID_BCM5704: return "5704";
  9831. case PHY_ID_BCM5705: return "5705";
  9832. case PHY_ID_BCM5750: return "5750";
  9833. case PHY_ID_BCM5752: return "5752";
  9834. case PHY_ID_BCM5714: return "5714";
  9835. case PHY_ID_BCM5780: return "5780";
  9836. case PHY_ID_BCM5755: return "5755";
  9837. case PHY_ID_BCM5787: return "5787";
  9838. case PHY_ID_BCM5756: return "5722/5756";
  9839. case PHY_ID_BCM5906: return "5906";
  9840. case PHY_ID_BCM8002: return "8002/serdes";
  9841. case 0: return "serdes";
  9842. default: return "unknown";
  9843. };
  9844. }
  9845. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  9846. {
  9847. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9848. strcpy(str, "PCI Express");
  9849. return str;
  9850. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  9851. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  9852. strcpy(str, "PCIX:");
  9853. if ((clock_ctrl == 7) ||
  9854. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  9855. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  9856. strcat(str, "133MHz");
  9857. else if (clock_ctrl == 0)
  9858. strcat(str, "33MHz");
  9859. else if (clock_ctrl == 2)
  9860. strcat(str, "50MHz");
  9861. else if (clock_ctrl == 4)
  9862. strcat(str, "66MHz");
  9863. else if (clock_ctrl == 6)
  9864. strcat(str, "100MHz");
  9865. } else {
  9866. strcpy(str, "PCI:");
  9867. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  9868. strcat(str, "66MHz");
  9869. else
  9870. strcat(str, "33MHz");
  9871. }
  9872. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  9873. strcat(str, ":32-bit");
  9874. else
  9875. strcat(str, ":64-bit");
  9876. return str;
  9877. }
  9878. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  9879. {
  9880. struct pci_dev *peer;
  9881. unsigned int func, devnr = tp->pdev->devfn & ~7;
  9882. for (func = 0; func < 8; func++) {
  9883. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  9884. if (peer && peer != tp->pdev)
  9885. break;
  9886. pci_dev_put(peer);
  9887. }
  9888. /* 5704 can be configured in single-port mode, set peer to
  9889. * tp->pdev in that case.
  9890. */
  9891. if (!peer) {
  9892. peer = tp->pdev;
  9893. return peer;
  9894. }
  9895. /*
  9896. * We don't need to keep the refcount elevated; there's no way
  9897. * to remove one half of this device without removing the other
  9898. */
  9899. pci_dev_put(peer);
  9900. return peer;
  9901. }
  9902. static void __devinit tg3_init_coal(struct tg3 *tp)
  9903. {
  9904. struct ethtool_coalesce *ec = &tp->coal;
  9905. memset(ec, 0, sizeof(*ec));
  9906. ec->cmd = ETHTOOL_GCOALESCE;
  9907. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  9908. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  9909. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  9910. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  9911. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  9912. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  9913. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  9914. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  9915. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  9916. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  9917. HOSTCC_MODE_CLRTICK_TXBD)) {
  9918. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  9919. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  9920. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  9921. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  9922. }
  9923. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9924. ec->rx_coalesce_usecs_irq = 0;
  9925. ec->tx_coalesce_usecs_irq = 0;
  9926. ec->stats_block_coalesce_usecs = 0;
  9927. }
  9928. }
  9929. static int __devinit tg3_init_one(struct pci_dev *pdev,
  9930. const struct pci_device_id *ent)
  9931. {
  9932. static int tg3_version_printed = 0;
  9933. unsigned long tg3reg_base, tg3reg_len;
  9934. struct net_device *dev;
  9935. struct tg3 *tp;
  9936. int i, err, pm_cap;
  9937. char str[40];
  9938. u64 dma_mask, persist_dma_mask;
  9939. if (tg3_version_printed++ == 0)
  9940. printk(KERN_INFO "%s", version);
  9941. err = pci_enable_device(pdev);
  9942. if (err) {
  9943. printk(KERN_ERR PFX "Cannot enable PCI device, "
  9944. "aborting.\n");
  9945. return err;
  9946. }
  9947. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  9948. printk(KERN_ERR PFX "Cannot find proper PCI device "
  9949. "base address, aborting.\n");
  9950. err = -ENODEV;
  9951. goto err_out_disable_pdev;
  9952. }
  9953. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  9954. if (err) {
  9955. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  9956. "aborting.\n");
  9957. goto err_out_disable_pdev;
  9958. }
  9959. pci_set_master(pdev);
  9960. /* Find power-management capability. */
  9961. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  9962. if (pm_cap == 0) {
  9963. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  9964. "aborting.\n");
  9965. err = -EIO;
  9966. goto err_out_free_res;
  9967. }
  9968. tg3reg_base = pci_resource_start(pdev, 0);
  9969. tg3reg_len = pci_resource_len(pdev, 0);
  9970. dev = alloc_etherdev(sizeof(*tp));
  9971. if (!dev) {
  9972. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  9973. err = -ENOMEM;
  9974. goto err_out_free_res;
  9975. }
  9976. SET_MODULE_OWNER(dev);
  9977. SET_NETDEV_DEV(dev, &pdev->dev);
  9978. #if TG3_VLAN_TAG_USED
  9979. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  9980. dev->vlan_rx_register = tg3_vlan_rx_register;
  9981. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  9982. #endif
  9983. tp = netdev_priv(dev);
  9984. tp->pdev = pdev;
  9985. tp->dev = dev;
  9986. tp->pm_cap = pm_cap;
  9987. tp->mac_mode = TG3_DEF_MAC_MODE;
  9988. tp->rx_mode = TG3_DEF_RX_MODE;
  9989. tp->tx_mode = TG3_DEF_TX_MODE;
  9990. tp->mi_mode = MAC_MI_MODE_BASE;
  9991. if (tg3_debug > 0)
  9992. tp->msg_enable = tg3_debug;
  9993. else
  9994. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  9995. /* The word/byte swap controls here control register access byte
  9996. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  9997. * setting below.
  9998. */
  9999. tp->misc_host_ctrl =
  10000. MISC_HOST_CTRL_MASK_PCI_INT |
  10001. MISC_HOST_CTRL_WORD_SWAP |
  10002. MISC_HOST_CTRL_INDIR_ACCESS |
  10003. MISC_HOST_CTRL_PCISTATE_RW;
  10004. /* The NONFRM (non-frame) byte/word swap controls take effect
  10005. * on descriptor entries, anything which isn't packet data.
  10006. *
  10007. * The StrongARM chips on the board (one for tx, one for rx)
  10008. * are running in big-endian mode.
  10009. */
  10010. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  10011. GRC_MODE_WSWAP_NONFRM_DATA);
  10012. #ifdef __BIG_ENDIAN
  10013. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  10014. #endif
  10015. spin_lock_init(&tp->lock);
  10016. spin_lock_init(&tp->indirect_lock);
  10017. INIT_WORK(&tp->reset_task, tg3_reset_task);
  10018. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10019. if (tp->regs == 0UL) {
  10020. printk(KERN_ERR PFX "Cannot map device registers, "
  10021. "aborting.\n");
  10022. err = -ENOMEM;
  10023. goto err_out_free_dev;
  10024. }
  10025. tg3_init_link_config(tp);
  10026. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  10027. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  10028. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  10029. dev->open = tg3_open;
  10030. dev->stop = tg3_close;
  10031. dev->get_stats = tg3_get_stats;
  10032. dev->set_multicast_list = tg3_set_rx_mode;
  10033. dev->set_mac_address = tg3_set_mac_addr;
  10034. dev->do_ioctl = tg3_ioctl;
  10035. dev->tx_timeout = tg3_tx_timeout;
  10036. dev->poll = tg3_poll;
  10037. dev->ethtool_ops = &tg3_ethtool_ops;
  10038. dev->weight = 64;
  10039. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  10040. dev->change_mtu = tg3_change_mtu;
  10041. dev->irq = pdev->irq;
  10042. #ifdef CONFIG_NET_POLL_CONTROLLER
  10043. dev->poll_controller = tg3_poll_controller;
  10044. #endif
  10045. err = tg3_get_invariants(tp);
  10046. if (err) {
  10047. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  10048. "aborting.\n");
  10049. goto err_out_iounmap;
  10050. }
  10051. /* The EPB bridge inside 5714, 5715, and 5780 and any
  10052. * device behind the EPB cannot support DMA addresses > 40-bit.
  10053. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  10054. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  10055. * do DMA address check in tg3_start_xmit().
  10056. */
  10057. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  10058. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  10059. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  10060. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  10061. #ifdef CONFIG_HIGHMEM
  10062. dma_mask = DMA_64BIT_MASK;
  10063. #endif
  10064. } else
  10065. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  10066. /* Configure DMA attributes. */
  10067. if (dma_mask > DMA_32BIT_MASK) {
  10068. err = pci_set_dma_mask(pdev, dma_mask);
  10069. if (!err) {
  10070. dev->features |= NETIF_F_HIGHDMA;
  10071. err = pci_set_consistent_dma_mask(pdev,
  10072. persist_dma_mask);
  10073. if (err < 0) {
  10074. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  10075. "DMA for consistent allocations\n");
  10076. goto err_out_iounmap;
  10077. }
  10078. }
  10079. }
  10080. if (err || dma_mask == DMA_32BIT_MASK) {
  10081. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  10082. if (err) {
  10083. printk(KERN_ERR PFX "No usable DMA configuration, "
  10084. "aborting.\n");
  10085. goto err_out_iounmap;
  10086. }
  10087. }
  10088. tg3_init_bufmgr_config(tp);
  10089. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10090. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  10091. }
  10092. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10093. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10094. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  10095. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10096. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  10097. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  10098. } else {
  10099. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  10100. }
  10101. /* TSO is on by default on chips that support hardware TSO.
  10102. * Firmware TSO on older chips gives lower performance, so it
  10103. * is off by default, but can be enabled using ethtool.
  10104. */
  10105. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10106. dev->features |= NETIF_F_TSO;
  10107. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  10108. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  10109. dev->features |= NETIF_F_TSO6;
  10110. }
  10111. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  10112. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  10113. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  10114. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  10115. tp->rx_pending = 63;
  10116. }
  10117. err = tg3_get_device_address(tp);
  10118. if (err) {
  10119. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  10120. "aborting.\n");
  10121. goto err_out_iounmap;
  10122. }
  10123. /*
  10124. * Reset chip in case UNDI or EFI driver did not shutdown
  10125. * DMA self test will enable WDMAC and we'll see (spurious)
  10126. * pending DMA on the PCI bus at that point.
  10127. */
  10128. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  10129. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  10130. pci_save_state(tp->pdev);
  10131. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  10132. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10133. }
  10134. err = tg3_test_dma(tp);
  10135. if (err) {
  10136. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  10137. goto err_out_iounmap;
  10138. }
  10139. /* Tigon3 can do ipv4 only... and some chips have buggy
  10140. * checksumming.
  10141. */
  10142. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  10143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10144. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  10145. dev->features |= NETIF_F_HW_CSUM;
  10146. else
  10147. dev->features |= NETIF_F_IP_CSUM;
  10148. dev->features |= NETIF_F_SG;
  10149. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10150. } else
  10151. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  10152. /* flow control autonegotiation is default behavior */
  10153. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10154. tg3_init_coal(tp);
  10155. /* Now that we have fully setup the chip, save away a snapshot
  10156. * of the PCI config space. We need to restore this after
  10157. * GRC_MISC_CFG core clock resets and some resume events.
  10158. */
  10159. pci_save_state(tp->pdev);
  10160. pci_set_drvdata(pdev, dev);
  10161. err = register_netdev(dev);
  10162. if (err) {
  10163. printk(KERN_ERR PFX "Cannot register net device, "
  10164. "aborting.\n");
  10165. goto err_out_iounmap;
  10166. }
  10167. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %s Ethernet ",
  10168. dev->name,
  10169. tp->board_part_number,
  10170. tp->pci_chip_rev_id,
  10171. tg3_phy_string(tp),
  10172. tg3_bus_string(tp, str),
  10173. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  10174. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  10175. "10/100/1000Base-T")));
  10176. for (i = 0; i < 6; i++)
  10177. printk("%2.2x%c", dev->dev_addr[i],
  10178. i == 5 ? '\n' : ':');
  10179. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  10180. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  10181. dev->name,
  10182. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  10183. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  10184. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  10185. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  10186. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  10187. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  10188. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  10189. dev->name, tp->dma_rwctrl,
  10190. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  10191. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  10192. return 0;
  10193. err_out_iounmap:
  10194. if (tp->regs) {
  10195. iounmap(tp->regs);
  10196. tp->regs = NULL;
  10197. }
  10198. err_out_free_dev:
  10199. free_netdev(dev);
  10200. err_out_free_res:
  10201. pci_release_regions(pdev);
  10202. err_out_disable_pdev:
  10203. pci_disable_device(pdev);
  10204. pci_set_drvdata(pdev, NULL);
  10205. return err;
  10206. }
  10207. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  10208. {
  10209. struct net_device *dev = pci_get_drvdata(pdev);
  10210. if (dev) {
  10211. struct tg3 *tp = netdev_priv(dev);
  10212. flush_scheduled_work();
  10213. unregister_netdev(dev);
  10214. if (tp->regs) {
  10215. iounmap(tp->regs);
  10216. tp->regs = NULL;
  10217. }
  10218. free_netdev(dev);
  10219. pci_release_regions(pdev);
  10220. pci_disable_device(pdev);
  10221. pci_set_drvdata(pdev, NULL);
  10222. }
  10223. }
  10224. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  10225. {
  10226. struct net_device *dev = pci_get_drvdata(pdev);
  10227. struct tg3 *tp = netdev_priv(dev);
  10228. int err;
  10229. if (!netif_running(dev))
  10230. return 0;
  10231. flush_scheduled_work();
  10232. tg3_netif_stop(tp);
  10233. del_timer_sync(&tp->timer);
  10234. tg3_full_lock(tp, 1);
  10235. tg3_disable_ints(tp);
  10236. tg3_full_unlock(tp);
  10237. netif_device_detach(dev);
  10238. tg3_full_lock(tp, 0);
  10239. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10240. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  10241. tg3_full_unlock(tp);
  10242. /* Save MSI address and data for resume. */
  10243. pci_save_state(pdev);
  10244. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  10245. if (err) {
  10246. tg3_full_lock(tp, 0);
  10247. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10248. if (tg3_restart_hw(tp, 1))
  10249. goto out;
  10250. tp->timer.expires = jiffies + tp->timer_offset;
  10251. add_timer(&tp->timer);
  10252. netif_device_attach(dev);
  10253. tg3_netif_start(tp);
  10254. out:
  10255. tg3_full_unlock(tp);
  10256. }
  10257. return err;
  10258. }
  10259. static int tg3_resume(struct pci_dev *pdev)
  10260. {
  10261. struct net_device *dev = pci_get_drvdata(pdev);
  10262. struct tg3 *tp = netdev_priv(dev);
  10263. int err;
  10264. if (!netif_running(dev))
  10265. return 0;
  10266. pci_restore_state(tp->pdev);
  10267. err = tg3_set_power_state(tp, PCI_D0);
  10268. if (err)
  10269. return err;
  10270. netif_device_attach(dev);
  10271. tg3_full_lock(tp, 0);
  10272. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10273. err = tg3_restart_hw(tp, 1);
  10274. if (err)
  10275. goto out;
  10276. tp->timer.expires = jiffies + tp->timer_offset;
  10277. add_timer(&tp->timer);
  10278. tg3_netif_start(tp);
  10279. out:
  10280. tg3_full_unlock(tp);
  10281. return err;
  10282. }
  10283. static struct pci_driver tg3_driver = {
  10284. .name = DRV_MODULE_NAME,
  10285. .id_table = tg3_pci_tbl,
  10286. .probe = tg3_init_one,
  10287. .remove = __devexit_p(tg3_remove_one),
  10288. .suspend = tg3_suspend,
  10289. .resume = tg3_resume
  10290. };
  10291. static int __init tg3_init(void)
  10292. {
  10293. return pci_register_driver(&tg3_driver);
  10294. }
  10295. static void __exit tg3_cleanup(void)
  10296. {
  10297. pci_unregister_driver(&tg3_driver);
  10298. }
  10299. module_init(tg3_init);
  10300. module_exit(tg3_cleanup);