smc91x.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364
  1. /*
  2. * smc91x.c
  3. * This is a driver for SMSC's 91C9x/91C1xx single-chip Ethernet devices.
  4. *
  5. * Copyright (C) 1996 by Erik Stahlman
  6. * Copyright (C) 2001 Standard Microsystems Corporation
  7. * Developed by Simple Network Magic Corporation
  8. * Copyright (C) 2003 Monta Vista Software, Inc.
  9. * Unified SMC91x driver by Nicolas Pitre
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. * Arguments:
  26. * io = for the base address
  27. * irq = for the IRQ
  28. * nowait = 0 for normal wait states, 1 eliminates additional wait states
  29. *
  30. * original author:
  31. * Erik Stahlman <erik@vt.edu>
  32. *
  33. * hardware multicast code:
  34. * Peter Cammaert <pc@denkart.be>
  35. *
  36. * contributors:
  37. * Daris A Nevil <dnevil@snmc.com>
  38. * Nicolas Pitre <nico@cam.org>
  39. * Russell King <rmk@arm.linux.org.uk>
  40. *
  41. * History:
  42. * 08/20/00 Arnaldo Melo fix kfree(skb) in smc_hardware_send_packet
  43. * 12/15/00 Christian Jullien fix "Warning: kfree_skb on hard IRQ"
  44. * 03/16/01 Daris A Nevil modified smc9194.c for use with LAN91C111
  45. * 08/22/01 Scott Anderson merge changes from smc9194 to smc91111
  46. * 08/21/01 Pramod B Bhardwaj added support for RevB of LAN91C111
  47. * 12/20/01 Jeff Sutherland initial port to Xscale PXA with DMA support
  48. * 04/07/03 Nicolas Pitre unified SMC91x driver, killed irq races,
  49. * more bus abstraction, big cleanup, etc.
  50. * 29/09/03 Russell King - add driver model support
  51. * - ethtool support
  52. * - convert to use generic MII interface
  53. * - add link up/down notification
  54. * - don't try to handle full negotiation in
  55. * smc_phy_configure
  56. * - clean up (and fix stack overrun) in PHY
  57. * MII read/write functions
  58. * 22/09/04 Nicolas Pitre big update (see commit log for details)
  59. */
  60. static const char version[] =
  61. "smc91x.c: v1.1, sep 22 2004 by Nicolas Pitre <nico@cam.org>\n";
  62. /* Debugging level */
  63. #ifndef SMC_DEBUG
  64. #define SMC_DEBUG 0
  65. #endif
  66. #include <linux/init.h>
  67. #include <linux/module.h>
  68. #include <linux/kernel.h>
  69. #include <linux/sched.h>
  70. #include <linux/slab.h>
  71. #include <linux/delay.h>
  72. #include <linux/interrupt.h>
  73. #include <linux/errno.h>
  74. #include <linux/ioport.h>
  75. #include <linux/crc32.h>
  76. #include <linux/platform_device.h>
  77. #include <linux/spinlock.h>
  78. #include <linux/ethtool.h>
  79. #include <linux/mii.h>
  80. #include <linux/workqueue.h>
  81. #include <linux/netdevice.h>
  82. #include <linux/etherdevice.h>
  83. #include <linux/skbuff.h>
  84. #include <asm/io.h>
  85. #include "smc91x.h"
  86. #ifdef CONFIG_ISA
  87. /*
  88. * the LAN91C111 can be at any of the following port addresses. To change,
  89. * for a slightly different card, you can add it to the array. Keep in
  90. * mind that the array must end in zero.
  91. */
  92. static unsigned int smc_portlist[] __initdata = {
  93. 0x200, 0x220, 0x240, 0x260, 0x280, 0x2A0, 0x2C0, 0x2E0,
  94. 0x300, 0x320, 0x340, 0x360, 0x380, 0x3A0, 0x3C0, 0x3E0, 0
  95. };
  96. #ifndef SMC_IOADDR
  97. # define SMC_IOADDR -1
  98. #endif
  99. static unsigned long io = SMC_IOADDR;
  100. module_param(io, ulong, 0400);
  101. MODULE_PARM_DESC(io, "I/O base address");
  102. #ifndef SMC_IRQ
  103. # define SMC_IRQ -1
  104. #endif
  105. static int irq = SMC_IRQ;
  106. module_param(irq, int, 0400);
  107. MODULE_PARM_DESC(irq, "IRQ number");
  108. #endif /* CONFIG_ISA */
  109. #ifndef SMC_NOWAIT
  110. # define SMC_NOWAIT 0
  111. #endif
  112. static int nowait = SMC_NOWAIT;
  113. module_param(nowait, int, 0400);
  114. MODULE_PARM_DESC(nowait, "set to 1 for no wait state");
  115. /*
  116. * Transmit timeout, default 5 seconds.
  117. */
  118. static int watchdog = 1000;
  119. module_param(watchdog, int, 0400);
  120. MODULE_PARM_DESC(watchdog, "transmit timeout in milliseconds");
  121. MODULE_LICENSE("GPL");
  122. /*
  123. * The internal workings of the driver. If you are changing anything
  124. * here with the SMC stuff, you should have the datasheet and know
  125. * what you are doing.
  126. */
  127. #define CARDNAME "smc91x"
  128. /*
  129. * Use power-down feature of the chip
  130. */
  131. #define POWER_DOWN 1
  132. /*
  133. * Wait time for memory to be free. This probably shouldn't be
  134. * tuned that much, as waiting for this means nothing else happens
  135. * in the system
  136. */
  137. #define MEMORY_WAIT_TIME 16
  138. /*
  139. * The maximum number of processing loops allowed for each call to the
  140. * IRQ handler.
  141. */
  142. #define MAX_IRQ_LOOPS 8
  143. /*
  144. * This selects whether TX packets are sent one by one to the SMC91x internal
  145. * memory and throttled until transmission completes. This may prevent
  146. * RX overruns a litle by keeping much of the memory free for RX packets
  147. * but to the expense of reduced TX throughput and increased IRQ overhead.
  148. * Note this is not a cure for a too slow data bus or too high IRQ latency.
  149. */
  150. #define THROTTLE_TX_PKTS 0
  151. /*
  152. * The MII clock high/low times. 2x this number gives the MII clock period
  153. * in microseconds. (was 50, but this gives 6.4ms for each MII transaction!)
  154. */
  155. #define MII_DELAY 1
  156. /* store this information for the driver.. */
  157. struct smc_local {
  158. /*
  159. * If I have to wait until memory is available to send a
  160. * packet, I will store the skbuff here, until I get the
  161. * desired memory. Then, I'll send it out and free it.
  162. */
  163. struct sk_buff *pending_tx_skb;
  164. struct tasklet_struct tx_task;
  165. /*
  166. * these are things that the kernel wants me to keep, so users
  167. * can find out semi-useless statistics of how well the card is
  168. * performing
  169. */
  170. struct net_device_stats stats;
  171. /* version/revision of the SMC91x chip */
  172. int version;
  173. /* Contains the current active transmission mode */
  174. int tcr_cur_mode;
  175. /* Contains the current active receive mode */
  176. int rcr_cur_mode;
  177. /* Contains the current active receive/phy mode */
  178. int rpc_cur_mode;
  179. int ctl_rfduplx;
  180. int ctl_rspeed;
  181. u32 msg_enable;
  182. u32 phy_type;
  183. struct mii_if_info mii;
  184. /* work queue */
  185. struct work_struct phy_configure;
  186. struct net_device *dev;
  187. int work_pending;
  188. spinlock_t lock;
  189. #ifdef SMC_USE_PXA_DMA
  190. /* DMA needs the physical address of the chip */
  191. u_long physaddr;
  192. #endif
  193. void __iomem *base;
  194. void __iomem *datacs;
  195. };
  196. #if SMC_DEBUG > 0
  197. #define DBG(n, args...) \
  198. do { \
  199. if (SMC_DEBUG >= (n)) \
  200. printk(args); \
  201. } while (0)
  202. #define PRINTK(args...) printk(args)
  203. #else
  204. #define DBG(n, args...) do { } while(0)
  205. #define PRINTK(args...) printk(KERN_DEBUG args)
  206. #endif
  207. #if SMC_DEBUG > 3
  208. static void PRINT_PKT(u_char *buf, int length)
  209. {
  210. int i;
  211. int remainder;
  212. int lines;
  213. lines = length / 16;
  214. remainder = length % 16;
  215. for (i = 0; i < lines ; i ++) {
  216. int cur;
  217. for (cur = 0; cur < 8; cur++) {
  218. u_char a, b;
  219. a = *buf++;
  220. b = *buf++;
  221. printk("%02x%02x ", a, b);
  222. }
  223. printk("\n");
  224. }
  225. for (i = 0; i < remainder/2 ; i++) {
  226. u_char a, b;
  227. a = *buf++;
  228. b = *buf++;
  229. printk("%02x%02x ", a, b);
  230. }
  231. printk("\n");
  232. }
  233. #else
  234. #define PRINT_PKT(x...) do { } while(0)
  235. #endif
  236. /* this enables an interrupt in the interrupt mask register */
  237. #define SMC_ENABLE_INT(x) do { \
  238. unsigned char mask; \
  239. spin_lock_irq(&lp->lock); \
  240. mask = SMC_GET_INT_MASK(); \
  241. mask |= (x); \
  242. SMC_SET_INT_MASK(mask); \
  243. spin_unlock_irq(&lp->lock); \
  244. } while (0)
  245. /* this disables an interrupt from the interrupt mask register */
  246. #define SMC_DISABLE_INT(x) do { \
  247. unsigned char mask; \
  248. spin_lock_irq(&lp->lock); \
  249. mask = SMC_GET_INT_MASK(); \
  250. mask &= ~(x); \
  251. SMC_SET_INT_MASK(mask); \
  252. spin_unlock_irq(&lp->lock); \
  253. } while (0)
  254. /*
  255. * Wait while MMU is busy. This is usually in the order of a few nanosecs
  256. * if at all, but let's avoid deadlocking the system if the hardware
  257. * decides to go south.
  258. */
  259. #define SMC_WAIT_MMU_BUSY() do { \
  260. if (unlikely(SMC_GET_MMU_CMD() & MC_BUSY)) { \
  261. unsigned long timeout = jiffies + 2; \
  262. while (SMC_GET_MMU_CMD() & MC_BUSY) { \
  263. if (time_after(jiffies, timeout)) { \
  264. printk("%s: timeout %s line %d\n", \
  265. dev->name, __FILE__, __LINE__); \
  266. break; \
  267. } \
  268. cpu_relax(); \
  269. } \
  270. } \
  271. } while (0)
  272. /*
  273. * this does a soft reset on the device
  274. */
  275. static void smc_reset(struct net_device *dev)
  276. {
  277. struct smc_local *lp = netdev_priv(dev);
  278. void __iomem *ioaddr = lp->base;
  279. unsigned int ctl, cfg;
  280. struct sk_buff *pending_skb;
  281. DBG(2, "%s: %s\n", dev->name, __FUNCTION__);
  282. /* Disable all interrupts, block TX tasklet */
  283. spin_lock_irq(&lp->lock);
  284. SMC_SELECT_BANK(2);
  285. SMC_SET_INT_MASK(0);
  286. pending_skb = lp->pending_tx_skb;
  287. lp->pending_tx_skb = NULL;
  288. spin_unlock_irq(&lp->lock);
  289. /* free any pending tx skb */
  290. if (pending_skb) {
  291. dev_kfree_skb(pending_skb);
  292. lp->stats.tx_errors++;
  293. lp->stats.tx_aborted_errors++;
  294. }
  295. /*
  296. * This resets the registers mostly to defaults, but doesn't
  297. * affect EEPROM. That seems unnecessary
  298. */
  299. SMC_SELECT_BANK(0);
  300. SMC_SET_RCR(RCR_SOFTRST);
  301. /*
  302. * Setup the Configuration Register
  303. * This is necessary because the CONFIG_REG is not affected
  304. * by a soft reset
  305. */
  306. SMC_SELECT_BANK(1);
  307. cfg = CONFIG_DEFAULT;
  308. /*
  309. * Setup for fast accesses if requested. If the card/system
  310. * can't handle it then there will be no recovery except for
  311. * a hard reset or power cycle
  312. */
  313. if (nowait)
  314. cfg |= CONFIG_NO_WAIT;
  315. /*
  316. * Release from possible power-down state
  317. * Configuration register is not affected by Soft Reset
  318. */
  319. cfg |= CONFIG_EPH_POWER_EN;
  320. SMC_SET_CONFIG(cfg);
  321. /* this should pause enough for the chip to be happy */
  322. /*
  323. * elaborate? What does the chip _need_? --jgarzik
  324. *
  325. * This seems to be undocumented, but something the original
  326. * driver(s) have always done. Suspect undocumented timing
  327. * info/determined empirically. --rmk
  328. */
  329. udelay(1);
  330. /* Disable transmit and receive functionality */
  331. SMC_SELECT_BANK(0);
  332. SMC_SET_RCR(RCR_CLEAR);
  333. SMC_SET_TCR(TCR_CLEAR);
  334. SMC_SELECT_BANK(1);
  335. ctl = SMC_GET_CTL() | CTL_LE_ENABLE;
  336. /*
  337. * Set the control register to automatically release successfully
  338. * transmitted packets, to make the best use out of our limited
  339. * memory
  340. */
  341. if(!THROTTLE_TX_PKTS)
  342. ctl |= CTL_AUTO_RELEASE;
  343. else
  344. ctl &= ~CTL_AUTO_RELEASE;
  345. SMC_SET_CTL(ctl);
  346. /* Reset the MMU */
  347. SMC_SELECT_BANK(2);
  348. SMC_SET_MMU_CMD(MC_RESET);
  349. SMC_WAIT_MMU_BUSY();
  350. }
  351. /*
  352. * Enable Interrupts, Receive, and Transmit
  353. */
  354. static void smc_enable(struct net_device *dev)
  355. {
  356. struct smc_local *lp = netdev_priv(dev);
  357. void __iomem *ioaddr = lp->base;
  358. int mask;
  359. DBG(2, "%s: %s\n", dev->name, __FUNCTION__);
  360. /* see the header file for options in TCR/RCR DEFAULT */
  361. SMC_SELECT_BANK(0);
  362. SMC_SET_TCR(lp->tcr_cur_mode);
  363. SMC_SET_RCR(lp->rcr_cur_mode);
  364. SMC_SELECT_BANK(1);
  365. SMC_SET_MAC_ADDR(dev->dev_addr);
  366. /* now, enable interrupts */
  367. mask = IM_EPH_INT|IM_RX_OVRN_INT|IM_RCV_INT;
  368. if (lp->version >= (CHIP_91100 << 4))
  369. mask |= IM_MDINT;
  370. SMC_SELECT_BANK(2);
  371. SMC_SET_INT_MASK(mask);
  372. /*
  373. * From this point the register bank must _NOT_ be switched away
  374. * to something else than bank 2 without proper locking against
  375. * races with any tasklet or interrupt handlers until smc_shutdown()
  376. * or smc_reset() is called.
  377. */
  378. }
  379. /*
  380. * this puts the device in an inactive state
  381. */
  382. static void smc_shutdown(struct net_device *dev)
  383. {
  384. struct smc_local *lp = netdev_priv(dev);
  385. void __iomem *ioaddr = lp->base;
  386. struct sk_buff *pending_skb;
  387. DBG(2, "%s: %s\n", CARDNAME, __FUNCTION__);
  388. /* no more interrupts for me */
  389. spin_lock_irq(&lp->lock);
  390. SMC_SELECT_BANK(2);
  391. SMC_SET_INT_MASK(0);
  392. pending_skb = lp->pending_tx_skb;
  393. lp->pending_tx_skb = NULL;
  394. spin_unlock_irq(&lp->lock);
  395. if (pending_skb)
  396. dev_kfree_skb(pending_skb);
  397. /* and tell the card to stay away from that nasty outside world */
  398. SMC_SELECT_BANK(0);
  399. SMC_SET_RCR(RCR_CLEAR);
  400. SMC_SET_TCR(TCR_CLEAR);
  401. #ifdef POWER_DOWN
  402. /* finally, shut the chip down */
  403. SMC_SELECT_BANK(1);
  404. SMC_SET_CONFIG(SMC_GET_CONFIG() & ~CONFIG_EPH_POWER_EN);
  405. #endif
  406. }
  407. /*
  408. * This is the procedure to handle the receipt of a packet.
  409. */
  410. static inline void smc_rcv(struct net_device *dev)
  411. {
  412. struct smc_local *lp = netdev_priv(dev);
  413. void __iomem *ioaddr = lp->base;
  414. unsigned int packet_number, status, packet_len;
  415. DBG(3, "%s: %s\n", dev->name, __FUNCTION__);
  416. packet_number = SMC_GET_RXFIFO();
  417. if (unlikely(packet_number & RXFIFO_REMPTY)) {
  418. PRINTK("%s: smc_rcv with nothing on FIFO.\n", dev->name);
  419. return;
  420. }
  421. /* read from start of packet */
  422. SMC_SET_PTR(PTR_READ | PTR_RCV | PTR_AUTOINC);
  423. /* First two words are status and packet length */
  424. SMC_GET_PKT_HDR(status, packet_len);
  425. packet_len &= 0x07ff; /* mask off top bits */
  426. DBG(2, "%s: RX PNR 0x%x STATUS 0x%04x LENGTH 0x%04x (%d)\n",
  427. dev->name, packet_number, status,
  428. packet_len, packet_len);
  429. back:
  430. if (unlikely(packet_len < 6 || status & RS_ERRORS)) {
  431. if (status & RS_TOOLONG && packet_len <= (1514 + 4 + 6)) {
  432. /* accept VLAN packets */
  433. status &= ~RS_TOOLONG;
  434. goto back;
  435. }
  436. if (packet_len < 6) {
  437. /* bloody hardware */
  438. printk(KERN_ERR "%s: fubar (rxlen %u status %x\n",
  439. dev->name, packet_len, status);
  440. status |= RS_TOOSHORT;
  441. }
  442. SMC_WAIT_MMU_BUSY();
  443. SMC_SET_MMU_CMD(MC_RELEASE);
  444. lp->stats.rx_errors++;
  445. if (status & RS_ALGNERR)
  446. lp->stats.rx_frame_errors++;
  447. if (status & (RS_TOOSHORT | RS_TOOLONG))
  448. lp->stats.rx_length_errors++;
  449. if (status & RS_BADCRC)
  450. lp->stats.rx_crc_errors++;
  451. } else {
  452. struct sk_buff *skb;
  453. unsigned char *data;
  454. unsigned int data_len;
  455. /* set multicast stats */
  456. if (status & RS_MULTICAST)
  457. lp->stats.multicast++;
  458. /*
  459. * Actual payload is packet_len - 6 (or 5 if odd byte).
  460. * We want skb_reserve(2) and the final ctrl word
  461. * (2 bytes, possibly containing the payload odd byte).
  462. * Furthermore, we add 2 bytes to allow rounding up to
  463. * multiple of 4 bytes on 32 bit buses.
  464. * Hence packet_len - 6 + 2 + 2 + 2.
  465. */
  466. skb = dev_alloc_skb(packet_len);
  467. if (unlikely(skb == NULL)) {
  468. printk(KERN_NOTICE "%s: Low memory, packet dropped.\n",
  469. dev->name);
  470. SMC_WAIT_MMU_BUSY();
  471. SMC_SET_MMU_CMD(MC_RELEASE);
  472. lp->stats.rx_dropped++;
  473. return;
  474. }
  475. /* Align IP header to 32 bits */
  476. skb_reserve(skb, 2);
  477. /* BUG: the LAN91C111 rev A never sets this bit. Force it. */
  478. if (lp->version == 0x90)
  479. status |= RS_ODDFRAME;
  480. /*
  481. * If odd length: packet_len - 5,
  482. * otherwise packet_len - 6.
  483. * With the trailing ctrl byte it's packet_len - 4.
  484. */
  485. data_len = packet_len - ((status & RS_ODDFRAME) ? 5 : 6);
  486. data = skb_put(skb, data_len);
  487. SMC_PULL_DATA(data, packet_len - 4);
  488. SMC_WAIT_MMU_BUSY();
  489. SMC_SET_MMU_CMD(MC_RELEASE);
  490. PRINT_PKT(data, packet_len - 4);
  491. dev->last_rx = jiffies;
  492. skb->protocol = eth_type_trans(skb, dev);
  493. netif_rx(skb);
  494. lp->stats.rx_packets++;
  495. lp->stats.rx_bytes += data_len;
  496. }
  497. }
  498. #ifdef CONFIG_SMP
  499. /*
  500. * On SMP we have the following problem:
  501. *
  502. * A = smc_hardware_send_pkt()
  503. * B = smc_hard_start_xmit()
  504. * C = smc_interrupt()
  505. *
  506. * A and B can never be executed simultaneously. However, at least on UP,
  507. * it is possible (and even desirable) for C to interrupt execution of
  508. * A or B in order to have better RX reliability and avoid overruns.
  509. * C, just like A and B, must have exclusive access to the chip and
  510. * each of them must lock against any other concurrent access.
  511. * Unfortunately this is not possible to have C suspend execution of A or
  512. * B taking place on another CPU. On UP this is no an issue since A and B
  513. * are run from softirq context and C from hard IRQ context, and there is
  514. * no other CPU where concurrent access can happen.
  515. * If ever there is a way to force at least B and C to always be executed
  516. * on the same CPU then we could use read/write locks to protect against
  517. * any other concurrent access and C would always interrupt B. But life
  518. * isn't that easy in a SMP world...
  519. */
  520. #define smc_special_trylock(lock) \
  521. ({ \
  522. int __ret; \
  523. local_irq_disable(); \
  524. __ret = spin_trylock(lock); \
  525. if (!__ret) \
  526. local_irq_enable(); \
  527. __ret; \
  528. })
  529. #define smc_special_lock(lock) spin_lock_irq(lock)
  530. #define smc_special_unlock(lock) spin_unlock_irq(lock)
  531. #else
  532. #define smc_special_trylock(lock) (1)
  533. #define smc_special_lock(lock) do { } while (0)
  534. #define smc_special_unlock(lock) do { } while (0)
  535. #endif
  536. /*
  537. * This is called to actually send a packet to the chip.
  538. */
  539. static void smc_hardware_send_pkt(unsigned long data)
  540. {
  541. struct net_device *dev = (struct net_device *)data;
  542. struct smc_local *lp = netdev_priv(dev);
  543. void __iomem *ioaddr = lp->base;
  544. struct sk_buff *skb;
  545. unsigned int packet_no, len;
  546. unsigned char *buf;
  547. DBG(3, "%s: %s\n", dev->name, __FUNCTION__);
  548. if (!smc_special_trylock(&lp->lock)) {
  549. netif_stop_queue(dev);
  550. tasklet_schedule(&lp->tx_task);
  551. return;
  552. }
  553. skb = lp->pending_tx_skb;
  554. if (unlikely(!skb)) {
  555. smc_special_unlock(&lp->lock);
  556. return;
  557. }
  558. lp->pending_tx_skb = NULL;
  559. packet_no = SMC_GET_AR();
  560. if (unlikely(packet_no & AR_FAILED)) {
  561. printk("%s: Memory allocation failed.\n", dev->name);
  562. lp->stats.tx_errors++;
  563. lp->stats.tx_fifo_errors++;
  564. smc_special_unlock(&lp->lock);
  565. goto done;
  566. }
  567. /* point to the beginning of the packet */
  568. SMC_SET_PN(packet_no);
  569. SMC_SET_PTR(PTR_AUTOINC);
  570. buf = skb->data;
  571. len = skb->len;
  572. DBG(2, "%s: TX PNR 0x%x LENGTH 0x%04x (%d) BUF 0x%p\n",
  573. dev->name, packet_no, len, len, buf);
  574. PRINT_PKT(buf, len);
  575. /*
  576. * Send the packet length (+6 for status words, length, and ctl.
  577. * The card will pad to 64 bytes with zeroes if packet is too small.
  578. */
  579. SMC_PUT_PKT_HDR(0, len + 6);
  580. /* send the actual data */
  581. SMC_PUSH_DATA(buf, len & ~1);
  582. /* Send final ctl word with the last byte if there is one */
  583. SMC_outw(((len & 1) ? (0x2000 | buf[len-1]) : 0), ioaddr, DATA_REG);
  584. /*
  585. * If THROTTLE_TX_PKTS is set, we stop the queue here. This will
  586. * have the effect of having at most one packet queued for TX
  587. * in the chip's memory at all time.
  588. *
  589. * If THROTTLE_TX_PKTS is not set then the queue is stopped only
  590. * when memory allocation (MC_ALLOC) does not succeed right away.
  591. */
  592. if (THROTTLE_TX_PKTS)
  593. netif_stop_queue(dev);
  594. /* queue the packet for TX */
  595. SMC_SET_MMU_CMD(MC_ENQUEUE);
  596. smc_special_unlock(&lp->lock);
  597. dev->trans_start = jiffies;
  598. lp->stats.tx_packets++;
  599. lp->stats.tx_bytes += len;
  600. SMC_ENABLE_INT(IM_TX_INT | IM_TX_EMPTY_INT);
  601. done: if (!THROTTLE_TX_PKTS)
  602. netif_wake_queue(dev);
  603. dev_kfree_skb(skb);
  604. }
  605. /*
  606. * Since I am not sure if I will have enough room in the chip's ram
  607. * to store the packet, I call this routine which either sends it
  608. * now, or set the card to generates an interrupt when ready
  609. * for the packet.
  610. */
  611. static int smc_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
  612. {
  613. struct smc_local *lp = netdev_priv(dev);
  614. void __iomem *ioaddr = lp->base;
  615. unsigned int numPages, poll_count, status;
  616. DBG(3, "%s: %s\n", dev->name, __FUNCTION__);
  617. BUG_ON(lp->pending_tx_skb != NULL);
  618. /*
  619. * The MMU wants the number of pages to be the number of 256 bytes
  620. * 'pages', minus 1 (since a packet can't ever have 0 pages :))
  621. *
  622. * The 91C111 ignores the size bits, but earlier models don't.
  623. *
  624. * Pkt size for allocating is data length +6 (for additional status
  625. * words, length and ctl)
  626. *
  627. * If odd size then last byte is included in ctl word.
  628. */
  629. numPages = ((skb->len & ~1) + (6 - 1)) >> 8;
  630. if (unlikely(numPages > 7)) {
  631. printk("%s: Far too big packet error.\n", dev->name);
  632. lp->stats.tx_errors++;
  633. lp->stats.tx_dropped++;
  634. dev_kfree_skb(skb);
  635. return 0;
  636. }
  637. smc_special_lock(&lp->lock);
  638. /* now, try to allocate the memory */
  639. SMC_SET_MMU_CMD(MC_ALLOC | numPages);
  640. /*
  641. * Poll the chip for a short amount of time in case the
  642. * allocation succeeds quickly.
  643. */
  644. poll_count = MEMORY_WAIT_TIME;
  645. do {
  646. status = SMC_GET_INT();
  647. if (status & IM_ALLOC_INT) {
  648. SMC_ACK_INT(IM_ALLOC_INT);
  649. break;
  650. }
  651. } while (--poll_count);
  652. smc_special_unlock(&lp->lock);
  653. lp->pending_tx_skb = skb;
  654. if (!poll_count) {
  655. /* oh well, wait until the chip finds memory later */
  656. netif_stop_queue(dev);
  657. DBG(2, "%s: TX memory allocation deferred.\n", dev->name);
  658. SMC_ENABLE_INT(IM_ALLOC_INT);
  659. } else {
  660. /*
  661. * Allocation succeeded: push packet to the chip's own memory
  662. * immediately.
  663. */
  664. smc_hardware_send_pkt((unsigned long)dev);
  665. }
  666. return 0;
  667. }
  668. /*
  669. * This handles a TX interrupt, which is only called when:
  670. * - a TX error occurred, or
  671. * - CTL_AUTO_RELEASE is not set and TX of a packet completed.
  672. */
  673. static void smc_tx(struct net_device *dev)
  674. {
  675. struct smc_local *lp = netdev_priv(dev);
  676. void __iomem *ioaddr = lp->base;
  677. unsigned int saved_packet, packet_no, tx_status, pkt_len;
  678. DBG(3, "%s: %s\n", dev->name, __FUNCTION__);
  679. /* If the TX FIFO is empty then nothing to do */
  680. packet_no = SMC_GET_TXFIFO();
  681. if (unlikely(packet_no & TXFIFO_TEMPTY)) {
  682. PRINTK("%s: smc_tx with nothing on FIFO.\n", dev->name);
  683. return;
  684. }
  685. /* select packet to read from */
  686. saved_packet = SMC_GET_PN();
  687. SMC_SET_PN(packet_no);
  688. /* read the first word (status word) from this packet */
  689. SMC_SET_PTR(PTR_AUTOINC | PTR_READ);
  690. SMC_GET_PKT_HDR(tx_status, pkt_len);
  691. DBG(2, "%s: TX STATUS 0x%04x PNR 0x%02x\n",
  692. dev->name, tx_status, packet_no);
  693. if (!(tx_status & ES_TX_SUC))
  694. lp->stats.tx_errors++;
  695. if (tx_status & ES_LOSTCARR)
  696. lp->stats.tx_carrier_errors++;
  697. if (tx_status & (ES_LATCOL | ES_16COL)) {
  698. PRINTK("%s: %s occurred on last xmit\n", dev->name,
  699. (tx_status & ES_LATCOL) ?
  700. "late collision" : "too many collisions");
  701. lp->stats.tx_window_errors++;
  702. if (!(lp->stats.tx_window_errors & 63) && net_ratelimit()) {
  703. printk(KERN_INFO "%s: unexpectedly large number of "
  704. "bad collisions. Please check duplex "
  705. "setting.\n", dev->name);
  706. }
  707. }
  708. /* kill the packet */
  709. SMC_WAIT_MMU_BUSY();
  710. SMC_SET_MMU_CMD(MC_FREEPKT);
  711. /* Don't restore Packet Number Reg until busy bit is cleared */
  712. SMC_WAIT_MMU_BUSY();
  713. SMC_SET_PN(saved_packet);
  714. /* re-enable transmit */
  715. SMC_SELECT_BANK(0);
  716. SMC_SET_TCR(lp->tcr_cur_mode);
  717. SMC_SELECT_BANK(2);
  718. }
  719. /*---PHY CONTROL AND CONFIGURATION-----------------------------------------*/
  720. static void smc_mii_out(struct net_device *dev, unsigned int val, int bits)
  721. {
  722. struct smc_local *lp = netdev_priv(dev);
  723. void __iomem *ioaddr = lp->base;
  724. unsigned int mii_reg, mask;
  725. mii_reg = SMC_GET_MII() & ~(MII_MCLK | MII_MDOE | MII_MDO);
  726. mii_reg |= MII_MDOE;
  727. for (mask = 1 << (bits - 1); mask; mask >>= 1) {
  728. if (val & mask)
  729. mii_reg |= MII_MDO;
  730. else
  731. mii_reg &= ~MII_MDO;
  732. SMC_SET_MII(mii_reg);
  733. udelay(MII_DELAY);
  734. SMC_SET_MII(mii_reg | MII_MCLK);
  735. udelay(MII_DELAY);
  736. }
  737. }
  738. static unsigned int smc_mii_in(struct net_device *dev, int bits)
  739. {
  740. struct smc_local *lp = netdev_priv(dev);
  741. void __iomem *ioaddr = lp->base;
  742. unsigned int mii_reg, mask, val;
  743. mii_reg = SMC_GET_MII() & ~(MII_MCLK | MII_MDOE | MII_MDO);
  744. SMC_SET_MII(mii_reg);
  745. for (mask = 1 << (bits - 1), val = 0; mask; mask >>= 1) {
  746. if (SMC_GET_MII() & MII_MDI)
  747. val |= mask;
  748. SMC_SET_MII(mii_reg);
  749. udelay(MII_DELAY);
  750. SMC_SET_MII(mii_reg | MII_MCLK);
  751. udelay(MII_DELAY);
  752. }
  753. return val;
  754. }
  755. /*
  756. * Reads a register from the MII Management serial interface
  757. */
  758. static int smc_phy_read(struct net_device *dev, int phyaddr, int phyreg)
  759. {
  760. struct smc_local *lp = netdev_priv(dev);
  761. void __iomem *ioaddr = lp->base;
  762. unsigned int phydata;
  763. SMC_SELECT_BANK(3);
  764. /* Idle - 32 ones */
  765. smc_mii_out(dev, 0xffffffff, 32);
  766. /* Start code (01) + read (10) + phyaddr + phyreg */
  767. smc_mii_out(dev, 6 << 10 | phyaddr << 5 | phyreg, 14);
  768. /* Turnaround (2bits) + phydata */
  769. phydata = smc_mii_in(dev, 18);
  770. /* Return to idle state */
  771. SMC_SET_MII(SMC_GET_MII() & ~(MII_MCLK|MII_MDOE|MII_MDO));
  772. DBG(3, "%s: phyaddr=0x%x, phyreg=0x%x, phydata=0x%x\n",
  773. __FUNCTION__, phyaddr, phyreg, phydata);
  774. SMC_SELECT_BANK(2);
  775. return phydata;
  776. }
  777. /*
  778. * Writes a register to the MII Management serial interface
  779. */
  780. static void smc_phy_write(struct net_device *dev, int phyaddr, int phyreg,
  781. int phydata)
  782. {
  783. struct smc_local *lp = netdev_priv(dev);
  784. void __iomem *ioaddr = lp->base;
  785. SMC_SELECT_BANK(3);
  786. /* Idle - 32 ones */
  787. smc_mii_out(dev, 0xffffffff, 32);
  788. /* Start code (01) + write (01) + phyaddr + phyreg + turnaround + phydata */
  789. smc_mii_out(dev, 5 << 28 | phyaddr << 23 | phyreg << 18 | 2 << 16 | phydata, 32);
  790. /* Return to idle state */
  791. SMC_SET_MII(SMC_GET_MII() & ~(MII_MCLK|MII_MDOE|MII_MDO));
  792. DBG(3, "%s: phyaddr=0x%x, phyreg=0x%x, phydata=0x%x\n",
  793. __FUNCTION__, phyaddr, phyreg, phydata);
  794. SMC_SELECT_BANK(2);
  795. }
  796. /*
  797. * Finds and reports the PHY address
  798. */
  799. static void smc_phy_detect(struct net_device *dev)
  800. {
  801. struct smc_local *lp = netdev_priv(dev);
  802. int phyaddr;
  803. DBG(2, "%s: %s\n", dev->name, __FUNCTION__);
  804. lp->phy_type = 0;
  805. /*
  806. * Scan all 32 PHY addresses if necessary, starting at
  807. * PHY#1 to PHY#31, and then PHY#0 last.
  808. */
  809. for (phyaddr = 1; phyaddr < 33; ++phyaddr) {
  810. unsigned int id1, id2;
  811. /* Read the PHY identifiers */
  812. id1 = smc_phy_read(dev, phyaddr & 31, MII_PHYSID1);
  813. id2 = smc_phy_read(dev, phyaddr & 31, MII_PHYSID2);
  814. DBG(3, "%s: phy_id1=0x%x, phy_id2=0x%x\n",
  815. dev->name, id1, id2);
  816. /* Make sure it is a valid identifier */
  817. if (id1 != 0x0000 && id1 != 0xffff && id1 != 0x8000 &&
  818. id2 != 0x0000 && id2 != 0xffff && id2 != 0x8000) {
  819. /* Save the PHY's address */
  820. lp->mii.phy_id = phyaddr & 31;
  821. lp->phy_type = id1 << 16 | id2;
  822. break;
  823. }
  824. }
  825. }
  826. /*
  827. * Sets the PHY to a configuration as determined by the user
  828. */
  829. static int smc_phy_fixed(struct net_device *dev)
  830. {
  831. struct smc_local *lp = netdev_priv(dev);
  832. void __iomem *ioaddr = lp->base;
  833. int phyaddr = lp->mii.phy_id;
  834. int bmcr, cfg1;
  835. DBG(3, "%s: %s\n", dev->name, __FUNCTION__);
  836. /* Enter Link Disable state */
  837. cfg1 = smc_phy_read(dev, phyaddr, PHY_CFG1_REG);
  838. cfg1 |= PHY_CFG1_LNKDIS;
  839. smc_phy_write(dev, phyaddr, PHY_CFG1_REG, cfg1);
  840. /*
  841. * Set our fixed capabilities
  842. * Disable auto-negotiation
  843. */
  844. bmcr = 0;
  845. if (lp->ctl_rfduplx)
  846. bmcr |= BMCR_FULLDPLX;
  847. if (lp->ctl_rspeed == 100)
  848. bmcr |= BMCR_SPEED100;
  849. /* Write our capabilities to the phy control register */
  850. smc_phy_write(dev, phyaddr, MII_BMCR, bmcr);
  851. /* Re-Configure the Receive/Phy Control register */
  852. SMC_SELECT_BANK(0);
  853. SMC_SET_RPC(lp->rpc_cur_mode);
  854. SMC_SELECT_BANK(2);
  855. return 1;
  856. }
  857. /*
  858. * smc_phy_reset - reset the phy
  859. * @dev: net device
  860. * @phy: phy address
  861. *
  862. * Issue a software reset for the specified PHY and
  863. * wait up to 100ms for the reset to complete. We should
  864. * not access the PHY for 50ms after issuing the reset.
  865. *
  866. * The time to wait appears to be dependent on the PHY.
  867. *
  868. * Must be called with lp->lock locked.
  869. */
  870. static int smc_phy_reset(struct net_device *dev, int phy)
  871. {
  872. struct smc_local *lp = netdev_priv(dev);
  873. unsigned int bmcr;
  874. int timeout;
  875. smc_phy_write(dev, phy, MII_BMCR, BMCR_RESET);
  876. for (timeout = 2; timeout; timeout--) {
  877. spin_unlock_irq(&lp->lock);
  878. msleep(50);
  879. spin_lock_irq(&lp->lock);
  880. bmcr = smc_phy_read(dev, phy, MII_BMCR);
  881. if (!(bmcr & BMCR_RESET))
  882. break;
  883. }
  884. return bmcr & BMCR_RESET;
  885. }
  886. /*
  887. * smc_phy_powerdown - powerdown phy
  888. * @dev: net device
  889. *
  890. * Power down the specified PHY
  891. */
  892. static void smc_phy_powerdown(struct net_device *dev)
  893. {
  894. struct smc_local *lp = netdev_priv(dev);
  895. unsigned int bmcr;
  896. int phy = lp->mii.phy_id;
  897. if (lp->phy_type == 0)
  898. return;
  899. /* We need to ensure that no calls to smc_phy_configure are
  900. pending.
  901. flush_scheduled_work() cannot be called because we are
  902. running with the netlink semaphore held (from
  903. devinet_ioctl()) and the pending work queue contains
  904. linkwatch_event() (scheduled by netif_carrier_off()
  905. above). linkwatch_event() also wants the netlink semaphore.
  906. */
  907. while(lp->work_pending)
  908. yield();
  909. bmcr = smc_phy_read(dev, phy, MII_BMCR);
  910. smc_phy_write(dev, phy, MII_BMCR, bmcr | BMCR_PDOWN);
  911. }
  912. /*
  913. * smc_phy_check_media - check the media status and adjust TCR
  914. * @dev: net device
  915. * @init: set true for initialisation
  916. *
  917. * Select duplex mode depending on negotiation state. This
  918. * also updates our carrier state.
  919. */
  920. static void smc_phy_check_media(struct net_device *dev, int init)
  921. {
  922. struct smc_local *lp = netdev_priv(dev);
  923. void __iomem *ioaddr = lp->base;
  924. if (mii_check_media(&lp->mii, netif_msg_link(lp), init)) {
  925. /* duplex state has changed */
  926. if (lp->mii.full_duplex) {
  927. lp->tcr_cur_mode |= TCR_SWFDUP;
  928. } else {
  929. lp->tcr_cur_mode &= ~TCR_SWFDUP;
  930. }
  931. SMC_SELECT_BANK(0);
  932. SMC_SET_TCR(lp->tcr_cur_mode);
  933. }
  934. }
  935. /*
  936. * Configures the specified PHY through the MII management interface
  937. * using Autonegotiation.
  938. * Calls smc_phy_fixed() if the user has requested a certain config.
  939. * If RPC ANEG bit is set, the media selection is dependent purely on
  940. * the selection by the MII (either in the MII BMCR reg or the result
  941. * of autonegotiation.) If the RPC ANEG bit is cleared, the selection
  942. * is controlled by the RPC SPEED and RPC DPLX bits.
  943. */
  944. static void smc_phy_configure(struct work_struct *work)
  945. {
  946. struct smc_local *lp =
  947. container_of(work, struct smc_local, phy_configure);
  948. struct net_device *dev = lp->dev;
  949. void __iomem *ioaddr = lp->base;
  950. int phyaddr = lp->mii.phy_id;
  951. int my_phy_caps; /* My PHY capabilities */
  952. int my_ad_caps; /* My Advertised capabilities */
  953. int status;
  954. DBG(3, "%s:smc_program_phy()\n", dev->name);
  955. spin_lock_irq(&lp->lock);
  956. /*
  957. * We should not be called if phy_type is zero.
  958. */
  959. if (lp->phy_type == 0)
  960. goto smc_phy_configure_exit;
  961. if (smc_phy_reset(dev, phyaddr)) {
  962. printk("%s: PHY reset timed out\n", dev->name);
  963. goto smc_phy_configure_exit;
  964. }
  965. /*
  966. * Enable PHY Interrupts (for register 18)
  967. * Interrupts listed here are disabled
  968. */
  969. smc_phy_write(dev, phyaddr, PHY_MASK_REG,
  970. PHY_INT_LOSSSYNC | PHY_INT_CWRD | PHY_INT_SSD |
  971. PHY_INT_ESD | PHY_INT_RPOL | PHY_INT_JAB |
  972. PHY_INT_SPDDET | PHY_INT_DPLXDET);
  973. /* Configure the Receive/Phy Control register */
  974. SMC_SELECT_BANK(0);
  975. SMC_SET_RPC(lp->rpc_cur_mode);
  976. /* If the user requested no auto neg, then go set his request */
  977. if (lp->mii.force_media) {
  978. smc_phy_fixed(dev);
  979. goto smc_phy_configure_exit;
  980. }
  981. /* Copy our capabilities from MII_BMSR to MII_ADVERTISE */
  982. my_phy_caps = smc_phy_read(dev, phyaddr, MII_BMSR);
  983. if (!(my_phy_caps & BMSR_ANEGCAPABLE)) {
  984. printk(KERN_INFO "Auto negotiation NOT supported\n");
  985. smc_phy_fixed(dev);
  986. goto smc_phy_configure_exit;
  987. }
  988. my_ad_caps = ADVERTISE_CSMA; /* I am CSMA capable */
  989. if (my_phy_caps & BMSR_100BASE4)
  990. my_ad_caps |= ADVERTISE_100BASE4;
  991. if (my_phy_caps & BMSR_100FULL)
  992. my_ad_caps |= ADVERTISE_100FULL;
  993. if (my_phy_caps & BMSR_100HALF)
  994. my_ad_caps |= ADVERTISE_100HALF;
  995. if (my_phy_caps & BMSR_10FULL)
  996. my_ad_caps |= ADVERTISE_10FULL;
  997. if (my_phy_caps & BMSR_10HALF)
  998. my_ad_caps |= ADVERTISE_10HALF;
  999. /* Disable capabilities not selected by our user */
  1000. if (lp->ctl_rspeed != 100)
  1001. my_ad_caps &= ~(ADVERTISE_100BASE4|ADVERTISE_100FULL|ADVERTISE_100HALF);
  1002. if (!lp->ctl_rfduplx)
  1003. my_ad_caps &= ~(ADVERTISE_100FULL|ADVERTISE_10FULL);
  1004. /* Update our Auto-Neg Advertisement Register */
  1005. smc_phy_write(dev, phyaddr, MII_ADVERTISE, my_ad_caps);
  1006. lp->mii.advertising = my_ad_caps;
  1007. /*
  1008. * Read the register back. Without this, it appears that when
  1009. * auto-negotiation is restarted, sometimes it isn't ready and
  1010. * the link does not come up.
  1011. */
  1012. status = smc_phy_read(dev, phyaddr, MII_ADVERTISE);
  1013. DBG(2, "%s: phy caps=%x\n", dev->name, my_phy_caps);
  1014. DBG(2, "%s: phy advertised caps=%x\n", dev->name, my_ad_caps);
  1015. /* Restart auto-negotiation process in order to advertise my caps */
  1016. smc_phy_write(dev, phyaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
  1017. smc_phy_check_media(dev, 1);
  1018. smc_phy_configure_exit:
  1019. SMC_SELECT_BANK(2);
  1020. spin_unlock_irq(&lp->lock);
  1021. lp->work_pending = 0;
  1022. }
  1023. /*
  1024. * smc_phy_interrupt
  1025. *
  1026. * Purpose: Handle interrupts relating to PHY register 18. This is
  1027. * called from the "hard" interrupt handler under our private spinlock.
  1028. */
  1029. static void smc_phy_interrupt(struct net_device *dev)
  1030. {
  1031. struct smc_local *lp = netdev_priv(dev);
  1032. int phyaddr = lp->mii.phy_id;
  1033. int phy18;
  1034. DBG(2, "%s: %s\n", dev->name, __FUNCTION__);
  1035. if (lp->phy_type == 0)
  1036. return;
  1037. for(;;) {
  1038. smc_phy_check_media(dev, 0);
  1039. /* Read PHY Register 18, Status Output */
  1040. phy18 = smc_phy_read(dev, phyaddr, PHY_INT_REG);
  1041. if ((phy18 & PHY_INT_INT) == 0)
  1042. break;
  1043. }
  1044. }
  1045. /*--- END PHY CONTROL AND CONFIGURATION-------------------------------------*/
  1046. static void smc_10bt_check_media(struct net_device *dev, int init)
  1047. {
  1048. struct smc_local *lp = netdev_priv(dev);
  1049. void __iomem *ioaddr = lp->base;
  1050. unsigned int old_carrier, new_carrier;
  1051. old_carrier = netif_carrier_ok(dev) ? 1 : 0;
  1052. SMC_SELECT_BANK(0);
  1053. new_carrier = (SMC_GET_EPH_STATUS() & ES_LINK_OK) ? 1 : 0;
  1054. SMC_SELECT_BANK(2);
  1055. if (init || (old_carrier != new_carrier)) {
  1056. if (!new_carrier) {
  1057. netif_carrier_off(dev);
  1058. } else {
  1059. netif_carrier_on(dev);
  1060. }
  1061. if (netif_msg_link(lp))
  1062. printk(KERN_INFO "%s: link %s\n", dev->name,
  1063. new_carrier ? "up" : "down");
  1064. }
  1065. }
  1066. static void smc_eph_interrupt(struct net_device *dev)
  1067. {
  1068. struct smc_local *lp = netdev_priv(dev);
  1069. void __iomem *ioaddr = lp->base;
  1070. unsigned int ctl;
  1071. smc_10bt_check_media(dev, 0);
  1072. SMC_SELECT_BANK(1);
  1073. ctl = SMC_GET_CTL();
  1074. SMC_SET_CTL(ctl & ~CTL_LE_ENABLE);
  1075. SMC_SET_CTL(ctl);
  1076. SMC_SELECT_BANK(2);
  1077. }
  1078. /*
  1079. * This is the main routine of the driver, to handle the device when
  1080. * it needs some attention.
  1081. */
  1082. static irqreturn_t smc_interrupt(int irq, void *dev_id)
  1083. {
  1084. struct net_device *dev = dev_id;
  1085. struct smc_local *lp = netdev_priv(dev);
  1086. void __iomem *ioaddr = lp->base;
  1087. int status, mask, timeout, card_stats;
  1088. int saved_pointer;
  1089. DBG(3, "%s: %s\n", dev->name, __FUNCTION__);
  1090. spin_lock(&lp->lock);
  1091. /* A preamble may be used when there is a potential race
  1092. * between the interruptible transmit functions and this
  1093. * ISR. */
  1094. SMC_INTERRUPT_PREAMBLE;
  1095. saved_pointer = SMC_GET_PTR();
  1096. mask = SMC_GET_INT_MASK();
  1097. SMC_SET_INT_MASK(0);
  1098. /* set a timeout value, so I don't stay here forever */
  1099. timeout = MAX_IRQ_LOOPS;
  1100. do {
  1101. status = SMC_GET_INT();
  1102. DBG(2, "%s: INT 0x%02x MASK 0x%02x MEM 0x%04x FIFO 0x%04x\n",
  1103. dev->name, status, mask,
  1104. ({ int meminfo; SMC_SELECT_BANK(0);
  1105. meminfo = SMC_GET_MIR();
  1106. SMC_SELECT_BANK(2); meminfo; }),
  1107. SMC_GET_FIFO());
  1108. status &= mask;
  1109. if (!status)
  1110. break;
  1111. if (status & IM_TX_INT) {
  1112. /* do this before RX as it will free memory quickly */
  1113. DBG(3, "%s: TX int\n", dev->name);
  1114. smc_tx(dev);
  1115. SMC_ACK_INT(IM_TX_INT);
  1116. if (THROTTLE_TX_PKTS)
  1117. netif_wake_queue(dev);
  1118. } else if (status & IM_RCV_INT) {
  1119. DBG(3, "%s: RX irq\n", dev->name);
  1120. smc_rcv(dev);
  1121. } else if (status & IM_ALLOC_INT) {
  1122. DBG(3, "%s: Allocation irq\n", dev->name);
  1123. tasklet_hi_schedule(&lp->tx_task);
  1124. mask &= ~IM_ALLOC_INT;
  1125. } else if (status & IM_TX_EMPTY_INT) {
  1126. DBG(3, "%s: TX empty\n", dev->name);
  1127. mask &= ~IM_TX_EMPTY_INT;
  1128. /* update stats */
  1129. SMC_SELECT_BANK(0);
  1130. card_stats = SMC_GET_COUNTER();
  1131. SMC_SELECT_BANK(2);
  1132. /* single collisions */
  1133. lp->stats.collisions += card_stats & 0xF;
  1134. card_stats >>= 4;
  1135. /* multiple collisions */
  1136. lp->stats.collisions += card_stats & 0xF;
  1137. } else if (status & IM_RX_OVRN_INT) {
  1138. DBG(1, "%s: RX overrun (EPH_ST 0x%04x)\n", dev->name,
  1139. ({ int eph_st; SMC_SELECT_BANK(0);
  1140. eph_st = SMC_GET_EPH_STATUS();
  1141. SMC_SELECT_BANK(2); eph_st; }) );
  1142. SMC_ACK_INT(IM_RX_OVRN_INT);
  1143. lp->stats.rx_errors++;
  1144. lp->stats.rx_fifo_errors++;
  1145. } else if (status & IM_EPH_INT) {
  1146. smc_eph_interrupt(dev);
  1147. } else if (status & IM_MDINT) {
  1148. SMC_ACK_INT(IM_MDINT);
  1149. smc_phy_interrupt(dev);
  1150. } else if (status & IM_ERCV_INT) {
  1151. SMC_ACK_INT(IM_ERCV_INT);
  1152. PRINTK("%s: UNSUPPORTED: ERCV INTERRUPT \n", dev->name);
  1153. }
  1154. } while (--timeout);
  1155. /* restore register states */
  1156. SMC_SET_PTR(saved_pointer);
  1157. SMC_SET_INT_MASK(mask);
  1158. spin_unlock(&lp->lock);
  1159. if (timeout == MAX_IRQ_LOOPS)
  1160. PRINTK("%s: spurious interrupt (mask = 0x%02x)\n",
  1161. dev->name, mask);
  1162. DBG(3, "%s: Interrupt done (%d loops)\n",
  1163. dev->name, MAX_IRQ_LOOPS - timeout);
  1164. /*
  1165. * We return IRQ_HANDLED unconditionally here even if there was
  1166. * nothing to do. There is a possibility that a packet might
  1167. * get enqueued into the chip right after TX_EMPTY_INT is raised
  1168. * but just before the CPU acknowledges the IRQ.
  1169. * Better take an unneeded IRQ in some occasions than complexifying
  1170. * the code for all cases.
  1171. */
  1172. return IRQ_HANDLED;
  1173. }
  1174. #ifdef CONFIG_NET_POLL_CONTROLLER
  1175. /*
  1176. * Polling receive - used by netconsole and other diagnostic tools
  1177. * to allow network i/o with interrupts disabled.
  1178. */
  1179. static void smc_poll_controller(struct net_device *dev)
  1180. {
  1181. disable_irq(dev->irq);
  1182. smc_interrupt(dev->irq, dev);
  1183. enable_irq(dev->irq);
  1184. }
  1185. #endif
  1186. /* Our watchdog timed out. Called by the networking layer */
  1187. static void smc_timeout(struct net_device *dev)
  1188. {
  1189. struct smc_local *lp = netdev_priv(dev);
  1190. void __iomem *ioaddr = lp->base;
  1191. int status, mask, eph_st, meminfo, fifo;
  1192. DBG(2, "%s: %s\n", dev->name, __FUNCTION__);
  1193. spin_lock_irq(&lp->lock);
  1194. status = SMC_GET_INT();
  1195. mask = SMC_GET_INT_MASK();
  1196. fifo = SMC_GET_FIFO();
  1197. SMC_SELECT_BANK(0);
  1198. eph_st = SMC_GET_EPH_STATUS();
  1199. meminfo = SMC_GET_MIR();
  1200. SMC_SELECT_BANK(2);
  1201. spin_unlock_irq(&lp->lock);
  1202. PRINTK( "%s: TX timeout (INT 0x%02x INTMASK 0x%02x "
  1203. "MEM 0x%04x FIFO 0x%04x EPH_ST 0x%04x)\n",
  1204. dev->name, status, mask, meminfo, fifo, eph_st );
  1205. smc_reset(dev);
  1206. smc_enable(dev);
  1207. /*
  1208. * Reconfiguring the PHY doesn't seem like a bad idea here, but
  1209. * smc_phy_configure() calls msleep() which calls schedule_timeout()
  1210. * which calls schedule(). Hence we use a work queue.
  1211. */
  1212. if (lp->phy_type != 0) {
  1213. if (schedule_work(&lp->phy_configure)) {
  1214. lp->work_pending = 1;
  1215. }
  1216. }
  1217. /* We can accept TX packets again */
  1218. dev->trans_start = jiffies;
  1219. netif_wake_queue(dev);
  1220. }
  1221. /*
  1222. * This routine will, depending on the values passed to it,
  1223. * either make it accept multicast packets, go into
  1224. * promiscuous mode (for TCPDUMP and cousins) or accept
  1225. * a select set of multicast packets
  1226. */
  1227. static void smc_set_multicast_list(struct net_device *dev)
  1228. {
  1229. struct smc_local *lp = netdev_priv(dev);
  1230. void __iomem *ioaddr = lp->base;
  1231. unsigned char multicast_table[8];
  1232. int update_multicast = 0;
  1233. DBG(2, "%s: %s\n", dev->name, __FUNCTION__);
  1234. if (dev->flags & IFF_PROMISC) {
  1235. DBG(2, "%s: RCR_PRMS\n", dev->name);
  1236. lp->rcr_cur_mode |= RCR_PRMS;
  1237. }
  1238. /* BUG? I never disable promiscuous mode if multicasting was turned on.
  1239. Now, I turn off promiscuous mode, but I don't do anything to multicasting
  1240. when promiscuous mode is turned on.
  1241. */
  1242. /*
  1243. * Here, I am setting this to accept all multicast packets.
  1244. * I don't need to zero the multicast table, because the flag is
  1245. * checked before the table is
  1246. */
  1247. else if (dev->flags & IFF_ALLMULTI || dev->mc_count > 16) {
  1248. DBG(2, "%s: RCR_ALMUL\n", dev->name);
  1249. lp->rcr_cur_mode |= RCR_ALMUL;
  1250. }
  1251. /*
  1252. * This sets the internal hardware table to filter out unwanted
  1253. * multicast packets before they take up memory.
  1254. *
  1255. * The SMC chip uses a hash table where the high 6 bits of the CRC of
  1256. * address are the offset into the table. If that bit is 1, then the
  1257. * multicast packet is accepted. Otherwise, it's dropped silently.
  1258. *
  1259. * To use the 6 bits as an offset into the table, the high 3 bits are
  1260. * the number of the 8 bit register, while the low 3 bits are the bit
  1261. * within that register.
  1262. */
  1263. else if (dev->mc_count) {
  1264. int i;
  1265. struct dev_mc_list *cur_addr;
  1266. /* table for flipping the order of 3 bits */
  1267. static const unsigned char invert3[] = {0, 4, 2, 6, 1, 5, 3, 7};
  1268. /* start with a table of all zeros: reject all */
  1269. memset(multicast_table, 0, sizeof(multicast_table));
  1270. cur_addr = dev->mc_list;
  1271. for (i = 0; i < dev->mc_count; i++, cur_addr = cur_addr->next) {
  1272. int position;
  1273. /* do we have a pointer here? */
  1274. if (!cur_addr)
  1275. break;
  1276. /* make sure this is a multicast address -
  1277. shouldn't this be a given if we have it here ? */
  1278. if (!(*cur_addr->dmi_addr & 1))
  1279. continue;
  1280. /* only use the low order bits */
  1281. position = crc32_le(~0, cur_addr->dmi_addr, 6) & 0x3f;
  1282. /* do some messy swapping to put the bit in the right spot */
  1283. multicast_table[invert3[position&7]] |=
  1284. (1<<invert3[(position>>3)&7]);
  1285. }
  1286. /* be sure I get rid of flags I might have set */
  1287. lp->rcr_cur_mode &= ~(RCR_PRMS | RCR_ALMUL);
  1288. /* now, the table can be loaded into the chipset */
  1289. update_multicast = 1;
  1290. } else {
  1291. DBG(2, "%s: ~(RCR_PRMS|RCR_ALMUL)\n", dev->name);
  1292. lp->rcr_cur_mode &= ~(RCR_PRMS | RCR_ALMUL);
  1293. /*
  1294. * since I'm disabling all multicast entirely, I need to
  1295. * clear the multicast list
  1296. */
  1297. memset(multicast_table, 0, sizeof(multicast_table));
  1298. update_multicast = 1;
  1299. }
  1300. spin_lock_irq(&lp->lock);
  1301. SMC_SELECT_BANK(0);
  1302. SMC_SET_RCR(lp->rcr_cur_mode);
  1303. if (update_multicast) {
  1304. SMC_SELECT_BANK(3);
  1305. SMC_SET_MCAST(multicast_table);
  1306. }
  1307. SMC_SELECT_BANK(2);
  1308. spin_unlock_irq(&lp->lock);
  1309. }
  1310. /*
  1311. * Open and Initialize the board
  1312. *
  1313. * Set up everything, reset the card, etc..
  1314. */
  1315. static int
  1316. smc_open(struct net_device *dev)
  1317. {
  1318. struct smc_local *lp = netdev_priv(dev);
  1319. DBG(2, "%s: %s\n", dev->name, __FUNCTION__);
  1320. /*
  1321. * Check that the address is valid. If its not, refuse
  1322. * to bring the device up. The user must specify an
  1323. * address using ifconfig eth0 hw ether xx:xx:xx:xx:xx:xx
  1324. */
  1325. if (!is_valid_ether_addr(dev->dev_addr)) {
  1326. PRINTK("%s: no valid ethernet hw addr\n", __FUNCTION__);
  1327. return -EINVAL;
  1328. }
  1329. /* Setup the default Register Modes */
  1330. lp->tcr_cur_mode = TCR_DEFAULT;
  1331. lp->rcr_cur_mode = RCR_DEFAULT;
  1332. lp->rpc_cur_mode = RPC_DEFAULT;
  1333. /*
  1334. * If we are not using a MII interface, we need to
  1335. * monitor our own carrier signal to detect faults.
  1336. */
  1337. if (lp->phy_type == 0)
  1338. lp->tcr_cur_mode |= TCR_MON_CSN;
  1339. /* reset the hardware */
  1340. smc_reset(dev);
  1341. smc_enable(dev);
  1342. /* Configure the PHY, initialize the link state */
  1343. if (lp->phy_type != 0)
  1344. smc_phy_configure(&lp->phy_configure);
  1345. else {
  1346. spin_lock_irq(&lp->lock);
  1347. smc_10bt_check_media(dev, 1);
  1348. spin_unlock_irq(&lp->lock);
  1349. }
  1350. netif_start_queue(dev);
  1351. return 0;
  1352. }
  1353. /*
  1354. * smc_close
  1355. *
  1356. * this makes the board clean up everything that it can
  1357. * and not talk to the outside world. Caused by
  1358. * an 'ifconfig ethX down'
  1359. */
  1360. static int smc_close(struct net_device *dev)
  1361. {
  1362. struct smc_local *lp = netdev_priv(dev);
  1363. DBG(2, "%s: %s\n", dev->name, __FUNCTION__);
  1364. netif_stop_queue(dev);
  1365. netif_carrier_off(dev);
  1366. /* clear everything */
  1367. smc_shutdown(dev);
  1368. tasklet_kill(&lp->tx_task);
  1369. smc_phy_powerdown(dev);
  1370. return 0;
  1371. }
  1372. /*
  1373. * Get the current statistics.
  1374. * This may be called with the card open or closed.
  1375. */
  1376. static struct net_device_stats *smc_query_statistics(struct net_device *dev)
  1377. {
  1378. struct smc_local *lp = netdev_priv(dev);
  1379. DBG(2, "%s: %s\n", dev->name, __FUNCTION__);
  1380. return &lp->stats;
  1381. }
  1382. /*
  1383. * Ethtool support
  1384. */
  1385. static int
  1386. smc_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1387. {
  1388. struct smc_local *lp = netdev_priv(dev);
  1389. int ret;
  1390. cmd->maxtxpkt = 1;
  1391. cmd->maxrxpkt = 1;
  1392. if (lp->phy_type != 0) {
  1393. spin_lock_irq(&lp->lock);
  1394. ret = mii_ethtool_gset(&lp->mii, cmd);
  1395. spin_unlock_irq(&lp->lock);
  1396. } else {
  1397. cmd->supported = SUPPORTED_10baseT_Half |
  1398. SUPPORTED_10baseT_Full |
  1399. SUPPORTED_TP | SUPPORTED_AUI;
  1400. if (lp->ctl_rspeed == 10)
  1401. cmd->speed = SPEED_10;
  1402. else if (lp->ctl_rspeed == 100)
  1403. cmd->speed = SPEED_100;
  1404. cmd->autoneg = AUTONEG_DISABLE;
  1405. cmd->transceiver = XCVR_INTERNAL;
  1406. cmd->port = 0;
  1407. cmd->duplex = lp->tcr_cur_mode & TCR_SWFDUP ? DUPLEX_FULL : DUPLEX_HALF;
  1408. ret = 0;
  1409. }
  1410. return ret;
  1411. }
  1412. static int
  1413. smc_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1414. {
  1415. struct smc_local *lp = netdev_priv(dev);
  1416. int ret;
  1417. if (lp->phy_type != 0) {
  1418. spin_lock_irq(&lp->lock);
  1419. ret = mii_ethtool_sset(&lp->mii, cmd);
  1420. spin_unlock_irq(&lp->lock);
  1421. } else {
  1422. if (cmd->autoneg != AUTONEG_DISABLE ||
  1423. cmd->speed != SPEED_10 ||
  1424. (cmd->duplex != DUPLEX_HALF && cmd->duplex != DUPLEX_FULL) ||
  1425. (cmd->port != PORT_TP && cmd->port != PORT_AUI))
  1426. return -EINVAL;
  1427. // lp->port = cmd->port;
  1428. lp->ctl_rfduplx = cmd->duplex == DUPLEX_FULL;
  1429. // if (netif_running(dev))
  1430. // smc_set_port(dev);
  1431. ret = 0;
  1432. }
  1433. return ret;
  1434. }
  1435. static void
  1436. smc_ethtool_getdrvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1437. {
  1438. strncpy(info->driver, CARDNAME, sizeof(info->driver));
  1439. strncpy(info->version, version, sizeof(info->version));
  1440. strncpy(info->bus_info, dev->dev.parent->bus_id, sizeof(info->bus_info));
  1441. }
  1442. static int smc_ethtool_nwayreset(struct net_device *dev)
  1443. {
  1444. struct smc_local *lp = netdev_priv(dev);
  1445. int ret = -EINVAL;
  1446. if (lp->phy_type != 0) {
  1447. spin_lock_irq(&lp->lock);
  1448. ret = mii_nway_restart(&lp->mii);
  1449. spin_unlock_irq(&lp->lock);
  1450. }
  1451. return ret;
  1452. }
  1453. static u32 smc_ethtool_getmsglevel(struct net_device *dev)
  1454. {
  1455. struct smc_local *lp = netdev_priv(dev);
  1456. return lp->msg_enable;
  1457. }
  1458. static void smc_ethtool_setmsglevel(struct net_device *dev, u32 level)
  1459. {
  1460. struct smc_local *lp = netdev_priv(dev);
  1461. lp->msg_enable = level;
  1462. }
  1463. static const struct ethtool_ops smc_ethtool_ops = {
  1464. .get_settings = smc_ethtool_getsettings,
  1465. .set_settings = smc_ethtool_setsettings,
  1466. .get_drvinfo = smc_ethtool_getdrvinfo,
  1467. .get_msglevel = smc_ethtool_getmsglevel,
  1468. .set_msglevel = smc_ethtool_setmsglevel,
  1469. .nway_reset = smc_ethtool_nwayreset,
  1470. .get_link = ethtool_op_get_link,
  1471. // .get_eeprom = smc_ethtool_geteeprom,
  1472. // .set_eeprom = smc_ethtool_seteeprom,
  1473. };
  1474. /*
  1475. * smc_findirq
  1476. *
  1477. * This routine has a simple purpose -- make the SMC chip generate an
  1478. * interrupt, so an auto-detect routine can detect it, and find the IRQ,
  1479. */
  1480. /*
  1481. * does this still work?
  1482. *
  1483. * I just deleted auto_irq.c, since it was never built...
  1484. * --jgarzik
  1485. */
  1486. static int __init smc_findirq(void __iomem *ioaddr)
  1487. {
  1488. int timeout = 20;
  1489. unsigned long cookie;
  1490. DBG(2, "%s: %s\n", CARDNAME, __FUNCTION__);
  1491. cookie = probe_irq_on();
  1492. /*
  1493. * What I try to do here is trigger an ALLOC_INT. This is done
  1494. * by allocating a small chunk of memory, which will give an interrupt
  1495. * when done.
  1496. */
  1497. /* enable ALLOCation interrupts ONLY */
  1498. SMC_SELECT_BANK(2);
  1499. SMC_SET_INT_MASK(IM_ALLOC_INT);
  1500. /*
  1501. * Allocate 512 bytes of memory. Note that the chip was just
  1502. * reset so all the memory is available
  1503. */
  1504. SMC_SET_MMU_CMD(MC_ALLOC | 1);
  1505. /*
  1506. * Wait until positive that the interrupt has been generated
  1507. */
  1508. do {
  1509. int int_status;
  1510. udelay(10);
  1511. int_status = SMC_GET_INT();
  1512. if (int_status & IM_ALLOC_INT)
  1513. break; /* got the interrupt */
  1514. } while (--timeout);
  1515. /*
  1516. * there is really nothing that I can do here if timeout fails,
  1517. * as autoirq_report will return a 0 anyway, which is what I
  1518. * want in this case. Plus, the clean up is needed in both
  1519. * cases.
  1520. */
  1521. /* and disable all interrupts again */
  1522. SMC_SET_INT_MASK(0);
  1523. /* and return what I found */
  1524. return probe_irq_off(cookie);
  1525. }
  1526. /*
  1527. * Function: smc_probe(unsigned long ioaddr)
  1528. *
  1529. * Purpose:
  1530. * Tests to see if a given ioaddr points to an SMC91x chip.
  1531. * Returns a 0 on success
  1532. *
  1533. * Algorithm:
  1534. * (1) see if the high byte of BANK_SELECT is 0x33
  1535. * (2) compare the ioaddr with the base register's address
  1536. * (3) see if I recognize the chip ID in the appropriate register
  1537. *
  1538. * Here I do typical initialization tasks.
  1539. *
  1540. * o Initialize the structure if needed
  1541. * o print out my vanity message if not done so already
  1542. * o print out what type of hardware is detected
  1543. * o print out the ethernet address
  1544. * o find the IRQ
  1545. * o set up my private data
  1546. * o configure the dev structure with my subroutines
  1547. * o actually GRAB the irq.
  1548. * o GRAB the region
  1549. */
  1550. static int __init smc_probe(struct net_device *dev, void __iomem *ioaddr)
  1551. {
  1552. struct smc_local *lp = netdev_priv(dev);
  1553. static int version_printed = 0;
  1554. int i, retval;
  1555. unsigned int val, revision_register;
  1556. const char *version_string;
  1557. DBG(2, "%s: %s\n", CARDNAME, __FUNCTION__);
  1558. /* First, see if the high byte is 0x33 */
  1559. val = SMC_CURRENT_BANK();
  1560. DBG(2, "%s: bank signature probe returned 0x%04x\n", CARDNAME, val);
  1561. if ((val & 0xFF00) != 0x3300) {
  1562. if ((val & 0xFF) == 0x33) {
  1563. printk(KERN_WARNING
  1564. "%s: Detected possible byte-swapped interface"
  1565. " at IOADDR %p\n", CARDNAME, ioaddr);
  1566. }
  1567. retval = -ENODEV;
  1568. goto err_out;
  1569. }
  1570. /*
  1571. * The above MIGHT indicate a device, but I need to write to
  1572. * further test this.
  1573. */
  1574. SMC_SELECT_BANK(0);
  1575. val = SMC_CURRENT_BANK();
  1576. if ((val & 0xFF00) != 0x3300) {
  1577. retval = -ENODEV;
  1578. goto err_out;
  1579. }
  1580. /*
  1581. * well, we've already written once, so hopefully another
  1582. * time won't hurt. This time, I need to switch the bank
  1583. * register to bank 1, so I can access the base address
  1584. * register
  1585. */
  1586. SMC_SELECT_BANK(1);
  1587. val = SMC_GET_BASE();
  1588. val = ((val & 0x1F00) >> 3) << SMC_IO_SHIFT;
  1589. if (((unsigned int)ioaddr & (0x3e0 << SMC_IO_SHIFT)) != val) {
  1590. printk("%s: IOADDR %p doesn't match configuration (%x).\n",
  1591. CARDNAME, ioaddr, val);
  1592. }
  1593. /*
  1594. * check if the revision register is something that I
  1595. * recognize. These might need to be added to later,
  1596. * as future revisions could be added.
  1597. */
  1598. SMC_SELECT_BANK(3);
  1599. revision_register = SMC_GET_REV();
  1600. DBG(2, "%s: revision = 0x%04x\n", CARDNAME, revision_register);
  1601. version_string = chip_ids[ (revision_register >> 4) & 0xF];
  1602. if (!version_string || (revision_register & 0xff00) != 0x3300) {
  1603. /* I don't recognize this chip, so... */
  1604. printk("%s: IO %p: Unrecognized revision register 0x%04x"
  1605. ", Contact author.\n", CARDNAME,
  1606. ioaddr, revision_register);
  1607. retval = -ENODEV;
  1608. goto err_out;
  1609. }
  1610. /* At this point I'll assume that the chip is an SMC91x. */
  1611. if (version_printed++ == 0)
  1612. printk("%s", version);
  1613. /* fill in some of the fields */
  1614. dev->base_addr = (unsigned long)ioaddr;
  1615. lp->base = ioaddr;
  1616. lp->version = revision_register & 0xff;
  1617. spin_lock_init(&lp->lock);
  1618. /* Get the MAC address */
  1619. SMC_SELECT_BANK(1);
  1620. SMC_GET_MAC_ADDR(dev->dev_addr);
  1621. /* now, reset the chip, and put it into a known state */
  1622. smc_reset(dev);
  1623. /*
  1624. * If dev->irq is 0, then the device has to be banged on to see
  1625. * what the IRQ is.
  1626. *
  1627. * This banging doesn't always detect the IRQ, for unknown reasons.
  1628. * a workaround is to reset the chip and try again.
  1629. *
  1630. * Interestingly, the DOS packet driver *SETS* the IRQ on the card to
  1631. * be what is requested on the command line. I don't do that, mostly
  1632. * because the card that I have uses a non-standard method of accessing
  1633. * the IRQs, and because this _should_ work in most configurations.
  1634. *
  1635. * Specifying an IRQ is done with the assumption that the user knows
  1636. * what (s)he is doing. No checking is done!!!!
  1637. */
  1638. if (dev->irq < 1) {
  1639. int trials;
  1640. trials = 3;
  1641. while (trials--) {
  1642. dev->irq = smc_findirq(ioaddr);
  1643. if (dev->irq)
  1644. break;
  1645. /* kick the card and try again */
  1646. smc_reset(dev);
  1647. }
  1648. }
  1649. if (dev->irq == 0) {
  1650. printk("%s: Couldn't autodetect your IRQ. Use irq=xx.\n",
  1651. dev->name);
  1652. retval = -ENODEV;
  1653. goto err_out;
  1654. }
  1655. dev->irq = irq_canonicalize(dev->irq);
  1656. /* Fill in the fields of the device structure with ethernet values. */
  1657. ether_setup(dev);
  1658. dev->open = smc_open;
  1659. dev->stop = smc_close;
  1660. dev->hard_start_xmit = smc_hard_start_xmit;
  1661. dev->tx_timeout = smc_timeout;
  1662. dev->watchdog_timeo = msecs_to_jiffies(watchdog);
  1663. dev->get_stats = smc_query_statistics;
  1664. dev->set_multicast_list = smc_set_multicast_list;
  1665. dev->ethtool_ops = &smc_ethtool_ops;
  1666. #ifdef CONFIG_NET_POLL_CONTROLLER
  1667. dev->poll_controller = smc_poll_controller;
  1668. #endif
  1669. tasklet_init(&lp->tx_task, smc_hardware_send_pkt, (unsigned long)dev);
  1670. INIT_WORK(&lp->phy_configure, smc_phy_configure);
  1671. lp->dev = dev;
  1672. lp->mii.phy_id_mask = 0x1f;
  1673. lp->mii.reg_num_mask = 0x1f;
  1674. lp->mii.force_media = 0;
  1675. lp->mii.full_duplex = 0;
  1676. lp->mii.dev = dev;
  1677. lp->mii.mdio_read = smc_phy_read;
  1678. lp->mii.mdio_write = smc_phy_write;
  1679. /*
  1680. * Locate the phy, if any.
  1681. */
  1682. if (lp->version >= (CHIP_91100 << 4))
  1683. smc_phy_detect(dev);
  1684. /* then shut everything down to save power */
  1685. smc_shutdown(dev);
  1686. smc_phy_powerdown(dev);
  1687. /* Set default parameters */
  1688. lp->msg_enable = NETIF_MSG_LINK;
  1689. lp->ctl_rfduplx = 0;
  1690. lp->ctl_rspeed = 10;
  1691. if (lp->version >= (CHIP_91100 << 4)) {
  1692. lp->ctl_rfduplx = 1;
  1693. lp->ctl_rspeed = 100;
  1694. }
  1695. /* Grab the IRQ */
  1696. retval = request_irq(dev->irq, &smc_interrupt, SMC_IRQ_FLAGS, dev->name, dev);
  1697. if (retval)
  1698. goto err_out;
  1699. #ifdef SMC_USE_PXA_DMA
  1700. {
  1701. int dma = pxa_request_dma(dev->name, DMA_PRIO_LOW,
  1702. smc_pxa_dma_irq, NULL);
  1703. if (dma >= 0)
  1704. dev->dma = dma;
  1705. }
  1706. #endif
  1707. retval = register_netdev(dev);
  1708. if (retval == 0) {
  1709. /* now, print out the card info, in a short format.. */
  1710. printk("%s: %s (rev %d) at %p IRQ %d",
  1711. dev->name, version_string, revision_register & 0x0f,
  1712. lp->base, dev->irq);
  1713. if (dev->dma != (unsigned char)-1)
  1714. printk(" DMA %d", dev->dma);
  1715. printk("%s%s\n", nowait ? " [nowait]" : "",
  1716. THROTTLE_TX_PKTS ? " [throttle_tx]" : "");
  1717. if (!is_valid_ether_addr(dev->dev_addr)) {
  1718. printk("%s: Invalid ethernet MAC address. Please "
  1719. "set using ifconfig\n", dev->name);
  1720. } else {
  1721. /* Print the Ethernet address */
  1722. printk("%s: Ethernet addr: ", dev->name);
  1723. for (i = 0; i < 5; i++)
  1724. printk("%2.2x:", dev->dev_addr[i]);
  1725. printk("%2.2x\n", dev->dev_addr[5]);
  1726. }
  1727. if (lp->phy_type == 0) {
  1728. PRINTK("%s: No PHY found\n", dev->name);
  1729. } else if ((lp->phy_type & 0xfffffff0) == 0x0016f840) {
  1730. PRINTK("%s: PHY LAN83C183 (LAN91C111 Internal)\n", dev->name);
  1731. } else if ((lp->phy_type & 0xfffffff0) == 0x02821c50) {
  1732. PRINTK("%s: PHY LAN83C180\n", dev->name);
  1733. }
  1734. }
  1735. err_out:
  1736. #ifdef SMC_USE_PXA_DMA
  1737. if (retval && dev->dma != (unsigned char)-1)
  1738. pxa_free_dma(dev->dma);
  1739. #endif
  1740. return retval;
  1741. }
  1742. static int smc_enable_device(struct platform_device *pdev)
  1743. {
  1744. unsigned long flags;
  1745. unsigned char ecor, ecsr;
  1746. void __iomem *addr;
  1747. struct resource * res;
  1748. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-attrib");
  1749. if (!res)
  1750. return 0;
  1751. /*
  1752. * Map the attribute space. This is overkill, but clean.
  1753. */
  1754. addr = ioremap(res->start, ATTRIB_SIZE);
  1755. if (!addr)
  1756. return -ENOMEM;
  1757. /*
  1758. * Reset the device. We must disable IRQs around this
  1759. * since a reset causes the IRQ line become active.
  1760. */
  1761. local_irq_save(flags);
  1762. ecor = readb(addr + (ECOR << SMC_IO_SHIFT)) & ~ECOR_RESET;
  1763. writeb(ecor | ECOR_RESET, addr + (ECOR << SMC_IO_SHIFT));
  1764. readb(addr + (ECOR << SMC_IO_SHIFT));
  1765. /*
  1766. * Wait 100us for the chip to reset.
  1767. */
  1768. udelay(100);
  1769. /*
  1770. * The device will ignore all writes to the enable bit while
  1771. * reset is asserted, even if the reset bit is cleared in the
  1772. * same write. Must clear reset first, then enable the device.
  1773. */
  1774. writeb(ecor, addr + (ECOR << SMC_IO_SHIFT));
  1775. writeb(ecor | ECOR_ENABLE, addr + (ECOR << SMC_IO_SHIFT));
  1776. /*
  1777. * Set the appropriate byte/word mode.
  1778. */
  1779. ecsr = readb(addr + (ECSR << SMC_IO_SHIFT)) & ~ECSR_IOIS8;
  1780. if (!SMC_CAN_USE_16BIT)
  1781. ecsr |= ECSR_IOIS8;
  1782. writeb(ecsr, addr + (ECSR << SMC_IO_SHIFT));
  1783. local_irq_restore(flags);
  1784. iounmap(addr);
  1785. /*
  1786. * Wait for the chip to wake up. We could poll the control
  1787. * register in the main register space, but that isn't mapped
  1788. * yet. We know this is going to take 750us.
  1789. */
  1790. msleep(1);
  1791. return 0;
  1792. }
  1793. static int smc_request_attrib(struct platform_device *pdev)
  1794. {
  1795. struct resource * res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-attrib");
  1796. if (!res)
  1797. return 0;
  1798. if (!request_mem_region(res->start, ATTRIB_SIZE, CARDNAME))
  1799. return -EBUSY;
  1800. return 0;
  1801. }
  1802. static void smc_release_attrib(struct platform_device *pdev)
  1803. {
  1804. struct resource * res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-attrib");
  1805. if (res)
  1806. release_mem_region(res->start, ATTRIB_SIZE);
  1807. }
  1808. static inline void smc_request_datacs(struct platform_device *pdev, struct net_device *ndev)
  1809. {
  1810. if (SMC_CAN_USE_DATACS) {
  1811. struct resource * res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-data32");
  1812. struct smc_local *lp = netdev_priv(ndev);
  1813. if (!res)
  1814. return;
  1815. if(!request_mem_region(res->start, SMC_DATA_EXTENT, CARDNAME)) {
  1816. printk(KERN_INFO "%s: failed to request datacs memory region.\n", CARDNAME);
  1817. return;
  1818. }
  1819. lp->datacs = ioremap(res->start, SMC_DATA_EXTENT);
  1820. }
  1821. }
  1822. static void smc_release_datacs(struct platform_device *pdev, struct net_device *ndev)
  1823. {
  1824. if (SMC_CAN_USE_DATACS) {
  1825. struct smc_local *lp = netdev_priv(ndev);
  1826. struct resource * res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-data32");
  1827. if (lp->datacs)
  1828. iounmap(lp->datacs);
  1829. lp->datacs = NULL;
  1830. if (res)
  1831. release_mem_region(res->start, SMC_DATA_EXTENT);
  1832. }
  1833. }
  1834. /*
  1835. * smc_init(void)
  1836. * Input parameters:
  1837. * dev->base_addr == 0, try to find all possible locations
  1838. * dev->base_addr > 0x1ff, this is the address to check
  1839. * dev->base_addr == <anything else>, return failure code
  1840. *
  1841. * Output:
  1842. * 0 --> there is a device
  1843. * anything else, error
  1844. */
  1845. static int smc_drv_probe(struct platform_device *pdev)
  1846. {
  1847. struct net_device *ndev;
  1848. struct resource *res;
  1849. unsigned int __iomem *addr;
  1850. int ret;
  1851. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-regs");
  1852. if (!res)
  1853. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1854. if (!res) {
  1855. ret = -ENODEV;
  1856. goto out;
  1857. }
  1858. if (!request_mem_region(res->start, SMC_IO_EXTENT, CARDNAME)) {
  1859. ret = -EBUSY;
  1860. goto out;
  1861. }
  1862. ndev = alloc_etherdev(sizeof(struct smc_local));
  1863. if (!ndev) {
  1864. printk("%s: could not allocate device.\n", CARDNAME);
  1865. ret = -ENOMEM;
  1866. goto out_release_io;
  1867. }
  1868. SET_MODULE_OWNER(ndev);
  1869. SET_NETDEV_DEV(ndev, &pdev->dev);
  1870. ndev->dma = (unsigned char)-1;
  1871. ndev->irq = platform_get_irq(pdev, 0);
  1872. if (ndev->irq < 0) {
  1873. ret = -ENODEV;
  1874. goto out_free_netdev;
  1875. }
  1876. ret = smc_request_attrib(pdev);
  1877. if (ret)
  1878. goto out_free_netdev;
  1879. #if defined(CONFIG_SA1100_ASSABET)
  1880. NCR_0 |= NCR_ENET_OSC_EN;
  1881. #endif
  1882. ret = smc_enable_device(pdev);
  1883. if (ret)
  1884. goto out_release_attrib;
  1885. addr = ioremap(res->start, SMC_IO_EXTENT);
  1886. if (!addr) {
  1887. ret = -ENOMEM;
  1888. goto out_release_attrib;
  1889. }
  1890. platform_set_drvdata(pdev, ndev);
  1891. ret = smc_probe(ndev, addr);
  1892. if (ret != 0)
  1893. goto out_iounmap;
  1894. #ifdef SMC_USE_PXA_DMA
  1895. else {
  1896. struct smc_local *lp = netdev_priv(ndev);
  1897. lp->physaddr = res->start;
  1898. }
  1899. #endif
  1900. smc_request_datacs(pdev, ndev);
  1901. return 0;
  1902. out_iounmap:
  1903. platform_set_drvdata(pdev, NULL);
  1904. iounmap(addr);
  1905. out_release_attrib:
  1906. smc_release_attrib(pdev);
  1907. out_free_netdev:
  1908. free_netdev(ndev);
  1909. out_release_io:
  1910. release_mem_region(res->start, SMC_IO_EXTENT);
  1911. out:
  1912. printk("%s: not found (%d).\n", CARDNAME, ret);
  1913. return ret;
  1914. }
  1915. static int smc_drv_remove(struct platform_device *pdev)
  1916. {
  1917. struct net_device *ndev = platform_get_drvdata(pdev);
  1918. struct smc_local *lp = netdev_priv(ndev);
  1919. struct resource *res;
  1920. platform_set_drvdata(pdev, NULL);
  1921. unregister_netdev(ndev);
  1922. free_irq(ndev->irq, ndev);
  1923. #ifdef SMC_USE_PXA_DMA
  1924. if (ndev->dma != (unsigned char)-1)
  1925. pxa_free_dma(ndev->dma);
  1926. #endif
  1927. iounmap(lp->base);
  1928. smc_release_datacs(pdev,ndev);
  1929. smc_release_attrib(pdev);
  1930. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-regs");
  1931. if (!res)
  1932. platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1933. release_mem_region(res->start, SMC_IO_EXTENT);
  1934. free_netdev(ndev);
  1935. return 0;
  1936. }
  1937. static int smc_drv_suspend(struct platform_device *dev, pm_message_t state)
  1938. {
  1939. struct net_device *ndev = platform_get_drvdata(dev);
  1940. if (ndev) {
  1941. if (netif_running(ndev)) {
  1942. netif_device_detach(ndev);
  1943. smc_shutdown(ndev);
  1944. smc_phy_powerdown(ndev);
  1945. }
  1946. }
  1947. return 0;
  1948. }
  1949. static int smc_drv_resume(struct platform_device *dev)
  1950. {
  1951. struct net_device *ndev = platform_get_drvdata(dev);
  1952. if (ndev) {
  1953. struct smc_local *lp = netdev_priv(ndev);
  1954. smc_enable_device(dev);
  1955. if (netif_running(ndev)) {
  1956. smc_reset(ndev);
  1957. smc_enable(ndev);
  1958. if (lp->phy_type != 0)
  1959. smc_phy_configure(&lp->phy_configure);
  1960. netif_device_attach(ndev);
  1961. }
  1962. }
  1963. return 0;
  1964. }
  1965. static struct platform_driver smc_driver = {
  1966. .probe = smc_drv_probe,
  1967. .remove = smc_drv_remove,
  1968. .suspend = smc_drv_suspend,
  1969. .resume = smc_drv_resume,
  1970. .driver = {
  1971. .name = CARDNAME,
  1972. },
  1973. };
  1974. static int __init smc_init(void)
  1975. {
  1976. #ifdef MODULE
  1977. #ifdef CONFIG_ISA
  1978. if (io == -1)
  1979. printk(KERN_WARNING
  1980. "%s: You shouldn't use auto-probing with insmod!\n",
  1981. CARDNAME);
  1982. #endif
  1983. #endif
  1984. return platform_driver_register(&smc_driver);
  1985. }
  1986. static void __exit smc_cleanup(void)
  1987. {
  1988. platform_driver_unregister(&smc_driver);
  1989. }
  1990. module_init(smc_init);
  1991. module_exit(smc_cleanup);