sky2.c 103 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/mii.h>
  42. #include <linux/dmi.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.14"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define RX_SKB_ALIGN 8
  61. #define RX_BUF_WRITE 16
  62. #define TX_RING_SIZE 512
  63. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  64. #define TX_MIN_PENDING 64
  65. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  66. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  67. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  68. #define TX_WATCHDOG (5 * HZ)
  69. #define NAPI_WEIGHT 64
  70. #define PHY_RETRIES 1000
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static int idle_timeout = 0;
  86. module_param(idle_timeout, int, 0);
  87. MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
  88. static const struct pci_device_id sky2_id_table[] = {
  89. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  90. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  93. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  94. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. // { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { 0 }
  120. };
  121. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  122. /* Avoid conditionals by using array */
  123. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  124. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  125. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  126. /* This driver supports yukon2 chipset only */
  127. static const char *yukon2_name[] = {
  128. "XL", /* 0xb3 */
  129. "EC Ultra", /* 0xb4 */
  130. "Extreme", /* 0xb5 */
  131. "EC", /* 0xb6 */
  132. "FE", /* 0xb7 */
  133. };
  134. static int dmi_blacklisted;
  135. /* Access to external PHY */
  136. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  137. {
  138. int i;
  139. gma_write16(hw, port, GM_SMI_DATA, val);
  140. gma_write16(hw, port, GM_SMI_CTRL,
  141. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  142. for (i = 0; i < PHY_RETRIES; i++) {
  143. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  144. return 0;
  145. udelay(1);
  146. }
  147. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  148. return -ETIMEDOUT;
  149. }
  150. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  151. {
  152. int i;
  153. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  154. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  155. for (i = 0; i < PHY_RETRIES; i++) {
  156. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  157. *val = gma_read16(hw, port, GM_SMI_DATA);
  158. return 0;
  159. }
  160. udelay(1);
  161. }
  162. return -ETIMEDOUT;
  163. }
  164. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  165. {
  166. u16 v;
  167. if (__gm_phy_read(hw, port, reg, &v) != 0)
  168. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  169. return v;
  170. }
  171. static void sky2_power_on(struct sky2_hw *hw)
  172. {
  173. /* switch power to VCC (WA for VAUX problem) */
  174. sky2_write8(hw, B0_POWER_CTRL,
  175. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  176. /* disable Core Clock Division, */
  177. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  178. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  179. /* enable bits are inverted */
  180. sky2_write8(hw, B2_Y2_CLK_GATE,
  181. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  182. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  183. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  184. else
  185. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  186. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  187. u32 reg1;
  188. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  189. reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
  190. reg1 &= P_ASPM_CONTROL_MSK;
  191. sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
  192. sky2_pci_write32(hw, PCI_DEV_REG5, 0);
  193. }
  194. }
  195. static void sky2_power_aux(struct sky2_hw *hw)
  196. {
  197. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  198. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  199. else
  200. /* enable bits are inverted */
  201. sky2_write8(hw, B2_Y2_CLK_GATE,
  202. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  203. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  204. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  205. /* switch power to VAUX */
  206. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  207. sky2_write8(hw, B0_POWER_CTRL,
  208. (PC_VAUX_ENA | PC_VCC_ENA |
  209. PC_VAUX_ON | PC_VCC_OFF));
  210. }
  211. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  212. {
  213. u16 reg;
  214. /* disable all GMAC IRQ's */
  215. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  216. /* disable PHY IRQs */
  217. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  218. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  219. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  220. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  221. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  222. reg = gma_read16(hw, port, GM_RX_CTRL);
  223. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  224. gma_write16(hw, port, GM_RX_CTRL, reg);
  225. }
  226. /* flow control to advertise bits */
  227. static const u16 copper_fc_adv[] = {
  228. [FC_NONE] = 0,
  229. [FC_TX] = PHY_M_AN_ASP,
  230. [FC_RX] = PHY_M_AN_PC,
  231. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  232. };
  233. /* flow control to advertise bits when using 1000BaseX */
  234. static const u16 fiber_fc_adv[] = {
  235. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  236. [FC_TX] = PHY_M_P_ASYM_MD_X,
  237. [FC_RX] = PHY_M_P_SYM_MD_X,
  238. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  239. };
  240. /* flow control to GMA disable bits */
  241. static const u16 gm_fc_disable[] = {
  242. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  243. [FC_TX] = GM_GPCR_FC_RX_DIS,
  244. [FC_RX] = GM_GPCR_FC_TX_DIS,
  245. [FC_BOTH] = 0,
  246. };
  247. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  248. {
  249. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  250. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  251. if (sky2->autoneg == AUTONEG_ENABLE
  252. && !(hw->chip_id == CHIP_ID_YUKON_XL
  253. || hw->chip_id == CHIP_ID_YUKON_EC_U
  254. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  255. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  256. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  257. PHY_M_EC_MAC_S_MSK);
  258. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  259. if (hw->chip_id == CHIP_ID_YUKON_EC)
  260. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  261. else
  262. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  263. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  264. }
  265. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  266. if (sky2_is_copper(hw)) {
  267. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  268. /* enable automatic crossover */
  269. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  270. } else {
  271. /* disable energy detect */
  272. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  273. /* enable automatic crossover */
  274. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  275. if (sky2->autoneg == AUTONEG_ENABLE
  276. && (hw->chip_id == CHIP_ID_YUKON_XL
  277. || hw->chip_id == CHIP_ID_YUKON_EC_U
  278. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  279. ctrl &= ~PHY_M_PC_DSC_MSK;
  280. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  281. }
  282. }
  283. } else {
  284. /* workaround for deviation #4.88 (CRC errors) */
  285. /* disable Automatic Crossover */
  286. ctrl &= ~PHY_M_PC_MDIX_MSK;
  287. }
  288. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  289. /* special setup for PHY 88E1112 Fiber */
  290. if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
  291. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  292. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  293. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  294. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  295. ctrl &= ~PHY_M_MAC_MD_MSK;
  296. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  297. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  298. if (hw->pmd_type == 'P') {
  299. /* select page 1 to access Fiber registers */
  300. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  301. /* for SFP-module set SIGDET polarity to low */
  302. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  303. ctrl |= PHY_M_FIB_SIGD_POL;
  304. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  305. }
  306. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  307. }
  308. ctrl = PHY_CT_RESET;
  309. ct1000 = 0;
  310. adv = PHY_AN_CSMA;
  311. reg = 0;
  312. if (sky2->autoneg == AUTONEG_ENABLE) {
  313. if (sky2_is_copper(hw)) {
  314. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  315. ct1000 |= PHY_M_1000C_AFD;
  316. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  317. ct1000 |= PHY_M_1000C_AHD;
  318. if (sky2->advertising & ADVERTISED_100baseT_Full)
  319. adv |= PHY_M_AN_100_FD;
  320. if (sky2->advertising & ADVERTISED_100baseT_Half)
  321. adv |= PHY_M_AN_100_HD;
  322. if (sky2->advertising & ADVERTISED_10baseT_Full)
  323. adv |= PHY_M_AN_10_FD;
  324. if (sky2->advertising & ADVERTISED_10baseT_Half)
  325. adv |= PHY_M_AN_10_HD;
  326. adv |= copper_fc_adv[sky2->flow_mode];
  327. } else { /* special defines for FIBER (88E1040S only) */
  328. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  329. adv |= PHY_M_AN_1000X_AFD;
  330. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  331. adv |= PHY_M_AN_1000X_AHD;
  332. adv |= fiber_fc_adv[sky2->flow_mode];
  333. }
  334. /* Restart Auto-negotiation */
  335. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  336. } else {
  337. /* forced speed/duplex settings */
  338. ct1000 = PHY_M_1000C_MSE;
  339. /* Disable auto update for duplex flow control and speed */
  340. reg |= GM_GPCR_AU_ALL_DIS;
  341. switch (sky2->speed) {
  342. case SPEED_1000:
  343. ctrl |= PHY_CT_SP1000;
  344. reg |= GM_GPCR_SPEED_1000;
  345. break;
  346. case SPEED_100:
  347. ctrl |= PHY_CT_SP100;
  348. reg |= GM_GPCR_SPEED_100;
  349. break;
  350. }
  351. if (sky2->duplex == DUPLEX_FULL) {
  352. reg |= GM_GPCR_DUP_FULL;
  353. ctrl |= PHY_CT_DUP_MD;
  354. } else if (sky2->speed < SPEED_1000)
  355. sky2->flow_mode = FC_NONE;
  356. reg |= gm_fc_disable[sky2->flow_mode];
  357. /* Forward pause packets to GMAC? */
  358. if (sky2->flow_mode & FC_RX)
  359. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  360. else
  361. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  362. }
  363. gma_write16(hw, port, GM_GP_CTRL, reg);
  364. if (hw->chip_id != CHIP_ID_YUKON_FE)
  365. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  366. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  367. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  368. /* Setup Phy LED's */
  369. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  370. ledover = 0;
  371. switch (hw->chip_id) {
  372. case CHIP_ID_YUKON_FE:
  373. /* on 88E3082 these bits are at 11..9 (shifted left) */
  374. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  375. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  376. /* delete ACT LED control bits */
  377. ctrl &= ~PHY_M_FELP_LED1_MSK;
  378. /* change ACT LED control to blink mode */
  379. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  380. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  381. break;
  382. case CHIP_ID_YUKON_XL:
  383. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  384. /* select page 3 to access LED control register */
  385. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  386. /* set LED Function Control register */
  387. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  388. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  389. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  390. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  391. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  392. /* set Polarity Control register */
  393. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  394. (PHY_M_POLC_LS1_P_MIX(4) |
  395. PHY_M_POLC_IS0_P_MIX(4) |
  396. PHY_M_POLC_LOS_CTRL(2) |
  397. PHY_M_POLC_INIT_CTRL(2) |
  398. PHY_M_POLC_STA1_CTRL(2) |
  399. PHY_M_POLC_STA0_CTRL(2)));
  400. /* restore page register */
  401. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  402. break;
  403. case CHIP_ID_YUKON_EC_U:
  404. case CHIP_ID_YUKON_EX:
  405. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  406. /* select page 3 to access LED control register */
  407. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  408. /* set LED Function Control register */
  409. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  410. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  411. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  412. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  413. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  414. /* set Blink Rate in LED Timer Control Register */
  415. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  416. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  417. /* restore page register */
  418. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  419. break;
  420. default:
  421. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  422. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  423. /* turn off the Rx LED (LED_RX) */
  424. ledover &= ~PHY_M_LED_MO_RX;
  425. }
  426. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  427. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  428. /* apply fixes in PHY AFE */
  429. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  430. /* increase differential signal amplitude in 10BASE-T */
  431. gm_phy_write(hw, port, 0x18, 0xaa99);
  432. gm_phy_write(hw, port, 0x17, 0x2011);
  433. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  434. gm_phy_write(hw, port, 0x18, 0xa204);
  435. gm_phy_write(hw, port, 0x17, 0x2002);
  436. /* set page register to 0 */
  437. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  438. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  439. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  440. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  441. /* turn on 100 Mbps LED (LED_LINK100) */
  442. ledover |= PHY_M_LED_MO_100;
  443. }
  444. if (ledover)
  445. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  446. }
  447. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  448. if (sky2->autoneg == AUTONEG_ENABLE)
  449. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  450. else
  451. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  452. }
  453. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  454. {
  455. u32 reg1;
  456. static const u32 phy_power[]
  457. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  458. /* looks like this XL is back asswards .. */
  459. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  460. onoff = !onoff;
  461. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  462. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  463. if (onoff)
  464. /* Turn off phy power saving */
  465. reg1 &= ~phy_power[port];
  466. else
  467. reg1 |= phy_power[port];
  468. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  469. sky2_pci_read32(hw, PCI_DEV_REG1);
  470. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  471. udelay(100);
  472. }
  473. /* Force a renegotiation */
  474. static void sky2_phy_reinit(struct sky2_port *sky2)
  475. {
  476. spin_lock_bh(&sky2->phy_lock);
  477. sky2_phy_init(sky2->hw, sky2->port);
  478. spin_unlock_bh(&sky2->phy_lock);
  479. }
  480. /* Put device in state to listen for Wake On Lan */
  481. static void sky2_wol_init(struct sky2_port *sky2)
  482. {
  483. struct sky2_hw *hw = sky2->hw;
  484. unsigned port = sky2->port;
  485. enum flow_control save_mode;
  486. u16 ctrl;
  487. u32 reg1;
  488. /* Bring hardware out of reset */
  489. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  490. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  491. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  492. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  493. /* Force to 10/100
  494. * sky2_reset will re-enable on resume
  495. */
  496. save_mode = sky2->flow_mode;
  497. ctrl = sky2->advertising;
  498. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  499. sky2->flow_mode = FC_NONE;
  500. sky2_phy_power(hw, port, 1);
  501. sky2_phy_reinit(sky2);
  502. sky2->flow_mode = save_mode;
  503. sky2->advertising = ctrl;
  504. /* Set GMAC to no flow control and auto update for speed/duplex */
  505. gma_write16(hw, port, GM_GP_CTRL,
  506. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  507. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  508. /* Set WOL address */
  509. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  510. sky2->netdev->dev_addr, ETH_ALEN);
  511. /* Turn on appropriate WOL control bits */
  512. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  513. ctrl = 0;
  514. if (sky2->wol & WAKE_PHY)
  515. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  516. else
  517. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  518. if (sky2->wol & WAKE_MAGIC)
  519. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  520. else
  521. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  522. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  523. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  524. /* Turn on legacy PCI-Express PME mode */
  525. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  526. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  527. reg1 |= PCI_Y2_PME_LEGACY;
  528. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  529. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  530. /* block receiver */
  531. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  532. }
  533. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  534. {
  535. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  536. u16 reg;
  537. int i;
  538. const u8 *addr = hw->dev[port]->dev_addr;
  539. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  540. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  541. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  542. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  543. /* WA DEV_472 -- looks like crossed wires on port 2 */
  544. /* clear GMAC 1 Control reset */
  545. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  546. do {
  547. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  548. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  549. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  550. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  551. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  552. }
  553. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  554. /* Enable Transmit FIFO Underrun */
  555. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  556. spin_lock_bh(&sky2->phy_lock);
  557. sky2_phy_init(hw, port);
  558. spin_unlock_bh(&sky2->phy_lock);
  559. /* MIB clear */
  560. reg = gma_read16(hw, port, GM_PHY_ADDR);
  561. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  562. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  563. gma_read16(hw, port, i);
  564. gma_write16(hw, port, GM_PHY_ADDR, reg);
  565. /* transmit control */
  566. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  567. /* receive control reg: unicast + multicast + no FCS */
  568. gma_write16(hw, port, GM_RX_CTRL,
  569. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  570. /* transmit flow control */
  571. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  572. /* transmit parameter */
  573. gma_write16(hw, port, GM_TX_PARAM,
  574. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  575. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  576. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  577. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  578. /* serial mode register */
  579. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  580. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  581. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  582. reg |= GM_SMOD_JUMBO_ENA;
  583. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  584. /* virtual address for data */
  585. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  586. /* physical address: used for pause frames */
  587. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  588. /* ignore counter overflows */
  589. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  590. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  591. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  592. /* Configure Rx MAC FIFO */
  593. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  594. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  595. GMF_OPER_ON | GMF_RX_F_FL_ON);
  596. /* Flush Rx MAC FIFO on any flow control or error */
  597. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  598. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  599. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  600. /* Configure Tx MAC FIFO */
  601. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  602. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  603. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  604. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  605. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  606. /* set Tx GMAC FIFO Almost Empty Threshold */
  607. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  608. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  609. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  610. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  611. TX_JUMBO_ENA | TX_STFW_DIS);
  612. else
  613. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  614. TX_JUMBO_DIS | TX_STFW_ENA);
  615. }
  616. }
  617. /* Assign Ram Buffer allocation to queue */
  618. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  619. {
  620. u32 end;
  621. /* convert from K bytes to qwords used for hw register */
  622. start *= 1024/8;
  623. space *= 1024/8;
  624. end = start + space - 1;
  625. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  626. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  627. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  628. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  629. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  630. if (q == Q_R1 || q == Q_R2) {
  631. u32 tp = space - space/4;
  632. /* On receive queue's set the thresholds
  633. * give receiver priority when > 3/4 full
  634. * send pause when down to 2K
  635. */
  636. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  637. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  638. tp = space - 2048/8;
  639. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  640. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  641. } else {
  642. /* Enable store & forward on Tx queue's because
  643. * Tx FIFO is only 1K on Yukon
  644. */
  645. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  646. }
  647. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  648. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  649. }
  650. /* Setup Bus Memory Interface */
  651. static void sky2_qset(struct sky2_hw *hw, u16 q)
  652. {
  653. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  654. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  655. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  656. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  657. }
  658. /* Setup prefetch unit registers. This is the interface between
  659. * hardware and driver list elements
  660. */
  661. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  662. u64 addr, u32 last)
  663. {
  664. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  665. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  666. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  667. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  668. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  669. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  670. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  671. }
  672. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  673. {
  674. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  675. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  676. le->ctrl = 0;
  677. return le;
  678. }
  679. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  680. struct sky2_tx_le *le)
  681. {
  682. return sky2->tx_ring + (le - sky2->tx_le);
  683. }
  684. /* Update chip's next pointer */
  685. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  686. {
  687. q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
  688. wmb();
  689. sky2_write16(hw, q, idx);
  690. sky2_read16(hw, q);
  691. }
  692. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  693. {
  694. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  695. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  696. le->ctrl = 0;
  697. return le;
  698. }
  699. /* Return high part of DMA address (could be 32 or 64 bit) */
  700. static inline u32 high32(dma_addr_t a)
  701. {
  702. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  703. }
  704. /* Build description to hardware for one receive segment */
  705. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  706. dma_addr_t map, unsigned len)
  707. {
  708. struct sky2_rx_le *le;
  709. u32 hi = high32(map);
  710. if (sky2->rx_addr64 != hi) {
  711. le = sky2_next_rx(sky2);
  712. le->addr = cpu_to_le32(hi);
  713. le->opcode = OP_ADDR64 | HW_OWNER;
  714. sky2->rx_addr64 = high32(map + len);
  715. }
  716. le = sky2_next_rx(sky2);
  717. le->addr = cpu_to_le32((u32) map);
  718. le->length = cpu_to_le16(len);
  719. le->opcode = op | HW_OWNER;
  720. }
  721. /* Build description to hardware for one possibly fragmented skb */
  722. static void sky2_rx_submit(struct sky2_port *sky2,
  723. const struct rx_ring_info *re)
  724. {
  725. int i;
  726. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  727. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  728. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  729. }
  730. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  731. unsigned size)
  732. {
  733. struct sk_buff *skb = re->skb;
  734. int i;
  735. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  736. pci_unmap_len_set(re, data_size, size);
  737. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  738. re->frag_addr[i] = pci_map_page(pdev,
  739. skb_shinfo(skb)->frags[i].page,
  740. skb_shinfo(skb)->frags[i].page_offset,
  741. skb_shinfo(skb)->frags[i].size,
  742. PCI_DMA_FROMDEVICE);
  743. }
  744. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  745. {
  746. struct sk_buff *skb = re->skb;
  747. int i;
  748. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  749. PCI_DMA_FROMDEVICE);
  750. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  751. pci_unmap_page(pdev, re->frag_addr[i],
  752. skb_shinfo(skb)->frags[i].size,
  753. PCI_DMA_FROMDEVICE);
  754. }
  755. /* Tell chip where to start receive checksum.
  756. * Actually has two checksums, but set both same to avoid possible byte
  757. * order problems.
  758. */
  759. static void rx_set_checksum(struct sky2_port *sky2)
  760. {
  761. struct sky2_rx_le *le;
  762. le = sky2_next_rx(sky2);
  763. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  764. le->ctrl = 0;
  765. le->opcode = OP_TCPSTART | HW_OWNER;
  766. sky2_write32(sky2->hw,
  767. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  768. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  769. }
  770. /*
  771. * The RX Stop command will not work for Yukon-2 if the BMU does not
  772. * reach the end of packet and since we can't make sure that we have
  773. * incoming data, we must reset the BMU while it is not doing a DMA
  774. * transfer. Since it is possible that the RX path is still active,
  775. * the RX RAM buffer will be stopped first, so any possible incoming
  776. * data will not trigger a DMA. After the RAM buffer is stopped, the
  777. * BMU is polled until any DMA in progress is ended and only then it
  778. * will be reset.
  779. */
  780. static void sky2_rx_stop(struct sky2_port *sky2)
  781. {
  782. struct sky2_hw *hw = sky2->hw;
  783. unsigned rxq = rxqaddr[sky2->port];
  784. int i;
  785. /* disable the RAM Buffer receive queue */
  786. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  787. for (i = 0; i < 0xffff; i++)
  788. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  789. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  790. goto stopped;
  791. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  792. sky2->netdev->name);
  793. stopped:
  794. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  795. /* reset the Rx prefetch unit */
  796. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  797. }
  798. /* Clean out receive buffer area, assumes receiver hardware stopped */
  799. static void sky2_rx_clean(struct sky2_port *sky2)
  800. {
  801. unsigned i;
  802. memset(sky2->rx_le, 0, RX_LE_BYTES);
  803. for (i = 0; i < sky2->rx_pending; i++) {
  804. struct rx_ring_info *re = sky2->rx_ring + i;
  805. if (re->skb) {
  806. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  807. kfree_skb(re->skb);
  808. re->skb = NULL;
  809. }
  810. }
  811. }
  812. /* Basic MII support */
  813. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  814. {
  815. struct mii_ioctl_data *data = if_mii(ifr);
  816. struct sky2_port *sky2 = netdev_priv(dev);
  817. struct sky2_hw *hw = sky2->hw;
  818. int err = -EOPNOTSUPP;
  819. if (!netif_running(dev))
  820. return -ENODEV; /* Phy still in reset */
  821. switch (cmd) {
  822. case SIOCGMIIPHY:
  823. data->phy_id = PHY_ADDR_MARV;
  824. /* fallthru */
  825. case SIOCGMIIREG: {
  826. u16 val = 0;
  827. spin_lock_bh(&sky2->phy_lock);
  828. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  829. spin_unlock_bh(&sky2->phy_lock);
  830. data->val_out = val;
  831. break;
  832. }
  833. case SIOCSMIIREG:
  834. if (!capable(CAP_NET_ADMIN))
  835. return -EPERM;
  836. spin_lock_bh(&sky2->phy_lock);
  837. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  838. data->val_in);
  839. spin_unlock_bh(&sky2->phy_lock);
  840. break;
  841. }
  842. return err;
  843. }
  844. #ifdef SKY2_VLAN_TAG_USED
  845. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  846. {
  847. struct sky2_port *sky2 = netdev_priv(dev);
  848. struct sky2_hw *hw = sky2->hw;
  849. u16 port = sky2->port;
  850. netif_tx_lock_bh(dev);
  851. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  852. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  853. sky2->vlgrp = grp;
  854. netif_tx_unlock_bh(dev);
  855. }
  856. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  857. {
  858. struct sky2_port *sky2 = netdev_priv(dev);
  859. struct sky2_hw *hw = sky2->hw;
  860. u16 port = sky2->port;
  861. netif_tx_lock_bh(dev);
  862. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  863. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  864. vlan_group_set_device(sky2->vlgrp, vid, NULL);
  865. netif_tx_unlock_bh(dev);
  866. }
  867. #endif
  868. /*
  869. * Allocate an skb for receiving. If the MTU is large enough
  870. * make the skb non-linear with a fragment list of pages.
  871. *
  872. * It appears the hardware has a bug in the FIFO logic that
  873. * cause it to hang if the FIFO gets overrun and the receive buffer
  874. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  875. * aligned except if slab debugging is enabled.
  876. */
  877. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  878. {
  879. struct sk_buff *skb;
  880. unsigned long p;
  881. int i;
  882. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  883. if (!skb)
  884. goto nomem;
  885. p = (unsigned long) skb->data;
  886. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  887. for (i = 0; i < sky2->rx_nfrags; i++) {
  888. struct page *page = alloc_page(GFP_ATOMIC);
  889. if (!page)
  890. goto free_partial;
  891. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  892. }
  893. return skb;
  894. free_partial:
  895. kfree_skb(skb);
  896. nomem:
  897. return NULL;
  898. }
  899. /*
  900. * Allocate and setup receiver buffer pool.
  901. * Normal case this ends up creating one list element for skb
  902. * in the receive ring. Worst case if using large MTU and each
  903. * allocation falls on a different 64 bit region, that results
  904. * in 6 list elements per ring entry.
  905. * One element is used for checksum enable/disable, and one
  906. * extra to avoid wrap.
  907. */
  908. static int sky2_rx_start(struct sky2_port *sky2)
  909. {
  910. struct sky2_hw *hw = sky2->hw;
  911. struct rx_ring_info *re;
  912. unsigned rxq = rxqaddr[sky2->port];
  913. unsigned i, size, space, thresh;
  914. sky2->rx_put = sky2->rx_next = 0;
  915. sky2_qset(hw, rxq);
  916. /* On PCI express lowering the watermark gives better performance */
  917. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  918. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  919. /* These chips have no ram buffer?
  920. * MAC Rx RAM Read is controlled by hardware */
  921. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  922. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  923. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  924. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  925. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  926. rx_set_checksum(sky2);
  927. /* Space needed for frame data + headers rounded up */
  928. size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
  929. + 8;
  930. /* Stopping point for hardware truncation */
  931. thresh = (size - 8) / sizeof(u32);
  932. /* Account for overhead of skb - to avoid order > 0 allocation */
  933. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  934. + sizeof(struct skb_shared_info);
  935. sky2->rx_nfrags = space >> PAGE_SHIFT;
  936. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  937. if (sky2->rx_nfrags != 0) {
  938. /* Compute residue after pages */
  939. space = sky2->rx_nfrags << PAGE_SHIFT;
  940. if (space < size)
  941. size -= space;
  942. else
  943. size = 0;
  944. /* Optimize to handle small packets and headers */
  945. if (size < copybreak)
  946. size = copybreak;
  947. if (size < ETH_HLEN)
  948. size = ETH_HLEN;
  949. }
  950. sky2->rx_data_size = size;
  951. /* Fill Rx ring */
  952. for (i = 0; i < sky2->rx_pending; i++) {
  953. re = sky2->rx_ring + i;
  954. re->skb = sky2_rx_alloc(sky2);
  955. if (!re->skb)
  956. goto nomem;
  957. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  958. sky2_rx_submit(sky2, re);
  959. }
  960. /*
  961. * The receiver hangs if it receives frames larger than the
  962. * packet buffer. As a workaround, truncate oversize frames, but
  963. * the register is limited to 9 bits, so if you do frames > 2052
  964. * you better get the MTU right!
  965. */
  966. if (thresh > 0x1ff)
  967. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  968. else {
  969. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  970. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  971. }
  972. /* Tell chip about available buffers */
  973. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  974. return 0;
  975. nomem:
  976. sky2_rx_clean(sky2);
  977. return -ENOMEM;
  978. }
  979. /* Bring up network interface. */
  980. static int sky2_up(struct net_device *dev)
  981. {
  982. struct sky2_port *sky2 = netdev_priv(dev);
  983. struct sky2_hw *hw = sky2->hw;
  984. unsigned port = sky2->port;
  985. u32 ramsize, imask;
  986. int cap, err = -ENOMEM;
  987. struct net_device *otherdev = hw->dev[sky2->port^1];
  988. /*
  989. * On dual port PCI-X card, there is an problem where status
  990. * can be received out of order due to split transactions
  991. */
  992. if (otherdev && netif_running(otherdev) &&
  993. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  994. struct sky2_port *osky2 = netdev_priv(otherdev);
  995. u16 cmd;
  996. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  997. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  998. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  999. sky2->rx_csum = 0;
  1000. osky2->rx_csum = 0;
  1001. }
  1002. if (netif_msg_ifup(sky2))
  1003. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1004. /* must be power of 2 */
  1005. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1006. TX_RING_SIZE *
  1007. sizeof(struct sky2_tx_le),
  1008. &sky2->tx_le_map);
  1009. if (!sky2->tx_le)
  1010. goto err_out;
  1011. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1012. GFP_KERNEL);
  1013. if (!sky2->tx_ring)
  1014. goto err_out;
  1015. sky2->tx_prod = sky2->tx_cons = 0;
  1016. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1017. &sky2->rx_le_map);
  1018. if (!sky2->rx_le)
  1019. goto err_out;
  1020. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1021. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1022. GFP_KERNEL);
  1023. if (!sky2->rx_ring)
  1024. goto err_out;
  1025. sky2_phy_power(hw, port, 1);
  1026. sky2_mac_init(hw, port);
  1027. /* Register is number of 4K blocks on internal RAM buffer. */
  1028. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1029. printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1030. if (ramsize > 0) {
  1031. u32 rxspace;
  1032. if (ramsize < 16)
  1033. rxspace = ramsize / 2;
  1034. else
  1035. rxspace = 8 + (2*(ramsize - 16))/3;
  1036. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1037. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1038. /* Make sure SyncQ is disabled */
  1039. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1040. RB_RST_SET);
  1041. }
  1042. sky2_qset(hw, txqaddr[port]);
  1043. /* Set almost empty threshold */
  1044. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1045. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1046. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1047. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1048. TX_RING_SIZE - 1);
  1049. err = sky2_rx_start(sky2);
  1050. if (err)
  1051. goto err_out;
  1052. /* Enable interrupts from phy/mac for port */
  1053. imask = sky2_read32(hw, B0_IMSK);
  1054. imask |= portirq_msk[port];
  1055. sky2_write32(hw, B0_IMSK, imask);
  1056. return 0;
  1057. err_out:
  1058. if (sky2->rx_le) {
  1059. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1060. sky2->rx_le, sky2->rx_le_map);
  1061. sky2->rx_le = NULL;
  1062. }
  1063. if (sky2->tx_le) {
  1064. pci_free_consistent(hw->pdev,
  1065. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1066. sky2->tx_le, sky2->tx_le_map);
  1067. sky2->tx_le = NULL;
  1068. }
  1069. kfree(sky2->tx_ring);
  1070. kfree(sky2->rx_ring);
  1071. sky2->tx_ring = NULL;
  1072. sky2->rx_ring = NULL;
  1073. return err;
  1074. }
  1075. /* Modular subtraction in ring */
  1076. static inline int tx_dist(unsigned tail, unsigned head)
  1077. {
  1078. return (head - tail) & (TX_RING_SIZE - 1);
  1079. }
  1080. /* Number of list elements available for next tx */
  1081. static inline int tx_avail(const struct sky2_port *sky2)
  1082. {
  1083. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1084. }
  1085. /* Estimate of number of transmit list elements required */
  1086. static unsigned tx_le_req(const struct sk_buff *skb)
  1087. {
  1088. unsigned count;
  1089. count = sizeof(dma_addr_t) / sizeof(u32);
  1090. count += skb_shinfo(skb)->nr_frags * count;
  1091. if (skb_is_gso(skb))
  1092. ++count;
  1093. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1094. ++count;
  1095. return count;
  1096. }
  1097. /*
  1098. * Put one packet in ring for transmit.
  1099. * A single packet can generate multiple list elements, and
  1100. * the number of ring elements will probably be less than the number
  1101. * of list elements used.
  1102. */
  1103. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1104. {
  1105. struct sky2_port *sky2 = netdev_priv(dev);
  1106. struct sky2_hw *hw = sky2->hw;
  1107. struct sky2_tx_le *le = NULL;
  1108. struct tx_ring_info *re;
  1109. unsigned i, len;
  1110. dma_addr_t mapping;
  1111. u32 addr64;
  1112. u16 mss;
  1113. u8 ctrl;
  1114. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1115. return NETDEV_TX_BUSY;
  1116. if (unlikely(netif_msg_tx_queued(sky2)))
  1117. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1118. dev->name, sky2->tx_prod, skb->len);
  1119. len = skb_headlen(skb);
  1120. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1121. addr64 = high32(mapping);
  1122. /* Send high bits if changed or crosses boundary */
  1123. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  1124. le = get_tx_le(sky2);
  1125. le->addr = cpu_to_le32(addr64);
  1126. le->opcode = OP_ADDR64 | HW_OWNER;
  1127. sky2->tx_addr64 = high32(mapping + len);
  1128. }
  1129. /* Check for TCP Segmentation Offload */
  1130. mss = skb_shinfo(skb)->gso_size;
  1131. if (mss != 0) {
  1132. mss += tcp_optlen(skb); /* TCP options */
  1133. mss += ip_hdrlen(skb) + sizeof(struct tcphdr);
  1134. mss += ETH_HLEN;
  1135. if (mss != sky2->tx_last_mss) {
  1136. le = get_tx_le(sky2);
  1137. le->addr = cpu_to_le32(mss);
  1138. le->opcode = OP_LRGLEN | HW_OWNER;
  1139. sky2->tx_last_mss = mss;
  1140. }
  1141. }
  1142. ctrl = 0;
  1143. #ifdef SKY2_VLAN_TAG_USED
  1144. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1145. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1146. if (!le) {
  1147. le = get_tx_le(sky2);
  1148. le->addr = 0;
  1149. le->opcode = OP_VLAN|HW_OWNER;
  1150. } else
  1151. le->opcode |= OP_VLAN;
  1152. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1153. ctrl |= INS_VLAN;
  1154. }
  1155. #endif
  1156. /* Handle TCP checksum offload */
  1157. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1158. const unsigned offset = skb_transport_offset(skb);
  1159. u32 tcpsum;
  1160. tcpsum = offset << 16; /* sum start */
  1161. tcpsum |= offset + skb->csum_offset; /* sum write */
  1162. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1163. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1164. ctrl |= UDPTCP;
  1165. if (tcpsum != sky2->tx_tcpsum) {
  1166. sky2->tx_tcpsum = tcpsum;
  1167. le = get_tx_le(sky2);
  1168. le->addr = cpu_to_le32(tcpsum);
  1169. le->length = 0; /* initial checksum value */
  1170. le->ctrl = 1; /* one packet */
  1171. le->opcode = OP_TCPLISW | HW_OWNER;
  1172. }
  1173. }
  1174. le = get_tx_le(sky2);
  1175. le->addr = cpu_to_le32((u32) mapping);
  1176. le->length = cpu_to_le16(len);
  1177. le->ctrl = ctrl;
  1178. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1179. re = tx_le_re(sky2, le);
  1180. re->skb = skb;
  1181. pci_unmap_addr_set(re, mapaddr, mapping);
  1182. pci_unmap_len_set(re, maplen, len);
  1183. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1184. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1185. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1186. frag->size, PCI_DMA_TODEVICE);
  1187. addr64 = high32(mapping);
  1188. if (addr64 != sky2->tx_addr64) {
  1189. le = get_tx_le(sky2);
  1190. le->addr = cpu_to_le32(addr64);
  1191. le->ctrl = 0;
  1192. le->opcode = OP_ADDR64 | HW_OWNER;
  1193. sky2->tx_addr64 = addr64;
  1194. }
  1195. le = get_tx_le(sky2);
  1196. le->addr = cpu_to_le32((u32) mapping);
  1197. le->length = cpu_to_le16(frag->size);
  1198. le->ctrl = ctrl;
  1199. le->opcode = OP_BUFFER | HW_OWNER;
  1200. re = tx_le_re(sky2, le);
  1201. re->skb = skb;
  1202. pci_unmap_addr_set(re, mapaddr, mapping);
  1203. pci_unmap_len_set(re, maplen, frag->size);
  1204. }
  1205. le->ctrl |= EOP;
  1206. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1207. netif_stop_queue(dev);
  1208. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1209. dev->trans_start = jiffies;
  1210. return NETDEV_TX_OK;
  1211. }
  1212. /*
  1213. * Free ring elements from starting at tx_cons until "done"
  1214. *
  1215. * NB: the hardware will tell us about partial completion of multi-part
  1216. * buffers so make sure not to free skb to early.
  1217. */
  1218. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1219. {
  1220. struct net_device *dev = sky2->netdev;
  1221. struct pci_dev *pdev = sky2->hw->pdev;
  1222. unsigned idx;
  1223. BUG_ON(done >= TX_RING_SIZE);
  1224. for (idx = sky2->tx_cons; idx != done;
  1225. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1226. struct sky2_tx_le *le = sky2->tx_le + idx;
  1227. struct tx_ring_info *re = sky2->tx_ring + idx;
  1228. switch(le->opcode & ~HW_OWNER) {
  1229. case OP_LARGESEND:
  1230. case OP_PACKET:
  1231. pci_unmap_single(pdev,
  1232. pci_unmap_addr(re, mapaddr),
  1233. pci_unmap_len(re, maplen),
  1234. PCI_DMA_TODEVICE);
  1235. break;
  1236. case OP_BUFFER:
  1237. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1238. pci_unmap_len(re, maplen),
  1239. PCI_DMA_TODEVICE);
  1240. break;
  1241. }
  1242. if (le->ctrl & EOP) {
  1243. if (unlikely(netif_msg_tx_done(sky2)))
  1244. printk(KERN_DEBUG "%s: tx done %u\n",
  1245. dev->name, idx);
  1246. sky2->net_stats.tx_packets++;
  1247. sky2->net_stats.tx_bytes += re->skb->len;
  1248. dev_kfree_skb_any(re->skb);
  1249. }
  1250. le->opcode = 0; /* paranoia */
  1251. }
  1252. sky2->tx_cons = idx;
  1253. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1254. netif_wake_queue(dev);
  1255. }
  1256. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1257. static void sky2_tx_clean(struct net_device *dev)
  1258. {
  1259. struct sky2_port *sky2 = netdev_priv(dev);
  1260. netif_tx_lock_bh(dev);
  1261. sky2_tx_complete(sky2, sky2->tx_prod);
  1262. netif_tx_unlock_bh(dev);
  1263. }
  1264. /* Network shutdown */
  1265. static int sky2_down(struct net_device *dev)
  1266. {
  1267. struct sky2_port *sky2 = netdev_priv(dev);
  1268. struct sky2_hw *hw = sky2->hw;
  1269. unsigned port = sky2->port;
  1270. u16 ctrl;
  1271. u32 imask;
  1272. /* Never really got started! */
  1273. if (!sky2->tx_le)
  1274. return 0;
  1275. if (netif_msg_ifdown(sky2))
  1276. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1277. /* Stop more packets from being queued */
  1278. netif_stop_queue(dev);
  1279. netif_carrier_off(dev);
  1280. /* Disable port IRQ */
  1281. imask = sky2_read32(hw, B0_IMSK);
  1282. imask &= ~portirq_msk[port];
  1283. sky2_write32(hw, B0_IMSK, imask);
  1284. /*
  1285. * Both ports share the NAPI poll on port 0, so if necessary undo the
  1286. * the disable that is done in dev_close.
  1287. */
  1288. if (sky2->port == 0 && hw->ports > 1)
  1289. netif_poll_enable(dev);
  1290. sky2_gmac_reset(hw, port);
  1291. /* Stop transmitter */
  1292. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1293. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1294. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1295. RB_RST_SET | RB_DIS_OP_MD);
  1296. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1297. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1298. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1299. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1300. /* Workaround shared GMAC reset */
  1301. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1302. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1303. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1304. /* Disable Force Sync bit and Enable Alloc bit */
  1305. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1306. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1307. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1308. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1309. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1310. /* Reset the PCI FIFO of the async Tx queue */
  1311. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1312. BMU_RST_SET | BMU_FIFO_RST);
  1313. /* Reset the Tx prefetch units */
  1314. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1315. PREF_UNIT_RST_SET);
  1316. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1317. sky2_rx_stop(sky2);
  1318. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1319. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1320. sky2_phy_power(hw, port, 0);
  1321. /* turn off LED's */
  1322. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1323. synchronize_irq(hw->pdev->irq);
  1324. sky2_tx_clean(dev);
  1325. sky2_rx_clean(sky2);
  1326. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1327. sky2->rx_le, sky2->rx_le_map);
  1328. kfree(sky2->rx_ring);
  1329. pci_free_consistent(hw->pdev,
  1330. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1331. sky2->tx_le, sky2->tx_le_map);
  1332. kfree(sky2->tx_ring);
  1333. sky2->tx_le = NULL;
  1334. sky2->rx_le = NULL;
  1335. sky2->rx_ring = NULL;
  1336. sky2->tx_ring = NULL;
  1337. return 0;
  1338. }
  1339. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1340. {
  1341. if (!sky2_is_copper(hw))
  1342. return SPEED_1000;
  1343. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1344. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1345. switch (aux & PHY_M_PS_SPEED_MSK) {
  1346. case PHY_M_PS_SPEED_1000:
  1347. return SPEED_1000;
  1348. case PHY_M_PS_SPEED_100:
  1349. return SPEED_100;
  1350. default:
  1351. return SPEED_10;
  1352. }
  1353. }
  1354. static void sky2_link_up(struct sky2_port *sky2)
  1355. {
  1356. struct sky2_hw *hw = sky2->hw;
  1357. unsigned port = sky2->port;
  1358. u16 reg;
  1359. static const char *fc_name[] = {
  1360. [FC_NONE] = "none",
  1361. [FC_TX] = "tx",
  1362. [FC_RX] = "rx",
  1363. [FC_BOTH] = "both",
  1364. };
  1365. /* enable Rx/Tx */
  1366. reg = gma_read16(hw, port, GM_GP_CTRL);
  1367. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1368. gma_write16(hw, port, GM_GP_CTRL, reg);
  1369. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1370. netif_carrier_on(sky2->netdev);
  1371. netif_wake_queue(sky2->netdev);
  1372. /* Turn on link LED */
  1373. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1374. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1375. if (hw->chip_id == CHIP_ID_YUKON_XL
  1376. || hw->chip_id == CHIP_ID_YUKON_EC_U
  1377. || hw->chip_id == CHIP_ID_YUKON_EX) {
  1378. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1379. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1380. switch(sky2->speed) {
  1381. case SPEED_10:
  1382. led |= PHY_M_LEDC_INIT_CTRL(7);
  1383. break;
  1384. case SPEED_100:
  1385. led |= PHY_M_LEDC_STA1_CTRL(7);
  1386. break;
  1387. case SPEED_1000:
  1388. led |= PHY_M_LEDC_STA0_CTRL(7);
  1389. break;
  1390. }
  1391. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1392. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1393. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1394. }
  1395. if (netif_msg_link(sky2))
  1396. printk(KERN_INFO PFX
  1397. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1398. sky2->netdev->name, sky2->speed,
  1399. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1400. fc_name[sky2->flow_status]);
  1401. }
  1402. static void sky2_link_down(struct sky2_port *sky2)
  1403. {
  1404. struct sky2_hw *hw = sky2->hw;
  1405. unsigned port = sky2->port;
  1406. u16 reg;
  1407. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1408. reg = gma_read16(hw, port, GM_GP_CTRL);
  1409. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1410. gma_write16(hw, port, GM_GP_CTRL, reg);
  1411. netif_carrier_off(sky2->netdev);
  1412. netif_stop_queue(sky2->netdev);
  1413. /* Turn on link LED */
  1414. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1415. if (netif_msg_link(sky2))
  1416. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1417. sky2_phy_init(hw, port);
  1418. }
  1419. static enum flow_control sky2_flow(int rx, int tx)
  1420. {
  1421. if (rx)
  1422. return tx ? FC_BOTH : FC_RX;
  1423. else
  1424. return tx ? FC_TX : FC_NONE;
  1425. }
  1426. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1427. {
  1428. struct sky2_hw *hw = sky2->hw;
  1429. unsigned port = sky2->port;
  1430. u16 advert, lpa;
  1431. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1432. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1433. if (lpa & PHY_M_AN_RF) {
  1434. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1435. return -1;
  1436. }
  1437. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1438. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1439. sky2->netdev->name);
  1440. return -1;
  1441. }
  1442. sky2->speed = sky2_phy_speed(hw, aux);
  1443. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1444. /* Since the pause result bits seem to in different positions on
  1445. * different chips. look at registers.
  1446. */
  1447. if (!sky2_is_copper(hw)) {
  1448. /* Shift for bits in fiber PHY */
  1449. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1450. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1451. if (advert & ADVERTISE_1000XPAUSE)
  1452. advert |= ADVERTISE_PAUSE_CAP;
  1453. if (advert & ADVERTISE_1000XPSE_ASYM)
  1454. advert |= ADVERTISE_PAUSE_ASYM;
  1455. if (lpa & LPA_1000XPAUSE)
  1456. lpa |= LPA_PAUSE_CAP;
  1457. if (lpa & LPA_1000XPAUSE_ASYM)
  1458. lpa |= LPA_PAUSE_ASYM;
  1459. }
  1460. sky2->flow_status = FC_NONE;
  1461. if (advert & ADVERTISE_PAUSE_CAP) {
  1462. if (lpa & LPA_PAUSE_CAP)
  1463. sky2->flow_status = FC_BOTH;
  1464. else if (advert & ADVERTISE_PAUSE_ASYM)
  1465. sky2->flow_status = FC_RX;
  1466. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1467. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1468. sky2->flow_status = FC_TX;
  1469. }
  1470. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1471. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1472. sky2->flow_status = FC_NONE;
  1473. if (sky2->flow_status & FC_TX)
  1474. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1475. else
  1476. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1477. return 0;
  1478. }
  1479. /* Interrupt from PHY */
  1480. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1481. {
  1482. struct net_device *dev = hw->dev[port];
  1483. struct sky2_port *sky2 = netdev_priv(dev);
  1484. u16 istatus, phystat;
  1485. if (!netif_running(dev))
  1486. return;
  1487. spin_lock(&sky2->phy_lock);
  1488. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1489. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1490. if (netif_msg_intr(sky2))
  1491. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1492. sky2->netdev->name, istatus, phystat);
  1493. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1494. if (sky2_autoneg_done(sky2, phystat) == 0)
  1495. sky2_link_up(sky2);
  1496. goto out;
  1497. }
  1498. if (istatus & PHY_M_IS_LSP_CHANGE)
  1499. sky2->speed = sky2_phy_speed(hw, phystat);
  1500. if (istatus & PHY_M_IS_DUP_CHANGE)
  1501. sky2->duplex =
  1502. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1503. if (istatus & PHY_M_IS_LST_CHANGE) {
  1504. if (phystat & PHY_M_PS_LINK_UP)
  1505. sky2_link_up(sky2);
  1506. else
  1507. sky2_link_down(sky2);
  1508. }
  1509. out:
  1510. spin_unlock(&sky2->phy_lock);
  1511. }
  1512. /* Transmit timeout is only called if we are running, carrier is up
  1513. * and tx queue is full (stopped).
  1514. */
  1515. static void sky2_tx_timeout(struct net_device *dev)
  1516. {
  1517. struct sky2_port *sky2 = netdev_priv(dev);
  1518. struct sky2_hw *hw = sky2->hw;
  1519. if (netif_msg_timer(sky2))
  1520. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1521. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1522. dev->name, sky2->tx_cons, sky2->tx_prod,
  1523. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1524. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1525. /* can't restart safely under softirq */
  1526. schedule_work(&hw->restart_work);
  1527. }
  1528. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1529. {
  1530. struct sky2_port *sky2 = netdev_priv(dev);
  1531. struct sky2_hw *hw = sky2->hw;
  1532. unsigned port = sky2->port;
  1533. int err;
  1534. u16 ctl, mode;
  1535. u32 imask;
  1536. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1537. return -EINVAL;
  1538. if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
  1539. return -EINVAL;
  1540. if (!netif_running(dev)) {
  1541. dev->mtu = new_mtu;
  1542. return 0;
  1543. }
  1544. imask = sky2_read32(hw, B0_IMSK);
  1545. sky2_write32(hw, B0_IMSK, 0);
  1546. dev->trans_start = jiffies; /* prevent tx timeout */
  1547. netif_stop_queue(dev);
  1548. netif_poll_disable(hw->dev[0]);
  1549. synchronize_irq(hw->pdev->irq);
  1550. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  1551. if (new_mtu > ETH_DATA_LEN) {
  1552. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1553. TX_JUMBO_ENA | TX_STFW_DIS);
  1554. dev->features &= NETIF_F_TSO | NETIF_F_SG | NETIF_F_IP_CSUM;
  1555. } else
  1556. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1557. TX_JUMBO_DIS | TX_STFW_ENA);
  1558. }
  1559. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1560. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1561. sky2_rx_stop(sky2);
  1562. sky2_rx_clean(sky2);
  1563. dev->mtu = new_mtu;
  1564. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1565. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1566. if (dev->mtu > ETH_DATA_LEN)
  1567. mode |= GM_SMOD_JUMBO_ENA;
  1568. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1569. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1570. err = sky2_rx_start(sky2);
  1571. sky2_write32(hw, B0_IMSK, imask);
  1572. if (err)
  1573. dev_close(dev);
  1574. else {
  1575. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1576. netif_poll_enable(hw->dev[0]);
  1577. netif_wake_queue(dev);
  1578. }
  1579. return err;
  1580. }
  1581. /* For small just reuse existing skb for next receive */
  1582. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1583. const struct rx_ring_info *re,
  1584. unsigned length)
  1585. {
  1586. struct sk_buff *skb;
  1587. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1588. if (likely(skb)) {
  1589. skb_reserve(skb, 2);
  1590. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1591. length, PCI_DMA_FROMDEVICE);
  1592. skb_copy_from_linear_data(re->skb, skb->data, length);
  1593. skb->ip_summed = re->skb->ip_summed;
  1594. skb->csum = re->skb->csum;
  1595. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1596. length, PCI_DMA_FROMDEVICE);
  1597. re->skb->ip_summed = CHECKSUM_NONE;
  1598. skb_put(skb, length);
  1599. }
  1600. return skb;
  1601. }
  1602. /* Adjust length of skb with fragments to match received data */
  1603. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1604. unsigned int length)
  1605. {
  1606. int i, num_frags;
  1607. unsigned int size;
  1608. /* put header into skb */
  1609. size = min(length, hdr_space);
  1610. skb->tail += size;
  1611. skb->len += size;
  1612. length -= size;
  1613. num_frags = skb_shinfo(skb)->nr_frags;
  1614. for (i = 0; i < num_frags; i++) {
  1615. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1616. if (length == 0) {
  1617. /* don't need this page */
  1618. __free_page(frag->page);
  1619. --skb_shinfo(skb)->nr_frags;
  1620. } else {
  1621. size = min(length, (unsigned) PAGE_SIZE);
  1622. frag->size = size;
  1623. skb->data_len += size;
  1624. skb->truesize += size;
  1625. skb->len += size;
  1626. length -= size;
  1627. }
  1628. }
  1629. }
  1630. /* Normal packet - take skb from ring element and put in a new one */
  1631. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1632. struct rx_ring_info *re,
  1633. unsigned int length)
  1634. {
  1635. struct sk_buff *skb, *nskb;
  1636. unsigned hdr_space = sky2->rx_data_size;
  1637. pr_debug(PFX "receive new length=%d\n", length);
  1638. /* Don't be tricky about reusing pages (yet) */
  1639. nskb = sky2_rx_alloc(sky2);
  1640. if (unlikely(!nskb))
  1641. return NULL;
  1642. skb = re->skb;
  1643. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1644. prefetch(skb->data);
  1645. re->skb = nskb;
  1646. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1647. if (skb_shinfo(skb)->nr_frags)
  1648. skb_put_frags(skb, hdr_space, length);
  1649. else
  1650. skb_put(skb, length);
  1651. return skb;
  1652. }
  1653. /*
  1654. * Receive one packet.
  1655. * For larger packets, get new buffer.
  1656. */
  1657. static struct sk_buff *sky2_receive(struct net_device *dev,
  1658. u16 length, u32 status)
  1659. {
  1660. struct sky2_port *sky2 = netdev_priv(dev);
  1661. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1662. struct sk_buff *skb = NULL;
  1663. if (unlikely(netif_msg_rx_status(sky2)))
  1664. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1665. dev->name, sky2->rx_next, status, length);
  1666. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1667. prefetch(sky2->rx_ring + sky2->rx_next);
  1668. if (status & GMR_FS_ANY_ERR)
  1669. goto error;
  1670. if (!(status & GMR_FS_RX_OK))
  1671. goto resubmit;
  1672. if (length < copybreak)
  1673. skb = receive_copy(sky2, re, length);
  1674. else
  1675. skb = receive_new(sky2, re, length);
  1676. resubmit:
  1677. sky2_rx_submit(sky2, re);
  1678. return skb;
  1679. error:
  1680. ++sky2->net_stats.rx_errors;
  1681. if (status & GMR_FS_RX_FF_OV) {
  1682. sky2->net_stats.rx_over_errors++;
  1683. goto resubmit;
  1684. }
  1685. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1686. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1687. dev->name, status, length);
  1688. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1689. sky2->net_stats.rx_length_errors++;
  1690. if (status & GMR_FS_FRAGMENT)
  1691. sky2->net_stats.rx_frame_errors++;
  1692. if (status & GMR_FS_CRC_ERR)
  1693. sky2->net_stats.rx_crc_errors++;
  1694. goto resubmit;
  1695. }
  1696. /* Transmit complete */
  1697. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1698. {
  1699. struct sky2_port *sky2 = netdev_priv(dev);
  1700. if (netif_running(dev)) {
  1701. netif_tx_lock(dev);
  1702. sky2_tx_complete(sky2, last);
  1703. netif_tx_unlock(dev);
  1704. }
  1705. }
  1706. /* Process status response ring */
  1707. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1708. {
  1709. struct sky2_port *sky2;
  1710. int work_done = 0;
  1711. unsigned buf_write[2] = { 0, 0 };
  1712. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1713. rmb();
  1714. while (hw->st_idx != hwidx) {
  1715. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1716. struct net_device *dev;
  1717. struct sk_buff *skb;
  1718. u32 status;
  1719. u16 length;
  1720. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1721. BUG_ON(le->link >= 2);
  1722. dev = hw->dev[le->link];
  1723. sky2 = netdev_priv(dev);
  1724. length = le16_to_cpu(le->length);
  1725. status = le32_to_cpu(le->status);
  1726. switch (le->opcode & ~HW_OWNER) {
  1727. case OP_RXSTAT:
  1728. skb = sky2_receive(dev, length, status);
  1729. if (!skb)
  1730. goto force_update;
  1731. skb->protocol = eth_type_trans(skb, dev);
  1732. sky2->net_stats.rx_packets++;
  1733. sky2->net_stats.rx_bytes += skb->len;
  1734. dev->last_rx = jiffies;
  1735. #ifdef SKY2_VLAN_TAG_USED
  1736. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1737. vlan_hwaccel_receive_skb(skb,
  1738. sky2->vlgrp,
  1739. be16_to_cpu(sky2->rx_tag));
  1740. } else
  1741. #endif
  1742. netif_receive_skb(skb);
  1743. /* Update receiver after 16 frames */
  1744. if (++buf_write[le->link] == RX_BUF_WRITE) {
  1745. force_update:
  1746. sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
  1747. buf_write[le->link] = 0;
  1748. }
  1749. /* Stop after net poll weight */
  1750. if (++work_done >= to_do)
  1751. goto exit_loop;
  1752. break;
  1753. #ifdef SKY2_VLAN_TAG_USED
  1754. case OP_RXVLAN:
  1755. sky2->rx_tag = length;
  1756. break;
  1757. case OP_RXCHKSVLAN:
  1758. sky2->rx_tag = length;
  1759. /* fall through */
  1760. #endif
  1761. case OP_RXCHKS:
  1762. if (!sky2->rx_csum)
  1763. break;
  1764. /* Both checksum counters are programmed to start at
  1765. * the same offset, so unless there is a problem they
  1766. * should match. This failure is an early indication that
  1767. * hardware receive checksumming won't work.
  1768. */
  1769. if (likely(status >> 16 == (status & 0xffff))) {
  1770. skb = sky2->rx_ring[sky2->rx_next].skb;
  1771. skb->ip_summed = CHECKSUM_COMPLETE;
  1772. skb->csum = status & 0xffff;
  1773. } else {
  1774. printk(KERN_NOTICE PFX "%s: hardware receive "
  1775. "checksum problem (status = %#x)\n",
  1776. dev->name, status);
  1777. sky2->rx_csum = 0;
  1778. sky2_write32(sky2->hw,
  1779. Q_ADDR(rxqaddr[le->link], Q_CSR),
  1780. BMU_DIS_RX_CHKSUM);
  1781. }
  1782. break;
  1783. case OP_TXINDEXLE:
  1784. /* TX index reports status for both ports */
  1785. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1786. sky2_tx_done(hw->dev[0], status & 0xfff);
  1787. if (hw->dev[1])
  1788. sky2_tx_done(hw->dev[1],
  1789. ((status >> 24) & 0xff)
  1790. | (u16)(length & 0xf) << 8);
  1791. break;
  1792. default:
  1793. if (net_ratelimit())
  1794. printk(KERN_WARNING PFX
  1795. "unknown status opcode 0x%x\n", le->opcode);
  1796. goto exit_loop;
  1797. }
  1798. }
  1799. /* Fully processed status ring so clear irq */
  1800. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1801. exit_loop:
  1802. if (buf_write[0]) {
  1803. sky2 = netdev_priv(hw->dev[0]);
  1804. sky2_put_idx(hw, Q_R1, sky2->rx_put);
  1805. }
  1806. if (buf_write[1]) {
  1807. sky2 = netdev_priv(hw->dev[1]);
  1808. sky2_put_idx(hw, Q_R2, sky2->rx_put);
  1809. }
  1810. return work_done;
  1811. }
  1812. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1813. {
  1814. struct net_device *dev = hw->dev[port];
  1815. if (net_ratelimit())
  1816. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1817. dev->name, status);
  1818. if (status & Y2_IS_PAR_RD1) {
  1819. if (net_ratelimit())
  1820. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1821. dev->name);
  1822. /* Clear IRQ */
  1823. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1824. }
  1825. if (status & Y2_IS_PAR_WR1) {
  1826. if (net_ratelimit())
  1827. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1828. dev->name);
  1829. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1830. }
  1831. if (status & Y2_IS_PAR_MAC1) {
  1832. if (net_ratelimit())
  1833. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1834. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1835. }
  1836. if (status & Y2_IS_PAR_RX1) {
  1837. if (net_ratelimit())
  1838. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1839. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1840. }
  1841. if (status & Y2_IS_TCP_TXA1) {
  1842. if (net_ratelimit())
  1843. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1844. dev->name);
  1845. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1846. }
  1847. }
  1848. static void sky2_hw_intr(struct sky2_hw *hw)
  1849. {
  1850. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1851. if (status & Y2_IS_TIST_OV)
  1852. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1853. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1854. u16 pci_err;
  1855. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1856. if (net_ratelimit())
  1857. dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
  1858. pci_err);
  1859. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1860. sky2_pci_write16(hw, PCI_STATUS,
  1861. pci_err | PCI_STATUS_ERROR_BITS);
  1862. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1863. }
  1864. if (status & Y2_IS_PCI_EXP) {
  1865. /* PCI-Express uncorrectable Error occurred */
  1866. u32 pex_err;
  1867. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1868. if (net_ratelimit())
  1869. dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
  1870. pex_err);
  1871. /* clear the interrupt */
  1872. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1873. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1874. 0xffffffffUL);
  1875. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1876. if (pex_err & PEX_FATAL_ERRORS) {
  1877. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1878. hwmsk &= ~Y2_IS_PCI_EXP;
  1879. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1880. }
  1881. }
  1882. if (status & Y2_HWE_L1_MASK)
  1883. sky2_hw_error(hw, 0, status);
  1884. status >>= 8;
  1885. if (status & Y2_HWE_L1_MASK)
  1886. sky2_hw_error(hw, 1, status);
  1887. }
  1888. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1889. {
  1890. struct net_device *dev = hw->dev[port];
  1891. struct sky2_port *sky2 = netdev_priv(dev);
  1892. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1893. if (netif_msg_intr(sky2))
  1894. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1895. dev->name, status);
  1896. if (status & GM_IS_RX_FF_OR) {
  1897. ++sky2->net_stats.rx_fifo_errors;
  1898. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1899. }
  1900. if (status & GM_IS_TX_FF_UR) {
  1901. ++sky2->net_stats.tx_fifo_errors;
  1902. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1903. }
  1904. }
  1905. /* This should never happen it is a bug. */
  1906. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  1907. u16 q, unsigned ring_size)
  1908. {
  1909. struct net_device *dev = hw->dev[port];
  1910. struct sky2_port *sky2 = netdev_priv(dev);
  1911. unsigned idx;
  1912. const u64 *le = (q == Q_R1 || q == Q_R2)
  1913. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  1914. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  1915. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  1916. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  1917. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  1918. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  1919. }
  1920. /* If idle then force a fake soft NAPI poll once a second
  1921. * to work around cases where sharing an edge triggered interrupt.
  1922. */
  1923. static inline void sky2_idle_start(struct sky2_hw *hw)
  1924. {
  1925. if (idle_timeout > 0)
  1926. mod_timer(&hw->idle_timer,
  1927. jiffies + msecs_to_jiffies(idle_timeout));
  1928. }
  1929. static void sky2_idle(unsigned long arg)
  1930. {
  1931. struct sky2_hw *hw = (struct sky2_hw *) arg;
  1932. struct net_device *dev = hw->dev[0];
  1933. if (__netif_rx_schedule_prep(dev))
  1934. __netif_rx_schedule(dev);
  1935. mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
  1936. }
  1937. /* Hardware/software error handling */
  1938. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  1939. {
  1940. if (net_ratelimit())
  1941. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  1942. if (status & Y2_IS_HW_ERR)
  1943. sky2_hw_intr(hw);
  1944. if (status & Y2_IS_IRQ_MAC1)
  1945. sky2_mac_intr(hw, 0);
  1946. if (status & Y2_IS_IRQ_MAC2)
  1947. sky2_mac_intr(hw, 1);
  1948. if (status & Y2_IS_CHK_RX1)
  1949. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  1950. if (status & Y2_IS_CHK_RX2)
  1951. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  1952. if (status & Y2_IS_CHK_TXA1)
  1953. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  1954. if (status & Y2_IS_CHK_TXA2)
  1955. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  1956. }
  1957. static int sky2_poll(struct net_device *dev0, int *budget)
  1958. {
  1959. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1960. int work_limit = min(dev0->quota, *budget);
  1961. int work_done = 0;
  1962. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  1963. if (unlikely(status & Y2_IS_ERROR))
  1964. sky2_err_intr(hw, status);
  1965. if (status & Y2_IS_IRQ_PHY1)
  1966. sky2_phy_intr(hw, 0);
  1967. if (status & Y2_IS_IRQ_PHY2)
  1968. sky2_phy_intr(hw, 1);
  1969. work_done = sky2_status_intr(hw, work_limit);
  1970. if (work_done < work_limit) {
  1971. netif_rx_complete(dev0);
  1972. sky2_read32(hw, B0_Y2_SP_LISR);
  1973. return 0;
  1974. } else {
  1975. *budget -= work_done;
  1976. dev0->quota -= work_done;
  1977. return 1;
  1978. }
  1979. }
  1980. static irqreturn_t sky2_intr(int irq, void *dev_id)
  1981. {
  1982. struct sky2_hw *hw = dev_id;
  1983. struct net_device *dev0 = hw->dev[0];
  1984. u32 status;
  1985. /* Reading this mask interrupts as side effect */
  1986. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1987. if (status == 0 || status == ~0)
  1988. return IRQ_NONE;
  1989. prefetch(&hw->st_le[hw->st_idx]);
  1990. if (likely(__netif_rx_schedule_prep(dev0)))
  1991. __netif_rx_schedule(dev0);
  1992. return IRQ_HANDLED;
  1993. }
  1994. #ifdef CONFIG_NET_POLL_CONTROLLER
  1995. static void sky2_netpoll(struct net_device *dev)
  1996. {
  1997. struct sky2_port *sky2 = netdev_priv(dev);
  1998. struct net_device *dev0 = sky2->hw->dev[0];
  1999. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  2000. __netif_rx_schedule(dev0);
  2001. }
  2002. #endif
  2003. /* Chip internal frequency for clock calculations */
  2004. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  2005. {
  2006. switch (hw->chip_id) {
  2007. case CHIP_ID_YUKON_EC:
  2008. case CHIP_ID_YUKON_EC_U:
  2009. case CHIP_ID_YUKON_EX:
  2010. return 125; /* 125 Mhz */
  2011. case CHIP_ID_YUKON_FE:
  2012. return 100; /* 100 Mhz */
  2013. default: /* YUKON_XL */
  2014. return 156; /* 156 Mhz */
  2015. }
  2016. }
  2017. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2018. {
  2019. return sky2_mhz(hw) * us;
  2020. }
  2021. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2022. {
  2023. return clk / sky2_mhz(hw);
  2024. }
  2025. static int __devinit sky2_init(struct sky2_hw *hw)
  2026. {
  2027. u8 t8;
  2028. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2029. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2030. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  2031. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2032. hw->chip_id);
  2033. return -EOPNOTSUPP;
  2034. }
  2035. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2036. dev_warn(&hw->pdev->dev, "this driver not yet tested on this chip type\n"
  2037. "Please report success or failure to <netdev@vger.kernel.org>\n");
  2038. /* Make sure and enable all clocks */
  2039. if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
  2040. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2041. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2042. /* This rev is really old, and requires untested workarounds */
  2043. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2044. dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
  2045. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2046. hw->chip_id, hw->chip_rev);
  2047. return -EOPNOTSUPP;
  2048. }
  2049. /* Some Gigabyte motherboards have 88e8056 but cause problems
  2050. * There is some unresolved hardware related problem that causes
  2051. * descriptor errors and receive data corruption.
  2052. */
  2053. if (hw->chip_id == CHIP_ID_YUKON_EC_U && dmi_blacklisted) {
  2054. dev_err(&hw->pdev->dev,
  2055. "88E8056 on this motherboard not supported\n");
  2056. return -EOPNOTSUPP;
  2057. }
  2058. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2059. hw->ports = 1;
  2060. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2061. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2062. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2063. ++hw->ports;
  2064. }
  2065. return 0;
  2066. }
  2067. static void sky2_reset(struct sky2_hw *hw)
  2068. {
  2069. u16 status;
  2070. int i;
  2071. /* disable ASF */
  2072. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2073. status = sky2_read16(hw, HCU_CCSR);
  2074. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2075. HCU_CCSR_UC_STATE_MSK);
  2076. sky2_write16(hw, HCU_CCSR, status);
  2077. } else
  2078. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2079. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2080. /* do a SW reset */
  2081. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2082. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2083. /* clear PCI errors, if any */
  2084. status = sky2_pci_read16(hw, PCI_STATUS);
  2085. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2086. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  2087. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2088. /* clear any PEX errors */
  2089. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  2090. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  2091. sky2_power_on(hw);
  2092. for (i = 0; i < hw->ports; i++) {
  2093. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2094. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2095. }
  2096. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2097. /* Clear I2C IRQ noise */
  2098. sky2_write32(hw, B2_I2C_IRQ, 1);
  2099. /* turn off hardware timer (unused) */
  2100. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2101. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2102. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2103. /* Turn off descriptor polling */
  2104. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2105. /* Turn off receive timestamp */
  2106. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2107. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2108. /* enable the Tx Arbiters */
  2109. for (i = 0; i < hw->ports; i++)
  2110. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2111. /* Initialize ram interface */
  2112. for (i = 0; i < hw->ports; i++) {
  2113. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2114. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2115. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2116. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2117. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2118. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2119. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2120. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2121. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2122. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2123. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2124. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2125. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2126. }
  2127. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2128. for (i = 0; i < hw->ports; i++)
  2129. sky2_gmac_reset(hw, i);
  2130. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2131. hw->st_idx = 0;
  2132. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2133. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2134. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2135. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2136. /* Set the list last index */
  2137. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2138. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2139. sky2_write8(hw, STAT_FIFO_WM, 16);
  2140. /* set Status-FIFO ISR watermark */
  2141. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2142. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2143. else
  2144. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2145. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2146. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2147. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2148. /* enable status unit */
  2149. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2150. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2151. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2152. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2153. }
  2154. static void sky2_restart(struct work_struct *work)
  2155. {
  2156. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2157. struct net_device *dev;
  2158. int i, err;
  2159. dev_dbg(&hw->pdev->dev, "restarting\n");
  2160. del_timer_sync(&hw->idle_timer);
  2161. rtnl_lock();
  2162. sky2_write32(hw, B0_IMSK, 0);
  2163. sky2_read32(hw, B0_IMSK);
  2164. netif_poll_disable(hw->dev[0]);
  2165. for (i = 0; i < hw->ports; i++) {
  2166. dev = hw->dev[i];
  2167. if (netif_running(dev))
  2168. sky2_down(dev);
  2169. }
  2170. sky2_reset(hw);
  2171. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2172. netif_poll_enable(hw->dev[0]);
  2173. for (i = 0; i < hw->ports; i++) {
  2174. dev = hw->dev[i];
  2175. if (netif_running(dev)) {
  2176. err = sky2_up(dev);
  2177. if (err) {
  2178. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2179. dev->name, err);
  2180. dev_close(dev);
  2181. }
  2182. }
  2183. }
  2184. sky2_idle_start(hw);
  2185. rtnl_unlock();
  2186. }
  2187. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2188. {
  2189. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2190. }
  2191. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2192. {
  2193. const struct sky2_port *sky2 = netdev_priv(dev);
  2194. wol->supported = sky2_wol_supported(sky2->hw);
  2195. wol->wolopts = sky2->wol;
  2196. }
  2197. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2198. {
  2199. struct sky2_port *sky2 = netdev_priv(dev);
  2200. struct sky2_hw *hw = sky2->hw;
  2201. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2202. return -EOPNOTSUPP;
  2203. sky2->wol = wol->wolopts;
  2204. if (hw->chip_id == CHIP_ID_YUKON_EC_U)
  2205. sky2_write32(hw, B0_CTST, sky2->wol
  2206. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2207. if (!netif_running(dev))
  2208. sky2_wol_init(sky2);
  2209. return 0;
  2210. }
  2211. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2212. {
  2213. if (sky2_is_copper(hw)) {
  2214. u32 modes = SUPPORTED_10baseT_Half
  2215. | SUPPORTED_10baseT_Full
  2216. | SUPPORTED_100baseT_Half
  2217. | SUPPORTED_100baseT_Full
  2218. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2219. if (hw->chip_id != CHIP_ID_YUKON_FE)
  2220. modes |= SUPPORTED_1000baseT_Half
  2221. | SUPPORTED_1000baseT_Full;
  2222. return modes;
  2223. } else
  2224. return SUPPORTED_1000baseT_Half
  2225. | SUPPORTED_1000baseT_Full
  2226. | SUPPORTED_Autoneg
  2227. | SUPPORTED_FIBRE;
  2228. }
  2229. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2230. {
  2231. struct sky2_port *sky2 = netdev_priv(dev);
  2232. struct sky2_hw *hw = sky2->hw;
  2233. ecmd->transceiver = XCVR_INTERNAL;
  2234. ecmd->supported = sky2_supported_modes(hw);
  2235. ecmd->phy_address = PHY_ADDR_MARV;
  2236. if (sky2_is_copper(hw)) {
  2237. ecmd->supported = SUPPORTED_10baseT_Half
  2238. | SUPPORTED_10baseT_Full
  2239. | SUPPORTED_100baseT_Half
  2240. | SUPPORTED_100baseT_Full
  2241. | SUPPORTED_1000baseT_Half
  2242. | SUPPORTED_1000baseT_Full
  2243. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2244. ecmd->port = PORT_TP;
  2245. ecmd->speed = sky2->speed;
  2246. } else {
  2247. ecmd->speed = SPEED_1000;
  2248. ecmd->port = PORT_FIBRE;
  2249. }
  2250. ecmd->advertising = sky2->advertising;
  2251. ecmd->autoneg = sky2->autoneg;
  2252. ecmd->duplex = sky2->duplex;
  2253. return 0;
  2254. }
  2255. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2256. {
  2257. struct sky2_port *sky2 = netdev_priv(dev);
  2258. const struct sky2_hw *hw = sky2->hw;
  2259. u32 supported = sky2_supported_modes(hw);
  2260. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2261. ecmd->advertising = supported;
  2262. sky2->duplex = -1;
  2263. sky2->speed = -1;
  2264. } else {
  2265. u32 setting;
  2266. switch (ecmd->speed) {
  2267. case SPEED_1000:
  2268. if (ecmd->duplex == DUPLEX_FULL)
  2269. setting = SUPPORTED_1000baseT_Full;
  2270. else if (ecmd->duplex == DUPLEX_HALF)
  2271. setting = SUPPORTED_1000baseT_Half;
  2272. else
  2273. return -EINVAL;
  2274. break;
  2275. case SPEED_100:
  2276. if (ecmd->duplex == DUPLEX_FULL)
  2277. setting = SUPPORTED_100baseT_Full;
  2278. else if (ecmd->duplex == DUPLEX_HALF)
  2279. setting = SUPPORTED_100baseT_Half;
  2280. else
  2281. return -EINVAL;
  2282. break;
  2283. case SPEED_10:
  2284. if (ecmd->duplex == DUPLEX_FULL)
  2285. setting = SUPPORTED_10baseT_Full;
  2286. else if (ecmd->duplex == DUPLEX_HALF)
  2287. setting = SUPPORTED_10baseT_Half;
  2288. else
  2289. return -EINVAL;
  2290. break;
  2291. default:
  2292. return -EINVAL;
  2293. }
  2294. if ((setting & supported) == 0)
  2295. return -EINVAL;
  2296. sky2->speed = ecmd->speed;
  2297. sky2->duplex = ecmd->duplex;
  2298. }
  2299. sky2->autoneg = ecmd->autoneg;
  2300. sky2->advertising = ecmd->advertising;
  2301. if (netif_running(dev))
  2302. sky2_phy_reinit(sky2);
  2303. return 0;
  2304. }
  2305. static void sky2_get_drvinfo(struct net_device *dev,
  2306. struct ethtool_drvinfo *info)
  2307. {
  2308. struct sky2_port *sky2 = netdev_priv(dev);
  2309. strcpy(info->driver, DRV_NAME);
  2310. strcpy(info->version, DRV_VERSION);
  2311. strcpy(info->fw_version, "N/A");
  2312. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2313. }
  2314. static const struct sky2_stat {
  2315. char name[ETH_GSTRING_LEN];
  2316. u16 offset;
  2317. } sky2_stats[] = {
  2318. { "tx_bytes", GM_TXO_OK_HI },
  2319. { "rx_bytes", GM_RXO_OK_HI },
  2320. { "tx_broadcast", GM_TXF_BC_OK },
  2321. { "rx_broadcast", GM_RXF_BC_OK },
  2322. { "tx_multicast", GM_TXF_MC_OK },
  2323. { "rx_multicast", GM_RXF_MC_OK },
  2324. { "tx_unicast", GM_TXF_UC_OK },
  2325. { "rx_unicast", GM_RXF_UC_OK },
  2326. { "tx_mac_pause", GM_TXF_MPAUSE },
  2327. { "rx_mac_pause", GM_RXF_MPAUSE },
  2328. { "collisions", GM_TXF_COL },
  2329. { "late_collision",GM_TXF_LAT_COL },
  2330. { "aborted", GM_TXF_ABO_COL },
  2331. { "single_collisions", GM_TXF_SNG_COL },
  2332. { "multi_collisions", GM_TXF_MUL_COL },
  2333. { "rx_short", GM_RXF_SHT },
  2334. { "rx_runt", GM_RXE_FRAG },
  2335. { "rx_64_byte_packets", GM_RXF_64B },
  2336. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2337. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2338. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2339. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2340. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2341. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2342. { "rx_too_long", GM_RXF_LNG_ERR },
  2343. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2344. { "rx_jabber", GM_RXF_JAB_PKT },
  2345. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2346. { "tx_64_byte_packets", GM_TXF_64B },
  2347. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2348. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2349. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2350. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2351. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2352. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2353. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2354. };
  2355. static u32 sky2_get_rx_csum(struct net_device *dev)
  2356. {
  2357. struct sky2_port *sky2 = netdev_priv(dev);
  2358. return sky2->rx_csum;
  2359. }
  2360. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2361. {
  2362. struct sky2_port *sky2 = netdev_priv(dev);
  2363. sky2->rx_csum = data;
  2364. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2365. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2366. return 0;
  2367. }
  2368. static u32 sky2_get_msglevel(struct net_device *netdev)
  2369. {
  2370. struct sky2_port *sky2 = netdev_priv(netdev);
  2371. return sky2->msg_enable;
  2372. }
  2373. static int sky2_nway_reset(struct net_device *dev)
  2374. {
  2375. struct sky2_port *sky2 = netdev_priv(dev);
  2376. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2377. return -EINVAL;
  2378. sky2_phy_reinit(sky2);
  2379. return 0;
  2380. }
  2381. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2382. {
  2383. struct sky2_hw *hw = sky2->hw;
  2384. unsigned port = sky2->port;
  2385. int i;
  2386. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2387. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2388. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2389. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2390. for (i = 2; i < count; i++)
  2391. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2392. }
  2393. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2394. {
  2395. struct sky2_port *sky2 = netdev_priv(netdev);
  2396. sky2->msg_enable = value;
  2397. }
  2398. static int sky2_get_stats_count(struct net_device *dev)
  2399. {
  2400. return ARRAY_SIZE(sky2_stats);
  2401. }
  2402. static void sky2_get_ethtool_stats(struct net_device *dev,
  2403. struct ethtool_stats *stats, u64 * data)
  2404. {
  2405. struct sky2_port *sky2 = netdev_priv(dev);
  2406. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2407. }
  2408. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2409. {
  2410. int i;
  2411. switch (stringset) {
  2412. case ETH_SS_STATS:
  2413. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2414. memcpy(data + i * ETH_GSTRING_LEN,
  2415. sky2_stats[i].name, ETH_GSTRING_LEN);
  2416. break;
  2417. }
  2418. }
  2419. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2420. {
  2421. struct sky2_port *sky2 = netdev_priv(dev);
  2422. return &sky2->net_stats;
  2423. }
  2424. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2425. {
  2426. struct sky2_port *sky2 = netdev_priv(dev);
  2427. struct sky2_hw *hw = sky2->hw;
  2428. unsigned port = sky2->port;
  2429. const struct sockaddr *addr = p;
  2430. if (!is_valid_ether_addr(addr->sa_data))
  2431. return -EADDRNOTAVAIL;
  2432. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2433. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2434. dev->dev_addr, ETH_ALEN);
  2435. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2436. dev->dev_addr, ETH_ALEN);
  2437. /* virtual address for data */
  2438. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2439. /* physical address: used for pause frames */
  2440. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2441. return 0;
  2442. }
  2443. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2444. {
  2445. u32 bit;
  2446. bit = ether_crc(ETH_ALEN, addr) & 63;
  2447. filter[bit >> 3] |= 1 << (bit & 7);
  2448. }
  2449. static void sky2_set_multicast(struct net_device *dev)
  2450. {
  2451. struct sky2_port *sky2 = netdev_priv(dev);
  2452. struct sky2_hw *hw = sky2->hw;
  2453. unsigned port = sky2->port;
  2454. struct dev_mc_list *list = dev->mc_list;
  2455. u16 reg;
  2456. u8 filter[8];
  2457. int rx_pause;
  2458. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2459. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2460. memset(filter, 0, sizeof(filter));
  2461. reg = gma_read16(hw, port, GM_RX_CTRL);
  2462. reg |= GM_RXCR_UCF_ENA;
  2463. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2464. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2465. else if (dev->flags & IFF_ALLMULTI)
  2466. memset(filter, 0xff, sizeof(filter));
  2467. else if (dev->mc_count == 0 && !rx_pause)
  2468. reg &= ~GM_RXCR_MCF_ENA;
  2469. else {
  2470. int i;
  2471. reg |= GM_RXCR_MCF_ENA;
  2472. if (rx_pause)
  2473. sky2_add_filter(filter, pause_mc_addr);
  2474. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2475. sky2_add_filter(filter, list->dmi_addr);
  2476. }
  2477. gma_write16(hw, port, GM_MC_ADDR_H1,
  2478. (u16) filter[0] | ((u16) filter[1] << 8));
  2479. gma_write16(hw, port, GM_MC_ADDR_H2,
  2480. (u16) filter[2] | ((u16) filter[3] << 8));
  2481. gma_write16(hw, port, GM_MC_ADDR_H3,
  2482. (u16) filter[4] | ((u16) filter[5] << 8));
  2483. gma_write16(hw, port, GM_MC_ADDR_H4,
  2484. (u16) filter[6] | ((u16) filter[7] << 8));
  2485. gma_write16(hw, port, GM_RX_CTRL, reg);
  2486. }
  2487. /* Can have one global because blinking is controlled by
  2488. * ethtool and that is always under RTNL mutex
  2489. */
  2490. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2491. {
  2492. u16 pg;
  2493. switch (hw->chip_id) {
  2494. case CHIP_ID_YUKON_XL:
  2495. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2496. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2497. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2498. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2499. PHY_M_LEDC_INIT_CTRL(7) |
  2500. PHY_M_LEDC_STA1_CTRL(7) |
  2501. PHY_M_LEDC_STA0_CTRL(7))
  2502. : 0);
  2503. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2504. break;
  2505. default:
  2506. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2507. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2508. on ? PHY_M_LED_ALL : 0);
  2509. }
  2510. }
  2511. /* blink LED's for finding board */
  2512. static int sky2_phys_id(struct net_device *dev, u32 data)
  2513. {
  2514. struct sky2_port *sky2 = netdev_priv(dev);
  2515. struct sky2_hw *hw = sky2->hw;
  2516. unsigned port = sky2->port;
  2517. u16 ledctrl, ledover = 0;
  2518. long ms;
  2519. int interrupted;
  2520. int onoff = 1;
  2521. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2522. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2523. else
  2524. ms = data * 1000;
  2525. /* save initial values */
  2526. spin_lock_bh(&sky2->phy_lock);
  2527. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2528. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2529. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2530. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2531. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2532. } else {
  2533. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2534. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2535. }
  2536. interrupted = 0;
  2537. while (!interrupted && ms > 0) {
  2538. sky2_led(hw, port, onoff);
  2539. onoff = !onoff;
  2540. spin_unlock_bh(&sky2->phy_lock);
  2541. interrupted = msleep_interruptible(250);
  2542. spin_lock_bh(&sky2->phy_lock);
  2543. ms -= 250;
  2544. }
  2545. /* resume regularly scheduled programming */
  2546. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2547. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2548. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2549. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2550. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2551. } else {
  2552. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2553. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2554. }
  2555. spin_unlock_bh(&sky2->phy_lock);
  2556. return 0;
  2557. }
  2558. static void sky2_get_pauseparam(struct net_device *dev,
  2559. struct ethtool_pauseparam *ecmd)
  2560. {
  2561. struct sky2_port *sky2 = netdev_priv(dev);
  2562. switch (sky2->flow_mode) {
  2563. case FC_NONE:
  2564. ecmd->tx_pause = ecmd->rx_pause = 0;
  2565. break;
  2566. case FC_TX:
  2567. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2568. break;
  2569. case FC_RX:
  2570. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2571. break;
  2572. case FC_BOTH:
  2573. ecmd->tx_pause = ecmd->rx_pause = 1;
  2574. }
  2575. ecmd->autoneg = sky2->autoneg;
  2576. }
  2577. static int sky2_set_pauseparam(struct net_device *dev,
  2578. struct ethtool_pauseparam *ecmd)
  2579. {
  2580. struct sky2_port *sky2 = netdev_priv(dev);
  2581. sky2->autoneg = ecmd->autoneg;
  2582. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2583. if (netif_running(dev))
  2584. sky2_phy_reinit(sky2);
  2585. return 0;
  2586. }
  2587. static int sky2_get_coalesce(struct net_device *dev,
  2588. struct ethtool_coalesce *ecmd)
  2589. {
  2590. struct sky2_port *sky2 = netdev_priv(dev);
  2591. struct sky2_hw *hw = sky2->hw;
  2592. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2593. ecmd->tx_coalesce_usecs = 0;
  2594. else {
  2595. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2596. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2597. }
  2598. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2599. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2600. ecmd->rx_coalesce_usecs = 0;
  2601. else {
  2602. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2603. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2604. }
  2605. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2606. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2607. ecmd->rx_coalesce_usecs_irq = 0;
  2608. else {
  2609. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2610. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2611. }
  2612. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2613. return 0;
  2614. }
  2615. /* Note: this affect both ports */
  2616. static int sky2_set_coalesce(struct net_device *dev,
  2617. struct ethtool_coalesce *ecmd)
  2618. {
  2619. struct sky2_port *sky2 = netdev_priv(dev);
  2620. struct sky2_hw *hw = sky2->hw;
  2621. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2622. if (ecmd->tx_coalesce_usecs > tmax ||
  2623. ecmd->rx_coalesce_usecs > tmax ||
  2624. ecmd->rx_coalesce_usecs_irq > tmax)
  2625. return -EINVAL;
  2626. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2627. return -EINVAL;
  2628. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2629. return -EINVAL;
  2630. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2631. return -EINVAL;
  2632. if (ecmd->tx_coalesce_usecs == 0)
  2633. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2634. else {
  2635. sky2_write32(hw, STAT_TX_TIMER_INI,
  2636. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2637. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2638. }
  2639. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2640. if (ecmd->rx_coalesce_usecs == 0)
  2641. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2642. else {
  2643. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2644. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2645. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2646. }
  2647. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2648. if (ecmd->rx_coalesce_usecs_irq == 0)
  2649. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2650. else {
  2651. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2652. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2653. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2654. }
  2655. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2656. return 0;
  2657. }
  2658. static void sky2_get_ringparam(struct net_device *dev,
  2659. struct ethtool_ringparam *ering)
  2660. {
  2661. struct sky2_port *sky2 = netdev_priv(dev);
  2662. ering->rx_max_pending = RX_MAX_PENDING;
  2663. ering->rx_mini_max_pending = 0;
  2664. ering->rx_jumbo_max_pending = 0;
  2665. ering->tx_max_pending = TX_RING_SIZE - 1;
  2666. ering->rx_pending = sky2->rx_pending;
  2667. ering->rx_mini_pending = 0;
  2668. ering->rx_jumbo_pending = 0;
  2669. ering->tx_pending = sky2->tx_pending;
  2670. }
  2671. static int sky2_set_ringparam(struct net_device *dev,
  2672. struct ethtool_ringparam *ering)
  2673. {
  2674. struct sky2_port *sky2 = netdev_priv(dev);
  2675. int err = 0;
  2676. if (ering->rx_pending > RX_MAX_PENDING ||
  2677. ering->rx_pending < 8 ||
  2678. ering->tx_pending < MAX_SKB_TX_LE ||
  2679. ering->tx_pending > TX_RING_SIZE - 1)
  2680. return -EINVAL;
  2681. if (netif_running(dev))
  2682. sky2_down(dev);
  2683. sky2->rx_pending = ering->rx_pending;
  2684. sky2->tx_pending = ering->tx_pending;
  2685. if (netif_running(dev)) {
  2686. err = sky2_up(dev);
  2687. if (err)
  2688. dev_close(dev);
  2689. else
  2690. sky2_set_multicast(dev);
  2691. }
  2692. return err;
  2693. }
  2694. static int sky2_get_regs_len(struct net_device *dev)
  2695. {
  2696. return 0x4000;
  2697. }
  2698. /*
  2699. * Returns copy of control register region
  2700. * Note: access to the RAM address register set will cause timeouts.
  2701. */
  2702. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2703. void *p)
  2704. {
  2705. const struct sky2_port *sky2 = netdev_priv(dev);
  2706. const void __iomem *io = sky2->hw->regs;
  2707. BUG_ON(regs->len < B3_RI_WTO_R1);
  2708. regs->version = 1;
  2709. memset(p, 0, regs->len);
  2710. memcpy_fromio(p, io, B3_RAM_ADDR);
  2711. memcpy_fromio(p + B3_RI_WTO_R1,
  2712. io + B3_RI_WTO_R1,
  2713. regs->len - B3_RI_WTO_R1);
  2714. }
  2715. /* In order to do Jumbo packets on these chips, need to turn off the
  2716. * transmit store/forward. Therefore checksum offload won't work.
  2717. */
  2718. static int no_tx_offload(struct net_device *dev)
  2719. {
  2720. const struct sky2_port *sky2 = netdev_priv(dev);
  2721. const struct sky2_hw *hw = sky2->hw;
  2722. return dev->mtu > ETH_DATA_LEN &&
  2723. (hw->chip_id == CHIP_ID_YUKON_EX
  2724. || hw->chip_id == CHIP_ID_YUKON_EC_U);
  2725. }
  2726. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2727. {
  2728. if (data && no_tx_offload(dev))
  2729. return -EINVAL;
  2730. return ethtool_op_set_tx_csum(dev, data);
  2731. }
  2732. static int sky2_set_tso(struct net_device *dev, u32 data)
  2733. {
  2734. if (data && no_tx_offload(dev))
  2735. return -EINVAL;
  2736. return ethtool_op_set_tso(dev, data);
  2737. }
  2738. static const struct ethtool_ops sky2_ethtool_ops = {
  2739. .get_settings = sky2_get_settings,
  2740. .set_settings = sky2_set_settings,
  2741. .get_drvinfo = sky2_get_drvinfo,
  2742. .get_wol = sky2_get_wol,
  2743. .set_wol = sky2_set_wol,
  2744. .get_msglevel = sky2_get_msglevel,
  2745. .set_msglevel = sky2_set_msglevel,
  2746. .nway_reset = sky2_nway_reset,
  2747. .get_regs_len = sky2_get_regs_len,
  2748. .get_regs = sky2_get_regs,
  2749. .get_link = ethtool_op_get_link,
  2750. .get_sg = ethtool_op_get_sg,
  2751. .set_sg = ethtool_op_set_sg,
  2752. .get_tx_csum = ethtool_op_get_tx_csum,
  2753. .set_tx_csum = sky2_set_tx_csum,
  2754. .get_tso = ethtool_op_get_tso,
  2755. .set_tso = sky2_set_tso,
  2756. .get_rx_csum = sky2_get_rx_csum,
  2757. .set_rx_csum = sky2_set_rx_csum,
  2758. .get_strings = sky2_get_strings,
  2759. .get_coalesce = sky2_get_coalesce,
  2760. .set_coalesce = sky2_set_coalesce,
  2761. .get_ringparam = sky2_get_ringparam,
  2762. .set_ringparam = sky2_set_ringparam,
  2763. .get_pauseparam = sky2_get_pauseparam,
  2764. .set_pauseparam = sky2_set_pauseparam,
  2765. .phys_id = sky2_phys_id,
  2766. .get_stats_count = sky2_get_stats_count,
  2767. .get_ethtool_stats = sky2_get_ethtool_stats,
  2768. .get_perm_addr = ethtool_op_get_perm_addr,
  2769. };
  2770. /* Initialize network device */
  2771. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2772. unsigned port,
  2773. int highmem, int wol)
  2774. {
  2775. struct sky2_port *sky2;
  2776. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2777. if (!dev) {
  2778. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  2779. return NULL;
  2780. }
  2781. SET_MODULE_OWNER(dev);
  2782. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2783. dev->irq = hw->pdev->irq;
  2784. dev->open = sky2_up;
  2785. dev->stop = sky2_down;
  2786. dev->do_ioctl = sky2_ioctl;
  2787. dev->hard_start_xmit = sky2_xmit_frame;
  2788. dev->get_stats = sky2_get_stats;
  2789. dev->set_multicast_list = sky2_set_multicast;
  2790. dev->set_mac_address = sky2_set_mac_address;
  2791. dev->change_mtu = sky2_change_mtu;
  2792. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2793. dev->tx_timeout = sky2_tx_timeout;
  2794. dev->watchdog_timeo = TX_WATCHDOG;
  2795. if (port == 0)
  2796. dev->poll = sky2_poll;
  2797. dev->weight = NAPI_WEIGHT;
  2798. #ifdef CONFIG_NET_POLL_CONTROLLER
  2799. /* Network console (only works on port 0)
  2800. * because netpoll makes assumptions about NAPI
  2801. */
  2802. if (port == 0)
  2803. dev->poll_controller = sky2_netpoll;
  2804. #endif
  2805. sky2 = netdev_priv(dev);
  2806. sky2->netdev = dev;
  2807. sky2->hw = hw;
  2808. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2809. /* Auto speed and flow control */
  2810. sky2->autoneg = AUTONEG_ENABLE;
  2811. sky2->flow_mode = FC_BOTH;
  2812. sky2->duplex = -1;
  2813. sky2->speed = -1;
  2814. sky2->advertising = sky2_supported_modes(hw);
  2815. sky2->rx_csum = 1;
  2816. sky2->wol = wol;
  2817. spin_lock_init(&sky2->phy_lock);
  2818. sky2->tx_pending = TX_DEF_PENDING;
  2819. sky2->rx_pending = RX_DEF_PENDING;
  2820. hw->dev[port] = dev;
  2821. sky2->port = port;
  2822. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  2823. if (highmem)
  2824. dev->features |= NETIF_F_HIGHDMA;
  2825. #ifdef SKY2_VLAN_TAG_USED
  2826. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2827. dev->vlan_rx_register = sky2_vlan_rx_register;
  2828. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2829. #endif
  2830. /* read the mac address */
  2831. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2832. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2833. /* device is off until link detection */
  2834. netif_carrier_off(dev);
  2835. netif_stop_queue(dev);
  2836. return dev;
  2837. }
  2838. static void __devinit sky2_show_addr(struct net_device *dev)
  2839. {
  2840. const struct sky2_port *sky2 = netdev_priv(dev);
  2841. if (netif_msg_probe(sky2))
  2842. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2843. dev->name,
  2844. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2845. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2846. }
  2847. /* Handle software interrupt used during MSI test */
  2848. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  2849. {
  2850. struct sky2_hw *hw = dev_id;
  2851. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2852. if (status == 0)
  2853. return IRQ_NONE;
  2854. if (status & Y2_IS_IRQ_SW) {
  2855. hw->msi = 1;
  2856. wake_up(&hw->msi_wait);
  2857. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2858. }
  2859. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2860. return IRQ_HANDLED;
  2861. }
  2862. /* Test interrupt path by forcing a a software IRQ */
  2863. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2864. {
  2865. struct pci_dev *pdev = hw->pdev;
  2866. int err;
  2867. init_waitqueue_head (&hw->msi_wait);
  2868. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2869. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  2870. if (err) {
  2871. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  2872. return err;
  2873. }
  2874. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2875. sky2_read8(hw, B0_CTST);
  2876. wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
  2877. if (!hw->msi) {
  2878. /* MSI test failed, go back to INTx mode */
  2879. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  2880. "switching to INTx mode.\n");
  2881. err = -EOPNOTSUPP;
  2882. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2883. }
  2884. sky2_write32(hw, B0_IMSK, 0);
  2885. sky2_read32(hw, B0_IMSK);
  2886. free_irq(pdev->irq, hw);
  2887. return err;
  2888. }
  2889. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  2890. {
  2891. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2892. u16 value;
  2893. if (!pm)
  2894. return 0;
  2895. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  2896. return 0;
  2897. return value & PCI_PM_CTRL_PME_ENABLE;
  2898. }
  2899. static int __devinit sky2_probe(struct pci_dev *pdev,
  2900. const struct pci_device_id *ent)
  2901. {
  2902. struct net_device *dev;
  2903. struct sky2_hw *hw;
  2904. int err, using_dac = 0, wol_default;
  2905. err = pci_enable_device(pdev);
  2906. if (err) {
  2907. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2908. goto err_out;
  2909. }
  2910. err = pci_request_regions(pdev, DRV_NAME);
  2911. if (err) {
  2912. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2913. goto err_out_disable;
  2914. }
  2915. pci_set_master(pdev);
  2916. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2917. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2918. using_dac = 1;
  2919. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2920. if (err < 0) {
  2921. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  2922. "for consistent allocations\n");
  2923. goto err_out_free_regions;
  2924. }
  2925. } else {
  2926. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2927. if (err) {
  2928. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2929. goto err_out_free_regions;
  2930. }
  2931. }
  2932. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  2933. err = -ENOMEM;
  2934. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2935. if (!hw) {
  2936. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  2937. goto err_out_free_regions;
  2938. }
  2939. hw->pdev = pdev;
  2940. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2941. if (!hw->regs) {
  2942. dev_err(&pdev->dev, "cannot map device registers\n");
  2943. goto err_out_free_hw;
  2944. }
  2945. #ifdef __BIG_ENDIAN
  2946. /* The sk98lin vendor driver uses hardware byte swapping but
  2947. * this driver uses software swapping.
  2948. */
  2949. {
  2950. u32 reg;
  2951. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2952. reg &= ~PCI_REV_DESC;
  2953. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2954. }
  2955. #endif
  2956. /* ring for status responses */
  2957. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2958. &hw->st_dma);
  2959. if (!hw->st_le)
  2960. goto err_out_iounmap;
  2961. err = sky2_init(hw);
  2962. if (err)
  2963. goto err_out_iounmap;
  2964. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  2965. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  2966. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2967. hw->chip_id, hw->chip_rev);
  2968. sky2_reset(hw);
  2969. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  2970. if (!dev) {
  2971. err = -ENOMEM;
  2972. goto err_out_free_pci;
  2973. }
  2974. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2975. err = sky2_test_msi(hw);
  2976. if (err == -EOPNOTSUPP)
  2977. pci_disable_msi(pdev);
  2978. else if (err)
  2979. goto err_out_free_netdev;
  2980. }
  2981. err = register_netdev(dev);
  2982. if (err) {
  2983. dev_err(&pdev->dev, "cannot register net device\n");
  2984. goto err_out_free_netdev;
  2985. }
  2986. err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
  2987. dev->name, hw);
  2988. if (err) {
  2989. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  2990. goto err_out_unregister;
  2991. }
  2992. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2993. sky2_show_addr(dev);
  2994. if (hw->ports > 1) {
  2995. struct net_device *dev1;
  2996. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  2997. if (!dev1)
  2998. dev_warn(&pdev->dev, "allocation for second device failed\n");
  2999. else if ((err = register_netdev(dev1))) {
  3000. dev_warn(&pdev->dev,
  3001. "register of second port failed (%d)\n", err);
  3002. hw->dev[1] = NULL;
  3003. free_netdev(dev1);
  3004. } else
  3005. sky2_show_addr(dev1);
  3006. }
  3007. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
  3008. INIT_WORK(&hw->restart_work, sky2_restart);
  3009. sky2_idle_start(hw);
  3010. pci_set_drvdata(pdev, hw);
  3011. return 0;
  3012. err_out_unregister:
  3013. if (hw->msi)
  3014. pci_disable_msi(pdev);
  3015. unregister_netdev(dev);
  3016. err_out_free_netdev:
  3017. free_netdev(dev);
  3018. err_out_free_pci:
  3019. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3020. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3021. err_out_iounmap:
  3022. iounmap(hw->regs);
  3023. err_out_free_hw:
  3024. kfree(hw);
  3025. err_out_free_regions:
  3026. pci_release_regions(pdev);
  3027. err_out_disable:
  3028. pci_disable_device(pdev);
  3029. err_out:
  3030. pci_set_drvdata(pdev, NULL);
  3031. return err;
  3032. }
  3033. static void __devexit sky2_remove(struct pci_dev *pdev)
  3034. {
  3035. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3036. struct net_device *dev0, *dev1;
  3037. if (!hw)
  3038. return;
  3039. del_timer_sync(&hw->idle_timer);
  3040. flush_scheduled_work();
  3041. sky2_write32(hw, B0_IMSK, 0);
  3042. synchronize_irq(hw->pdev->irq);
  3043. dev0 = hw->dev[0];
  3044. dev1 = hw->dev[1];
  3045. if (dev1)
  3046. unregister_netdev(dev1);
  3047. unregister_netdev(dev0);
  3048. sky2_power_aux(hw);
  3049. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3050. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3051. sky2_read8(hw, B0_CTST);
  3052. free_irq(pdev->irq, hw);
  3053. if (hw->msi)
  3054. pci_disable_msi(pdev);
  3055. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3056. pci_release_regions(pdev);
  3057. pci_disable_device(pdev);
  3058. if (dev1)
  3059. free_netdev(dev1);
  3060. free_netdev(dev0);
  3061. iounmap(hw->regs);
  3062. kfree(hw);
  3063. pci_set_drvdata(pdev, NULL);
  3064. }
  3065. #ifdef CONFIG_PM
  3066. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3067. {
  3068. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3069. int i, wol = 0;
  3070. if (!hw)
  3071. return 0;
  3072. del_timer_sync(&hw->idle_timer);
  3073. netif_poll_disable(hw->dev[0]);
  3074. for (i = 0; i < hw->ports; i++) {
  3075. struct net_device *dev = hw->dev[i];
  3076. struct sky2_port *sky2 = netdev_priv(dev);
  3077. if (netif_running(dev))
  3078. sky2_down(dev);
  3079. if (sky2->wol)
  3080. sky2_wol_init(sky2);
  3081. wol |= sky2->wol;
  3082. }
  3083. sky2_write32(hw, B0_IMSK, 0);
  3084. sky2_power_aux(hw);
  3085. pci_save_state(pdev);
  3086. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3087. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3088. return 0;
  3089. }
  3090. static int sky2_resume(struct pci_dev *pdev)
  3091. {
  3092. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3093. int i, err;
  3094. if (!hw)
  3095. return 0;
  3096. err = pci_set_power_state(pdev, PCI_D0);
  3097. if (err)
  3098. goto out;
  3099. err = pci_restore_state(pdev);
  3100. if (err)
  3101. goto out;
  3102. pci_enable_wake(pdev, PCI_D0, 0);
  3103. /* Re-enable all clocks */
  3104. if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
  3105. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3106. sky2_reset(hw);
  3107. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3108. for (i = 0; i < hw->ports; i++) {
  3109. struct net_device *dev = hw->dev[i];
  3110. if (netif_running(dev)) {
  3111. err = sky2_up(dev);
  3112. if (err) {
  3113. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3114. dev->name, err);
  3115. dev_close(dev);
  3116. goto out;
  3117. }
  3118. }
  3119. }
  3120. netif_poll_enable(hw->dev[0]);
  3121. sky2_idle_start(hw);
  3122. return 0;
  3123. out:
  3124. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3125. pci_disable_device(pdev);
  3126. return err;
  3127. }
  3128. #endif
  3129. static void sky2_shutdown(struct pci_dev *pdev)
  3130. {
  3131. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3132. int i, wol = 0;
  3133. if (!hw)
  3134. return;
  3135. del_timer_sync(&hw->idle_timer);
  3136. netif_poll_disable(hw->dev[0]);
  3137. for (i = 0; i < hw->ports; i++) {
  3138. struct net_device *dev = hw->dev[i];
  3139. struct sky2_port *sky2 = netdev_priv(dev);
  3140. if (sky2->wol) {
  3141. wol = 1;
  3142. sky2_wol_init(sky2);
  3143. }
  3144. }
  3145. if (wol)
  3146. sky2_power_aux(hw);
  3147. pci_enable_wake(pdev, PCI_D3hot, wol);
  3148. pci_enable_wake(pdev, PCI_D3cold, wol);
  3149. pci_disable_device(pdev);
  3150. pci_set_power_state(pdev, PCI_D3hot);
  3151. }
  3152. static struct pci_driver sky2_driver = {
  3153. .name = DRV_NAME,
  3154. .id_table = sky2_id_table,
  3155. .probe = sky2_probe,
  3156. .remove = __devexit_p(sky2_remove),
  3157. #ifdef CONFIG_PM
  3158. .suspend = sky2_suspend,
  3159. .resume = sky2_resume,
  3160. #endif
  3161. .shutdown = sky2_shutdown,
  3162. };
  3163. static struct dmi_system_id __initdata broken_dmi_table[] = {
  3164. {
  3165. .ident = "Gigabyte 965P-S3",
  3166. .matches = {
  3167. DMI_MATCH(DMI_SYS_VENDOR, "Gigabyte Technology Co., Ltd."),
  3168. DMI_MATCH(DMI_PRODUCT_NAME, "965P-S3"),
  3169. },
  3170. },
  3171. { }
  3172. };
  3173. static int __init sky2_init_module(void)
  3174. {
  3175. /* Look for sick motherboards */
  3176. if (dmi_check_system(broken_dmi_table))
  3177. dmi_blacklisted = 1;
  3178. return pci_register_driver(&sky2_driver);
  3179. }
  3180. static void __exit sky2_cleanup_module(void)
  3181. {
  3182. pci_unregister_driver(&sky2_driver);
  3183. }
  3184. module_init(sky2_init_module);
  3185. module_exit(sky2_cleanup_module);
  3186. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3187. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3188. MODULE_LICENSE("GPL");
  3189. MODULE_VERSION(DRV_VERSION);