skge.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/in.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/moduleparam.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/delay.h>
  36. #include <linux/crc32.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/mii.h>
  39. #include <asm/irq.h>
  40. #include "skge.h"
  41. #define DRV_NAME "skge"
  42. #define DRV_VERSION "1.11"
  43. #define PFX DRV_NAME " "
  44. #define DEFAULT_TX_RING_SIZE 128
  45. #define DEFAULT_RX_RING_SIZE 512
  46. #define MAX_TX_RING_SIZE 1024
  47. #define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
  48. #define MAX_RX_RING_SIZE 4096
  49. #define RX_COPY_THRESHOLD 128
  50. #define RX_BUF_SIZE 1536
  51. #define PHY_RETRIES 1000
  52. #define ETH_JUMBO_MTU 9000
  53. #define TX_WATCHDOG (5 * HZ)
  54. #define NAPI_WEIGHT 64
  55. #define BLINK_MS 250
  56. #define LINK_HZ (HZ/2)
  57. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  58. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  59. MODULE_LICENSE("GPL");
  60. MODULE_VERSION(DRV_VERSION);
  61. static const u32 default_msg
  62. = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
  63. | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
  64. static int debug = -1; /* defaults above */
  65. module_param(debug, int, 0);
  66. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  67. static const struct pci_device_id skge_id_table[] = {
  68. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
  69. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
  70. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
  71. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
  72. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
  73. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
  74. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
  75. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  76. { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
  77. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
  78. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
  79. { 0 }
  80. };
  81. MODULE_DEVICE_TABLE(pci, skge_id_table);
  82. static int skge_up(struct net_device *dev);
  83. static int skge_down(struct net_device *dev);
  84. static void skge_phy_reset(struct skge_port *skge);
  85. static void skge_tx_clean(struct net_device *dev);
  86. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  87. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  88. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  89. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  90. static void yukon_init(struct skge_hw *hw, int port);
  91. static void genesis_mac_init(struct skge_hw *hw, int port);
  92. static void genesis_link_up(struct skge_port *skge);
  93. /* Avoid conditionals by using array */
  94. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  95. static const int rxqaddr[] = { Q_R1, Q_R2 };
  96. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  97. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  98. static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
  99. static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
  100. static int skge_get_regs_len(struct net_device *dev)
  101. {
  102. return 0x4000;
  103. }
  104. /*
  105. * Returns copy of whole control register region
  106. * Note: skip RAM address register because accessing it will
  107. * cause bus hangs!
  108. */
  109. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  110. void *p)
  111. {
  112. const struct skge_port *skge = netdev_priv(dev);
  113. const void __iomem *io = skge->hw->regs;
  114. regs->version = 1;
  115. memset(p, 0, regs->len);
  116. memcpy_fromio(p, io, B3_RAM_ADDR);
  117. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
  118. regs->len - B3_RI_WTO_R1);
  119. }
  120. /* Wake on Lan only supported on Yukon chips with rev 1 or above */
  121. static u32 wol_supported(const struct skge_hw *hw)
  122. {
  123. if (hw->chip_id == CHIP_ID_GENESIS)
  124. return 0;
  125. if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  126. return 0;
  127. return WAKE_MAGIC | WAKE_PHY;
  128. }
  129. static u32 pci_wake_enabled(struct pci_dev *dev)
  130. {
  131. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  132. u16 value;
  133. /* If device doesn't support PM Capabilities, but request is to disable
  134. * wake events, it's a nop; otherwise fail */
  135. if (!pm)
  136. return 0;
  137. pci_read_config_word(dev, pm + PCI_PM_PMC, &value);
  138. value &= PCI_PM_CAP_PME_MASK;
  139. value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
  140. return value != 0;
  141. }
  142. static void skge_wol_init(struct skge_port *skge)
  143. {
  144. struct skge_hw *hw = skge->hw;
  145. int port = skge->port;
  146. u16 ctrl;
  147. skge_write16(hw, B0_CTST, CS_RST_CLR);
  148. skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  149. /* Turn on Vaux */
  150. skge_write8(hw, B0_POWER_CTRL,
  151. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
  152. /* WA code for COMA mode -- clear PHY reset */
  153. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  154. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  155. u32 reg = skge_read32(hw, B2_GP_IO);
  156. reg |= GP_DIR_9;
  157. reg &= ~GP_IO_9;
  158. skge_write32(hw, B2_GP_IO, reg);
  159. }
  160. skge_write32(hw, SK_REG(port, GPHY_CTRL),
  161. GPC_DIS_SLEEP |
  162. GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
  163. GPC_ANEG_1 | GPC_RST_SET);
  164. skge_write32(hw, SK_REG(port, GPHY_CTRL),
  165. GPC_DIS_SLEEP |
  166. GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
  167. GPC_ANEG_1 | GPC_RST_CLR);
  168. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  169. /* Force to 10/100 skge_reset will re-enable on resume */
  170. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  171. PHY_AN_100FULL | PHY_AN_100HALF |
  172. PHY_AN_10FULL | PHY_AN_10HALF| PHY_AN_CSMA);
  173. /* no 1000 HD/FD */
  174. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
  175. gm_phy_write(hw, port, PHY_MARV_CTRL,
  176. PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
  177. PHY_CT_RE_CFG | PHY_CT_DUP_MD);
  178. /* Set GMAC to no flow control and auto update for speed/duplex */
  179. gma_write16(hw, port, GM_GP_CTRL,
  180. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  181. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  182. /* Set WOL address */
  183. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  184. skge->netdev->dev_addr, ETH_ALEN);
  185. /* Turn on appropriate WOL control bits */
  186. skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  187. ctrl = 0;
  188. if (skge->wol & WAKE_PHY)
  189. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  190. else
  191. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  192. if (skge->wol & WAKE_MAGIC)
  193. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  194. else
  195. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  196. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  197. skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  198. /* block receiver */
  199. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  200. }
  201. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  202. {
  203. struct skge_port *skge = netdev_priv(dev);
  204. wol->supported = wol_supported(skge->hw);
  205. wol->wolopts = skge->wol;
  206. }
  207. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  208. {
  209. struct skge_port *skge = netdev_priv(dev);
  210. struct skge_hw *hw = skge->hw;
  211. if (wol->wolopts & ~wol_supported(hw))
  212. return -EOPNOTSUPP;
  213. skge->wol = wol->wolopts;
  214. return 0;
  215. }
  216. /* Determine supported/advertised modes based on hardware.
  217. * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
  218. */
  219. static u32 skge_supported_modes(const struct skge_hw *hw)
  220. {
  221. u32 supported;
  222. if (hw->copper) {
  223. supported = SUPPORTED_10baseT_Half
  224. | SUPPORTED_10baseT_Full
  225. | SUPPORTED_100baseT_Half
  226. | SUPPORTED_100baseT_Full
  227. | SUPPORTED_1000baseT_Half
  228. | SUPPORTED_1000baseT_Full
  229. | SUPPORTED_Autoneg| SUPPORTED_TP;
  230. if (hw->chip_id == CHIP_ID_GENESIS)
  231. supported &= ~(SUPPORTED_10baseT_Half
  232. | SUPPORTED_10baseT_Full
  233. | SUPPORTED_100baseT_Half
  234. | SUPPORTED_100baseT_Full);
  235. else if (hw->chip_id == CHIP_ID_YUKON)
  236. supported &= ~SUPPORTED_1000baseT_Half;
  237. } else
  238. supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
  239. | SUPPORTED_FIBRE | SUPPORTED_Autoneg;
  240. return supported;
  241. }
  242. static int skge_get_settings(struct net_device *dev,
  243. struct ethtool_cmd *ecmd)
  244. {
  245. struct skge_port *skge = netdev_priv(dev);
  246. struct skge_hw *hw = skge->hw;
  247. ecmd->transceiver = XCVR_INTERNAL;
  248. ecmd->supported = skge_supported_modes(hw);
  249. if (hw->copper) {
  250. ecmd->port = PORT_TP;
  251. ecmd->phy_address = hw->phy_addr;
  252. } else
  253. ecmd->port = PORT_FIBRE;
  254. ecmd->advertising = skge->advertising;
  255. ecmd->autoneg = skge->autoneg;
  256. ecmd->speed = skge->speed;
  257. ecmd->duplex = skge->duplex;
  258. return 0;
  259. }
  260. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  261. {
  262. struct skge_port *skge = netdev_priv(dev);
  263. const struct skge_hw *hw = skge->hw;
  264. u32 supported = skge_supported_modes(hw);
  265. if (ecmd->autoneg == AUTONEG_ENABLE) {
  266. ecmd->advertising = supported;
  267. skge->duplex = -1;
  268. skge->speed = -1;
  269. } else {
  270. u32 setting;
  271. switch (ecmd->speed) {
  272. case SPEED_1000:
  273. if (ecmd->duplex == DUPLEX_FULL)
  274. setting = SUPPORTED_1000baseT_Full;
  275. else if (ecmd->duplex == DUPLEX_HALF)
  276. setting = SUPPORTED_1000baseT_Half;
  277. else
  278. return -EINVAL;
  279. break;
  280. case SPEED_100:
  281. if (ecmd->duplex == DUPLEX_FULL)
  282. setting = SUPPORTED_100baseT_Full;
  283. else if (ecmd->duplex == DUPLEX_HALF)
  284. setting = SUPPORTED_100baseT_Half;
  285. else
  286. return -EINVAL;
  287. break;
  288. case SPEED_10:
  289. if (ecmd->duplex == DUPLEX_FULL)
  290. setting = SUPPORTED_10baseT_Full;
  291. else if (ecmd->duplex == DUPLEX_HALF)
  292. setting = SUPPORTED_10baseT_Half;
  293. else
  294. return -EINVAL;
  295. break;
  296. default:
  297. return -EINVAL;
  298. }
  299. if ((setting & supported) == 0)
  300. return -EINVAL;
  301. skge->speed = ecmd->speed;
  302. skge->duplex = ecmd->duplex;
  303. }
  304. skge->autoneg = ecmd->autoneg;
  305. skge->advertising = ecmd->advertising;
  306. if (netif_running(dev))
  307. skge_phy_reset(skge);
  308. return (0);
  309. }
  310. static void skge_get_drvinfo(struct net_device *dev,
  311. struct ethtool_drvinfo *info)
  312. {
  313. struct skge_port *skge = netdev_priv(dev);
  314. strcpy(info->driver, DRV_NAME);
  315. strcpy(info->version, DRV_VERSION);
  316. strcpy(info->fw_version, "N/A");
  317. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  318. }
  319. static const struct skge_stat {
  320. char name[ETH_GSTRING_LEN];
  321. u16 xmac_offset;
  322. u16 gma_offset;
  323. } skge_stats[] = {
  324. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  325. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  326. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  327. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  328. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  329. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  330. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  331. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  332. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  333. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  334. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  335. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  336. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  337. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  338. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  339. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  340. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  341. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  342. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  343. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  344. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  345. };
  346. static int skge_get_stats_count(struct net_device *dev)
  347. {
  348. return ARRAY_SIZE(skge_stats);
  349. }
  350. static void skge_get_ethtool_stats(struct net_device *dev,
  351. struct ethtool_stats *stats, u64 *data)
  352. {
  353. struct skge_port *skge = netdev_priv(dev);
  354. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  355. genesis_get_stats(skge, data);
  356. else
  357. yukon_get_stats(skge, data);
  358. }
  359. /* Use hardware MIB variables for critical path statistics and
  360. * transmit feedback not reported at interrupt.
  361. * Other errors are accounted for in interrupt handler.
  362. */
  363. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  364. {
  365. struct skge_port *skge = netdev_priv(dev);
  366. u64 data[ARRAY_SIZE(skge_stats)];
  367. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  368. genesis_get_stats(skge, data);
  369. else
  370. yukon_get_stats(skge, data);
  371. skge->net_stats.tx_bytes = data[0];
  372. skge->net_stats.rx_bytes = data[1];
  373. skge->net_stats.tx_packets = data[2] + data[4] + data[6];
  374. skge->net_stats.rx_packets = data[3] + data[5] + data[7];
  375. skge->net_stats.multicast = data[3] + data[5];
  376. skge->net_stats.collisions = data[10];
  377. skge->net_stats.tx_aborted_errors = data[12];
  378. return &skge->net_stats;
  379. }
  380. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  381. {
  382. int i;
  383. switch (stringset) {
  384. case ETH_SS_STATS:
  385. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  386. memcpy(data + i * ETH_GSTRING_LEN,
  387. skge_stats[i].name, ETH_GSTRING_LEN);
  388. break;
  389. }
  390. }
  391. static void skge_get_ring_param(struct net_device *dev,
  392. struct ethtool_ringparam *p)
  393. {
  394. struct skge_port *skge = netdev_priv(dev);
  395. p->rx_max_pending = MAX_RX_RING_SIZE;
  396. p->tx_max_pending = MAX_TX_RING_SIZE;
  397. p->rx_mini_max_pending = 0;
  398. p->rx_jumbo_max_pending = 0;
  399. p->rx_pending = skge->rx_ring.count;
  400. p->tx_pending = skge->tx_ring.count;
  401. p->rx_mini_pending = 0;
  402. p->rx_jumbo_pending = 0;
  403. }
  404. static int skge_set_ring_param(struct net_device *dev,
  405. struct ethtool_ringparam *p)
  406. {
  407. struct skge_port *skge = netdev_priv(dev);
  408. int err;
  409. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  410. p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
  411. return -EINVAL;
  412. skge->rx_ring.count = p->rx_pending;
  413. skge->tx_ring.count = p->tx_pending;
  414. if (netif_running(dev)) {
  415. skge_down(dev);
  416. err = skge_up(dev);
  417. if (err)
  418. dev_close(dev);
  419. }
  420. return 0;
  421. }
  422. static u32 skge_get_msglevel(struct net_device *netdev)
  423. {
  424. struct skge_port *skge = netdev_priv(netdev);
  425. return skge->msg_enable;
  426. }
  427. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  428. {
  429. struct skge_port *skge = netdev_priv(netdev);
  430. skge->msg_enable = value;
  431. }
  432. static int skge_nway_reset(struct net_device *dev)
  433. {
  434. struct skge_port *skge = netdev_priv(dev);
  435. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  436. return -EINVAL;
  437. skge_phy_reset(skge);
  438. return 0;
  439. }
  440. static int skge_set_sg(struct net_device *dev, u32 data)
  441. {
  442. struct skge_port *skge = netdev_priv(dev);
  443. struct skge_hw *hw = skge->hw;
  444. if (hw->chip_id == CHIP_ID_GENESIS && data)
  445. return -EOPNOTSUPP;
  446. return ethtool_op_set_sg(dev, data);
  447. }
  448. static int skge_set_tx_csum(struct net_device *dev, u32 data)
  449. {
  450. struct skge_port *skge = netdev_priv(dev);
  451. struct skge_hw *hw = skge->hw;
  452. if (hw->chip_id == CHIP_ID_GENESIS && data)
  453. return -EOPNOTSUPP;
  454. return ethtool_op_set_tx_csum(dev, data);
  455. }
  456. static u32 skge_get_rx_csum(struct net_device *dev)
  457. {
  458. struct skge_port *skge = netdev_priv(dev);
  459. return skge->rx_csum;
  460. }
  461. /* Only Yukon supports checksum offload. */
  462. static int skge_set_rx_csum(struct net_device *dev, u32 data)
  463. {
  464. struct skge_port *skge = netdev_priv(dev);
  465. if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
  466. return -EOPNOTSUPP;
  467. skge->rx_csum = data;
  468. return 0;
  469. }
  470. static void skge_get_pauseparam(struct net_device *dev,
  471. struct ethtool_pauseparam *ecmd)
  472. {
  473. struct skge_port *skge = netdev_priv(dev);
  474. ecmd->rx_pause = (skge->flow_control == FLOW_MODE_SYMMETRIC)
  475. || (skge->flow_control == FLOW_MODE_SYM_OR_REM);
  476. ecmd->tx_pause = ecmd->rx_pause || (skge->flow_control == FLOW_MODE_LOC_SEND);
  477. ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
  478. }
  479. static int skge_set_pauseparam(struct net_device *dev,
  480. struct ethtool_pauseparam *ecmd)
  481. {
  482. struct skge_port *skge = netdev_priv(dev);
  483. struct ethtool_pauseparam old;
  484. skge_get_pauseparam(dev, &old);
  485. if (ecmd->autoneg != old.autoneg)
  486. skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
  487. else {
  488. if (ecmd->rx_pause && ecmd->tx_pause)
  489. skge->flow_control = FLOW_MODE_SYMMETRIC;
  490. else if (ecmd->rx_pause && !ecmd->tx_pause)
  491. skge->flow_control = FLOW_MODE_SYM_OR_REM;
  492. else if (!ecmd->rx_pause && ecmd->tx_pause)
  493. skge->flow_control = FLOW_MODE_LOC_SEND;
  494. else
  495. skge->flow_control = FLOW_MODE_NONE;
  496. }
  497. if (netif_running(dev))
  498. skge_phy_reset(skge);
  499. return 0;
  500. }
  501. /* Chip internal frequency for clock calculations */
  502. static inline u32 hwkhz(const struct skge_hw *hw)
  503. {
  504. return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
  505. }
  506. /* Chip HZ to microseconds */
  507. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  508. {
  509. return (ticks * 1000) / hwkhz(hw);
  510. }
  511. /* Microseconds to chip HZ */
  512. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  513. {
  514. return hwkhz(hw) * usec / 1000;
  515. }
  516. static int skge_get_coalesce(struct net_device *dev,
  517. struct ethtool_coalesce *ecmd)
  518. {
  519. struct skge_port *skge = netdev_priv(dev);
  520. struct skge_hw *hw = skge->hw;
  521. int port = skge->port;
  522. ecmd->rx_coalesce_usecs = 0;
  523. ecmd->tx_coalesce_usecs = 0;
  524. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  525. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  526. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  527. if (msk & rxirqmask[port])
  528. ecmd->rx_coalesce_usecs = delay;
  529. if (msk & txirqmask[port])
  530. ecmd->tx_coalesce_usecs = delay;
  531. }
  532. return 0;
  533. }
  534. /* Note: interrupt timer is per board, but can turn on/off per port */
  535. static int skge_set_coalesce(struct net_device *dev,
  536. struct ethtool_coalesce *ecmd)
  537. {
  538. struct skge_port *skge = netdev_priv(dev);
  539. struct skge_hw *hw = skge->hw;
  540. int port = skge->port;
  541. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  542. u32 delay = 25;
  543. if (ecmd->rx_coalesce_usecs == 0)
  544. msk &= ~rxirqmask[port];
  545. else if (ecmd->rx_coalesce_usecs < 25 ||
  546. ecmd->rx_coalesce_usecs > 33333)
  547. return -EINVAL;
  548. else {
  549. msk |= rxirqmask[port];
  550. delay = ecmd->rx_coalesce_usecs;
  551. }
  552. if (ecmd->tx_coalesce_usecs == 0)
  553. msk &= ~txirqmask[port];
  554. else if (ecmd->tx_coalesce_usecs < 25 ||
  555. ecmd->tx_coalesce_usecs > 33333)
  556. return -EINVAL;
  557. else {
  558. msk |= txirqmask[port];
  559. delay = min(delay, ecmd->rx_coalesce_usecs);
  560. }
  561. skge_write32(hw, B2_IRQM_MSK, msk);
  562. if (msk == 0)
  563. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  564. else {
  565. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  566. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  567. }
  568. return 0;
  569. }
  570. enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
  571. static void skge_led(struct skge_port *skge, enum led_mode mode)
  572. {
  573. struct skge_hw *hw = skge->hw;
  574. int port = skge->port;
  575. spin_lock_bh(&hw->phy_lock);
  576. if (hw->chip_id == CHIP_ID_GENESIS) {
  577. switch (mode) {
  578. case LED_MODE_OFF:
  579. if (hw->phy_type == SK_PHY_BCOM)
  580. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  581. else {
  582. skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
  583. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
  584. }
  585. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  586. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  587. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  588. break;
  589. case LED_MODE_ON:
  590. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  591. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  592. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  593. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  594. break;
  595. case LED_MODE_TST:
  596. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  597. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  598. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  599. if (hw->phy_type == SK_PHY_BCOM)
  600. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  601. else {
  602. skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
  603. skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
  604. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  605. }
  606. }
  607. } else {
  608. switch (mode) {
  609. case LED_MODE_OFF:
  610. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  611. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  612. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  613. PHY_M_LED_MO_10(MO_LED_OFF) |
  614. PHY_M_LED_MO_100(MO_LED_OFF) |
  615. PHY_M_LED_MO_1000(MO_LED_OFF) |
  616. PHY_M_LED_MO_RX(MO_LED_OFF));
  617. break;
  618. case LED_MODE_ON:
  619. gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
  620. PHY_M_LED_PULS_DUR(PULS_170MS) |
  621. PHY_M_LED_BLINK_RT(BLINK_84MS) |
  622. PHY_M_LEDC_TX_CTRL |
  623. PHY_M_LEDC_DP_CTRL);
  624. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  625. PHY_M_LED_MO_RX(MO_LED_OFF) |
  626. (skge->speed == SPEED_100 ?
  627. PHY_M_LED_MO_100(MO_LED_ON) : 0));
  628. break;
  629. case LED_MODE_TST:
  630. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  631. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  632. PHY_M_LED_MO_DUP(MO_LED_ON) |
  633. PHY_M_LED_MO_10(MO_LED_ON) |
  634. PHY_M_LED_MO_100(MO_LED_ON) |
  635. PHY_M_LED_MO_1000(MO_LED_ON) |
  636. PHY_M_LED_MO_RX(MO_LED_ON));
  637. }
  638. }
  639. spin_unlock_bh(&hw->phy_lock);
  640. }
  641. /* blink LED's for finding board */
  642. static int skge_phys_id(struct net_device *dev, u32 data)
  643. {
  644. struct skge_port *skge = netdev_priv(dev);
  645. unsigned long ms;
  646. enum led_mode mode = LED_MODE_TST;
  647. if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
  648. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
  649. else
  650. ms = data * 1000;
  651. while (ms > 0) {
  652. skge_led(skge, mode);
  653. mode ^= LED_MODE_TST;
  654. if (msleep_interruptible(BLINK_MS))
  655. break;
  656. ms -= BLINK_MS;
  657. }
  658. /* back to regular LED state */
  659. skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
  660. return 0;
  661. }
  662. static const struct ethtool_ops skge_ethtool_ops = {
  663. .get_settings = skge_get_settings,
  664. .set_settings = skge_set_settings,
  665. .get_drvinfo = skge_get_drvinfo,
  666. .get_regs_len = skge_get_regs_len,
  667. .get_regs = skge_get_regs,
  668. .get_wol = skge_get_wol,
  669. .set_wol = skge_set_wol,
  670. .get_msglevel = skge_get_msglevel,
  671. .set_msglevel = skge_set_msglevel,
  672. .nway_reset = skge_nway_reset,
  673. .get_link = ethtool_op_get_link,
  674. .get_ringparam = skge_get_ring_param,
  675. .set_ringparam = skge_set_ring_param,
  676. .get_pauseparam = skge_get_pauseparam,
  677. .set_pauseparam = skge_set_pauseparam,
  678. .get_coalesce = skge_get_coalesce,
  679. .set_coalesce = skge_set_coalesce,
  680. .get_sg = ethtool_op_get_sg,
  681. .set_sg = skge_set_sg,
  682. .get_tx_csum = ethtool_op_get_tx_csum,
  683. .set_tx_csum = skge_set_tx_csum,
  684. .get_rx_csum = skge_get_rx_csum,
  685. .set_rx_csum = skge_set_rx_csum,
  686. .get_strings = skge_get_strings,
  687. .phys_id = skge_phys_id,
  688. .get_stats_count = skge_get_stats_count,
  689. .get_ethtool_stats = skge_get_ethtool_stats,
  690. .get_perm_addr = ethtool_op_get_perm_addr,
  691. };
  692. /*
  693. * Allocate ring elements and chain them together
  694. * One-to-one association of board descriptors with ring elements
  695. */
  696. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
  697. {
  698. struct skge_tx_desc *d;
  699. struct skge_element *e;
  700. int i;
  701. ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
  702. if (!ring->start)
  703. return -ENOMEM;
  704. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  705. e->desc = d;
  706. if (i == ring->count - 1) {
  707. e->next = ring->start;
  708. d->next_offset = base;
  709. } else {
  710. e->next = e + 1;
  711. d->next_offset = base + (i+1) * sizeof(*d);
  712. }
  713. }
  714. ring->to_use = ring->to_clean = ring->start;
  715. return 0;
  716. }
  717. /* Allocate and setup a new buffer for receiving */
  718. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  719. struct sk_buff *skb, unsigned int bufsize)
  720. {
  721. struct skge_rx_desc *rd = e->desc;
  722. u64 map;
  723. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  724. PCI_DMA_FROMDEVICE);
  725. rd->dma_lo = map;
  726. rd->dma_hi = map >> 32;
  727. e->skb = skb;
  728. rd->csum1_start = ETH_HLEN;
  729. rd->csum2_start = ETH_HLEN;
  730. rd->csum1 = 0;
  731. rd->csum2 = 0;
  732. wmb();
  733. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  734. pci_unmap_addr_set(e, mapaddr, map);
  735. pci_unmap_len_set(e, maplen, bufsize);
  736. }
  737. /* Resume receiving using existing skb,
  738. * Note: DMA address is not changed by chip.
  739. * MTU not changed while receiver active.
  740. */
  741. static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
  742. {
  743. struct skge_rx_desc *rd = e->desc;
  744. rd->csum2 = 0;
  745. rd->csum2_start = ETH_HLEN;
  746. wmb();
  747. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  748. }
  749. /* Free all buffers in receive ring, assumes receiver stopped */
  750. static void skge_rx_clean(struct skge_port *skge)
  751. {
  752. struct skge_hw *hw = skge->hw;
  753. struct skge_ring *ring = &skge->rx_ring;
  754. struct skge_element *e;
  755. e = ring->start;
  756. do {
  757. struct skge_rx_desc *rd = e->desc;
  758. rd->control = 0;
  759. if (e->skb) {
  760. pci_unmap_single(hw->pdev,
  761. pci_unmap_addr(e, mapaddr),
  762. pci_unmap_len(e, maplen),
  763. PCI_DMA_FROMDEVICE);
  764. dev_kfree_skb(e->skb);
  765. e->skb = NULL;
  766. }
  767. } while ((e = e->next) != ring->start);
  768. }
  769. /* Allocate buffers for receive ring
  770. * For receive: to_clean is next received frame.
  771. */
  772. static int skge_rx_fill(struct net_device *dev)
  773. {
  774. struct skge_port *skge = netdev_priv(dev);
  775. struct skge_ring *ring = &skge->rx_ring;
  776. struct skge_element *e;
  777. e = ring->start;
  778. do {
  779. struct sk_buff *skb;
  780. skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
  781. GFP_KERNEL);
  782. if (!skb)
  783. return -ENOMEM;
  784. skb_reserve(skb, NET_IP_ALIGN);
  785. skge_rx_setup(skge, e, skb, skge->rx_buf_size);
  786. } while ( (e = e->next) != ring->start);
  787. ring->to_clean = ring->start;
  788. return 0;
  789. }
  790. static const char *skge_pause(enum pause_status status)
  791. {
  792. switch(status) {
  793. case FLOW_STAT_NONE:
  794. return "none";
  795. case FLOW_STAT_REM_SEND:
  796. return "rx only";
  797. case FLOW_STAT_LOC_SEND:
  798. return "tx_only";
  799. case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
  800. return "both";
  801. default:
  802. return "indeterminated";
  803. }
  804. }
  805. static void skge_link_up(struct skge_port *skge)
  806. {
  807. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
  808. LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
  809. netif_carrier_on(skge->netdev);
  810. netif_wake_queue(skge->netdev);
  811. if (netif_msg_link(skge)) {
  812. printk(KERN_INFO PFX
  813. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  814. skge->netdev->name, skge->speed,
  815. skge->duplex == DUPLEX_FULL ? "full" : "half",
  816. skge_pause(skge->flow_status));
  817. }
  818. }
  819. static void skge_link_down(struct skge_port *skge)
  820. {
  821. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  822. netif_carrier_off(skge->netdev);
  823. netif_stop_queue(skge->netdev);
  824. if (netif_msg_link(skge))
  825. printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
  826. }
  827. static void xm_link_down(struct skge_hw *hw, int port)
  828. {
  829. struct net_device *dev = hw->dev[port];
  830. struct skge_port *skge = netdev_priv(dev);
  831. u16 cmd, msk;
  832. if (hw->phy_type == SK_PHY_XMAC) {
  833. msk = xm_read16(hw, port, XM_IMSK);
  834. msk |= XM_IS_INP_ASS | XM_IS_LIPA_RC | XM_IS_RX_PAGE | XM_IS_AND;
  835. xm_write16(hw, port, XM_IMSK, msk);
  836. }
  837. cmd = xm_read16(hw, port, XM_MMU_CMD);
  838. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  839. xm_write16(hw, port, XM_MMU_CMD, cmd);
  840. /* dummy read to ensure writing */
  841. (void) xm_read16(hw, port, XM_MMU_CMD);
  842. if (netif_carrier_ok(dev))
  843. skge_link_down(skge);
  844. }
  845. static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  846. {
  847. int i;
  848. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  849. *val = xm_read16(hw, port, XM_PHY_DATA);
  850. if (hw->phy_type == SK_PHY_XMAC)
  851. goto ready;
  852. for (i = 0; i < PHY_RETRIES; i++) {
  853. if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
  854. goto ready;
  855. udelay(1);
  856. }
  857. return -ETIMEDOUT;
  858. ready:
  859. *val = xm_read16(hw, port, XM_PHY_DATA);
  860. return 0;
  861. }
  862. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  863. {
  864. u16 v = 0;
  865. if (__xm_phy_read(hw, port, reg, &v))
  866. printk(KERN_WARNING PFX "%s: phy read timed out\n",
  867. hw->dev[port]->name);
  868. return v;
  869. }
  870. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  871. {
  872. int i;
  873. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  874. for (i = 0; i < PHY_RETRIES; i++) {
  875. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  876. goto ready;
  877. udelay(1);
  878. }
  879. return -EIO;
  880. ready:
  881. xm_write16(hw, port, XM_PHY_DATA, val);
  882. for (i = 0; i < PHY_RETRIES; i++) {
  883. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  884. return 0;
  885. udelay(1);
  886. }
  887. return -ETIMEDOUT;
  888. }
  889. static void genesis_init(struct skge_hw *hw)
  890. {
  891. /* set blink source counter */
  892. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  893. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  894. /* configure mac arbiter */
  895. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  896. /* configure mac arbiter timeout values */
  897. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  898. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  899. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  900. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  901. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  902. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  903. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  904. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  905. /* configure packet arbiter timeout */
  906. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  907. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  908. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  909. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  910. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  911. }
  912. static void genesis_reset(struct skge_hw *hw, int port)
  913. {
  914. const u8 zero[8] = { 0 };
  915. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  916. /* reset the statistics module */
  917. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  918. xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
  919. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  920. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  921. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  922. /* disable Broadcom PHY IRQ */
  923. if (hw->phy_type == SK_PHY_BCOM)
  924. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  925. xm_outhash(hw, port, XM_HSM, zero);
  926. }
  927. /* Convert mode to MII values */
  928. static const u16 phy_pause_map[] = {
  929. [FLOW_MODE_NONE] = 0,
  930. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  931. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  932. [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  933. };
  934. /* special defines for FIBER (88E1011S only) */
  935. static const u16 fiber_pause_map[] = {
  936. [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
  937. [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
  938. [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
  939. [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
  940. };
  941. /* Check status of Broadcom phy link */
  942. static void bcom_check_link(struct skge_hw *hw, int port)
  943. {
  944. struct net_device *dev = hw->dev[port];
  945. struct skge_port *skge = netdev_priv(dev);
  946. u16 status;
  947. /* read twice because of latch */
  948. (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
  949. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  950. if ((status & PHY_ST_LSYNC) == 0) {
  951. xm_link_down(hw, port);
  952. return;
  953. }
  954. if (skge->autoneg == AUTONEG_ENABLE) {
  955. u16 lpa, aux;
  956. if (!(status & PHY_ST_AN_OVER))
  957. return;
  958. lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
  959. if (lpa & PHY_B_AN_RF) {
  960. printk(KERN_NOTICE PFX "%s: remote fault\n",
  961. dev->name);
  962. return;
  963. }
  964. aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  965. /* Check Duplex mismatch */
  966. switch (aux & PHY_B_AS_AN_RES_MSK) {
  967. case PHY_B_RES_1000FD:
  968. skge->duplex = DUPLEX_FULL;
  969. break;
  970. case PHY_B_RES_1000HD:
  971. skge->duplex = DUPLEX_HALF;
  972. break;
  973. default:
  974. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  975. dev->name);
  976. return;
  977. }
  978. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  979. switch (aux & PHY_B_AS_PAUSE_MSK) {
  980. case PHY_B_AS_PAUSE_MSK:
  981. skge->flow_status = FLOW_STAT_SYMMETRIC;
  982. break;
  983. case PHY_B_AS_PRR:
  984. skge->flow_status = FLOW_STAT_REM_SEND;
  985. break;
  986. case PHY_B_AS_PRT:
  987. skge->flow_status = FLOW_STAT_LOC_SEND;
  988. break;
  989. default:
  990. skge->flow_status = FLOW_STAT_NONE;
  991. }
  992. skge->speed = SPEED_1000;
  993. }
  994. if (!netif_carrier_ok(dev))
  995. genesis_link_up(skge);
  996. }
  997. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  998. * Phy on for 100 or 10Mbit operation
  999. */
  1000. static void bcom_phy_init(struct skge_port *skge)
  1001. {
  1002. struct skge_hw *hw = skge->hw;
  1003. int port = skge->port;
  1004. int i;
  1005. u16 id1, r, ext, ctl;
  1006. /* magic workaround patterns for Broadcom */
  1007. static const struct {
  1008. u16 reg;
  1009. u16 val;
  1010. } A1hack[] = {
  1011. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  1012. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  1013. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  1014. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  1015. }, C0hack[] = {
  1016. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  1017. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  1018. };
  1019. /* read Id from external PHY (all have the same address) */
  1020. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  1021. /* Optimize MDIO transfer by suppressing preamble. */
  1022. r = xm_read16(hw, port, XM_MMU_CMD);
  1023. r |= XM_MMU_NO_PRE;
  1024. xm_write16(hw, port, XM_MMU_CMD,r);
  1025. switch (id1) {
  1026. case PHY_BCOM_ID1_C0:
  1027. /*
  1028. * Workaround BCOM Errata for the C0 type.
  1029. * Write magic patterns to reserved registers.
  1030. */
  1031. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  1032. xm_phy_write(hw, port,
  1033. C0hack[i].reg, C0hack[i].val);
  1034. break;
  1035. case PHY_BCOM_ID1_A1:
  1036. /*
  1037. * Workaround BCOM Errata for the A1 type.
  1038. * Write magic patterns to reserved registers.
  1039. */
  1040. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  1041. xm_phy_write(hw, port,
  1042. A1hack[i].reg, A1hack[i].val);
  1043. break;
  1044. }
  1045. /*
  1046. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  1047. * Disable Power Management after reset.
  1048. */
  1049. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  1050. r |= PHY_B_AC_DIS_PM;
  1051. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  1052. /* Dummy read */
  1053. xm_read16(hw, port, XM_ISRC);
  1054. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  1055. ctl = PHY_CT_SP1000; /* always 1000mbit */
  1056. if (skge->autoneg == AUTONEG_ENABLE) {
  1057. /*
  1058. * Workaround BCOM Errata #1 for the C5 type.
  1059. * 1000Base-T Link Acquisition Failure in Slave Mode
  1060. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  1061. */
  1062. u16 adv = PHY_B_1000C_RD;
  1063. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1064. adv |= PHY_B_1000C_AHD;
  1065. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1066. adv |= PHY_B_1000C_AFD;
  1067. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  1068. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1069. } else {
  1070. if (skge->duplex == DUPLEX_FULL)
  1071. ctl |= PHY_CT_DUP_MD;
  1072. /* Force to slave */
  1073. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  1074. }
  1075. /* Set autonegotiation pause parameters */
  1076. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  1077. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  1078. /* Handle Jumbo frames */
  1079. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  1080. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1081. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  1082. ext |= PHY_B_PEC_HIGH_LA;
  1083. }
  1084. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  1085. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  1086. /* Use link status change interrupt */
  1087. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1088. }
  1089. static void xm_phy_init(struct skge_port *skge)
  1090. {
  1091. struct skge_hw *hw = skge->hw;
  1092. int port = skge->port;
  1093. u16 ctrl = 0;
  1094. if (skge->autoneg == AUTONEG_ENABLE) {
  1095. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1096. ctrl |= PHY_X_AN_HD;
  1097. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1098. ctrl |= PHY_X_AN_FD;
  1099. ctrl |= fiber_pause_map[skge->flow_control];
  1100. xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
  1101. /* Restart Auto-negotiation */
  1102. ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
  1103. } else {
  1104. /* Set DuplexMode in Config register */
  1105. if (skge->duplex == DUPLEX_FULL)
  1106. ctrl |= PHY_CT_DUP_MD;
  1107. /*
  1108. * Do NOT enable Auto-negotiation here. This would hold
  1109. * the link down because no IDLEs are transmitted
  1110. */
  1111. }
  1112. xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
  1113. /* Poll PHY for status changes */
  1114. mod_timer(&skge->link_timer, jiffies + LINK_HZ);
  1115. }
  1116. static void xm_check_link(struct net_device *dev)
  1117. {
  1118. struct skge_port *skge = netdev_priv(dev);
  1119. struct skge_hw *hw = skge->hw;
  1120. int port = skge->port;
  1121. u16 status;
  1122. /* read twice because of latch */
  1123. (void) xm_phy_read(hw, port, PHY_XMAC_STAT);
  1124. status = xm_phy_read(hw, port, PHY_XMAC_STAT);
  1125. if ((status & PHY_ST_LSYNC) == 0) {
  1126. xm_link_down(hw, port);
  1127. return;
  1128. }
  1129. if (skge->autoneg == AUTONEG_ENABLE) {
  1130. u16 lpa, res;
  1131. if (!(status & PHY_ST_AN_OVER))
  1132. return;
  1133. lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
  1134. if (lpa & PHY_B_AN_RF) {
  1135. printk(KERN_NOTICE PFX "%s: remote fault\n",
  1136. dev->name);
  1137. return;
  1138. }
  1139. res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
  1140. /* Check Duplex mismatch */
  1141. switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
  1142. case PHY_X_RS_FD:
  1143. skge->duplex = DUPLEX_FULL;
  1144. break;
  1145. case PHY_X_RS_HD:
  1146. skge->duplex = DUPLEX_HALF;
  1147. break;
  1148. default:
  1149. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  1150. dev->name);
  1151. return;
  1152. }
  1153. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1154. if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1155. skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
  1156. (lpa & PHY_X_P_SYM_MD))
  1157. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1158. else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
  1159. (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
  1160. /* Enable PAUSE receive, disable PAUSE transmit */
  1161. skge->flow_status = FLOW_STAT_REM_SEND;
  1162. else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
  1163. (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
  1164. /* Disable PAUSE receive, enable PAUSE transmit */
  1165. skge->flow_status = FLOW_STAT_LOC_SEND;
  1166. else
  1167. skge->flow_status = FLOW_STAT_NONE;
  1168. skge->speed = SPEED_1000;
  1169. }
  1170. if (!netif_carrier_ok(dev))
  1171. genesis_link_up(skge);
  1172. }
  1173. /* Poll to check for link coming up.
  1174. * Since internal PHY is wired to a level triggered pin, can't
  1175. * get an interrupt when carrier is detected.
  1176. */
  1177. static void xm_link_timer(unsigned long arg)
  1178. {
  1179. struct skge_port *skge = (struct skge_port *) arg;
  1180. struct net_device *dev = skge->netdev;
  1181. struct skge_hw *hw = skge->hw;
  1182. int port = skge->port;
  1183. if (!netif_running(dev))
  1184. return;
  1185. if (netif_carrier_ok(dev)) {
  1186. xm_read16(hw, port, XM_ISRC);
  1187. if (!(xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS))
  1188. goto nochange;
  1189. } else {
  1190. if (xm_read32(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
  1191. goto nochange;
  1192. xm_read16(hw, port, XM_ISRC);
  1193. if (xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS)
  1194. goto nochange;
  1195. }
  1196. spin_lock(&hw->phy_lock);
  1197. xm_check_link(dev);
  1198. spin_unlock(&hw->phy_lock);
  1199. nochange:
  1200. if (netif_running(dev))
  1201. mod_timer(&skge->link_timer, jiffies + LINK_HZ);
  1202. }
  1203. static void genesis_mac_init(struct skge_hw *hw, int port)
  1204. {
  1205. struct net_device *dev = hw->dev[port];
  1206. struct skge_port *skge = netdev_priv(dev);
  1207. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  1208. int i;
  1209. u32 r;
  1210. const u8 zero[6] = { 0 };
  1211. for (i = 0; i < 10; i++) {
  1212. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  1213. MFF_SET_MAC_RST);
  1214. if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
  1215. goto reset_ok;
  1216. udelay(1);
  1217. }
  1218. printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
  1219. reset_ok:
  1220. /* Unreset the XMAC. */
  1221. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  1222. /*
  1223. * Perform additional initialization for external PHYs,
  1224. * namely for the 1000baseTX cards that use the XMAC's
  1225. * GMII mode.
  1226. */
  1227. if (hw->phy_type != SK_PHY_XMAC) {
  1228. /* Take external Phy out of reset */
  1229. r = skge_read32(hw, B2_GP_IO);
  1230. if (port == 0)
  1231. r |= GP_DIR_0|GP_IO_0;
  1232. else
  1233. r |= GP_DIR_2|GP_IO_2;
  1234. skge_write32(hw, B2_GP_IO, r);
  1235. /* Enable GMII interface */
  1236. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1237. }
  1238. switch(hw->phy_type) {
  1239. case SK_PHY_XMAC:
  1240. xm_phy_init(skge);
  1241. break;
  1242. case SK_PHY_BCOM:
  1243. bcom_phy_init(skge);
  1244. bcom_check_link(hw, port);
  1245. }
  1246. /* Set Station Address */
  1247. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1248. /* We don't use match addresses so clear */
  1249. for (i = 1; i < 16; i++)
  1250. xm_outaddr(hw, port, XM_EXM(i), zero);
  1251. /* Clear MIB counters */
  1252. xm_write16(hw, port, XM_STAT_CMD,
  1253. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1254. /* Clear two times according to Errata #3 */
  1255. xm_write16(hw, port, XM_STAT_CMD,
  1256. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1257. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1258. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1259. /* We don't need the FCS appended to the packet. */
  1260. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1261. if (jumbo)
  1262. r |= XM_RX_BIG_PK_OK;
  1263. if (skge->duplex == DUPLEX_HALF) {
  1264. /*
  1265. * If in manual half duplex mode the other side might be in
  1266. * full duplex mode, so ignore if a carrier extension is not seen
  1267. * on frames received
  1268. */
  1269. r |= XM_RX_DIS_CEXT;
  1270. }
  1271. xm_write16(hw, port, XM_RX_CMD, r);
  1272. /* We want short frames padded to 60 bytes. */
  1273. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1274. /*
  1275. * Bump up the transmit threshold. This helps hold off transmit
  1276. * underruns when we're blasting traffic from both ports at once.
  1277. */
  1278. xm_write16(hw, port, XM_TX_THR, 512);
  1279. /*
  1280. * Enable the reception of all error frames. This is is
  1281. * a necessary evil due to the design of the XMAC. The
  1282. * XMAC's receive FIFO is only 8K in size, however jumbo
  1283. * frames can be up to 9000 bytes in length. When bad
  1284. * frame filtering is enabled, the XMAC's RX FIFO operates
  1285. * in 'store and forward' mode. For this to work, the
  1286. * entire frame has to fit into the FIFO, but that means
  1287. * that jumbo frames larger than 8192 bytes will be
  1288. * truncated. Disabling all bad frame filtering causes
  1289. * the RX FIFO to operate in streaming mode, in which
  1290. * case the XMAC will start transferring frames out of the
  1291. * RX FIFO as soon as the FIFO threshold is reached.
  1292. */
  1293. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1294. /*
  1295. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1296. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1297. * and 'Octets Rx OK Hi Cnt Ov'.
  1298. */
  1299. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1300. /*
  1301. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1302. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1303. * and 'Octets Tx OK Hi Cnt Ov'.
  1304. */
  1305. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1306. /* Configure MAC arbiter */
  1307. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1308. /* configure timeout values */
  1309. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1310. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1311. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1312. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1313. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1314. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1315. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1316. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1317. /* Configure Rx MAC FIFO */
  1318. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1319. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1320. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1321. /* Configure Tx MAC FIFO */
  1322. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1323. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1324. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1325. if (jumbo) {
  1326. /* Enable frame flushing if jumbo frames used */
  1327. skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1328. } else {
  1329. /* enable timeout timers if normal frames */
  1330. skge_write16(hw, B3_PA_CTRL,
  1331. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1332. }
  1333. }
  1334. static void genesis_stop(struct skge_port *skge)
  1335. {
  1336. struct skge_hw *hw = skge->hw;
  1337. int port = skge->port;
  1338. u32 reg;
  1339. genesis_reset(hw, port);
  1340. /* Clear Tx packet arbiter timeout IRQ */
  1341. skge_write16(hw, B3_PA_CTRL,
  1342. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1343. /*
  1344. * If the transfer sticks at the MAC the STOP command will not
  1345. * terminate if we don't flush the XMAC's transmit FIFO !
  1346. */
  1347. xm_write32(hw, port, XM_MODE,
  1348. xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
  1349. /* Reset the MAC */
  1350. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1351. /* For external PHYs there must be special handling */
  1352. if (hw->phy_type != SK_PHY_XMAC) {
  1353. reg = skge_read32(hw, B2_GP_IO);
  1354. if (port == 0) {
  1355. reg |= GP_DIR_0;
  1356. reg &= ~GP_IO_0;
  1357. } else {
  1358. reg |= GP_DIR_2;
  1359. reg &= ~GP_IO_2;
  1360. }
  1361. skge_write32(hw, B2_GP_IO, reg);
  1362. skge_read32(hw, B2_GP_IO);
  1363. }
  1364. xm_write16(hw, port, XM_MMU_CMD,
  1365. xm_read16(hw, port, XM_MMU_CMD)
  1366. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1367. xm_read16(hw, port, XM_MMU_CMD);
  1368. }
  1369. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1370. {
  1371. struct skge_hw *hw = skge->hw;
  1372. int port = skge->port;
  1373. int i;
  1374. unsigned long timeout = jiffies + HZ;
  1375. xm_write16(hw, port,
  1376. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1377. /* wait for update to complete */
  1378. while (xm_read16(hw, port, XM_STAT_CMD)
  1379. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1380. if (time_after(jiffies, timeout))
  1381. break;
  1382. udelay(10);
  1383. }
  1384. /* special case for 64 bit octet counter */
  1385. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1386. | xm_read32(hw, port, XM_TXO_OK_LO);
  1387. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1388. | xm_read32(hw, port, XM_RXO_OK_LO);
  1389. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1390. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1391. }
  1392. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1393. {
  1394. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1395. u16 status = xm_read16(hw, port, XM_ISRC);
  1396. if (netif_msg_intr(skge))
  1397. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1398. skge->netdev->name, status);
  1399. if (hw->phy_type == SK_PHY_XMAC &&
  1400. (status & (XM_IS_INP_ASS | XM_IS_LIPA_RC)))
  1401. xm_link_down(hw, port);
  1402. if (status & XM_IS_TXF_UR) {
  1403. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1404. ++skge->net_stats.tx_fifo_errors;
  1405. }
  1406. if (status & XM_IS_RXF_OV) {
  1407. xm_write32(hw, port, XM_MODE, XM_MD_FRF);
  1408. ++skge->net_stats.rx_fifo_errors;
  1409. }
  1410. }
  1411. static void genesis_link_up(struct skge_port *skge)
  1412. {
  1413. struct skge_hw *hw = skge->hw;
  1414. int port = skge->port;
  1415. u16 cmd, msk;
  1416. u32 mode;
  1417. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1418. /*
  1419. * enabling pause frame reception is required for 1000BT
  1420. * because the XMAC is not reset if the link is going down
  1421. */
  1422. if (skge->flow_status == FLOW_STAT_NONE ||
  1423. skge->flow_status == FLOW_STAT_LOC_SEND)
  1424. /* Disable Pause Frame Reception */
  1425. cmd |= XM_MMU_IGN_PF;
  1426. else
  1427. /* Enable Pause Frame Reception */
  1428. cmd &= ~XM_MMU_IGN_PF;
  1429. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1430. mode = xm_read32(hw, port, XM_MODE);
  1431. if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
  1432. skge->flow_status == FLOW_STAT_LOC_SEND) {
  1433. /*
  1434. * Configure Pause Frame Generation
  1435. * Use internal and external Pause Frame Generation.
  1436. * Sending pause frames is edge triggered.
  1437. * Send a Pause frame with the maximum pause time if
  1438. * internal oder external FIFO full condition occurs.
  1439. * Send a zero pause time frame to re-start transmission.
  1440. */
  1441. /* XM_PAUSE_DA = '010000C28001' (default) */
  1442. /* XM_MAC_PTIME = 0xffff (maximum) */
  1443. /* remember this value is defined in big endian (!) */
  1444. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1445. mode |= XM_PAUSE_MODE;
  1446. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1447. } else {
  1448. /*
  1449. * disable pause frame generation is required for 1000BT
  1450. * because the XMAC is not reset if the link is going down
  1451. */
  1452. /* Disable Pause Mode in Mode Register */
  1453. mode &= ~XM_PAUSE_MODE;
  1454. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1455. }
  1456. xm_write32(hw, port, XM_MODE, mode);
  1457. msk = XM_DEF_MSK;
  1458. if (hw->phy_type != SK_PHY_XMAC)
  1459. msk |= XM_IS_INP_ASS; /* disable GP0 interrupt bit */
  1460. xm_write16(hw, port, XM_IMSK, msk);
  1461. xm_read16(hw, port, XM_ISRC);
  1462. /* get MMU Command Reg. */
  1463. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1464. if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
  1465. cmd |= XM_MMU_GMII_FD;
  1466. /*
  1467. * Workaround BCOM Errata (#10523) for all BCom Phys
  1468. * Enable Power Management after link up
  1469. */
  1470. if (hw->phy_type == SK_PHY_BCOM) {
  1471. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1472. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1473. & ~PHY_B_AC_DIS_PM);
  1474. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1475. }
  1476. /* enable Rx/Tx */
  1477. xm_write16(hw, port, XM_MMU_CMD,
  1478. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1479. skge_link_up(skge);
  1480. }
  1481. static inline void bcom_phy_intr(struct skge_port *skge)
  1482. {
  1483. struct skge_hw *hw = skge->hw;
  1484. int port = skge->port;
  1485. u16 isrc;
  1486. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1487. if (netif_msg_intr(skge))
  1488. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
  1489. skge->netdev->name, isrc);
  1490. if (isrc & PHY_B_IS_PSE)
  1491. printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
  1492. hw->dev[port]->name);
  1493. /* Workaround BCom Errata:
  1494. * enable and disable loopback mode if "NO HCD" occurs.
  1495. */
  1496. if (isrc & PHY_B_IS_NO_HDCL) {
  1497. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1498. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1499. ctrl | PHY_CT_LOOP);
  1500. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1501. ctrl & ~PHY_CT_LOOP);
  1502. }
  1503. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1504. bcom_check_link(hw, port);
  1505. }
  1506. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1507. {
  1508. int i;
  1509. gma_write16(hw, port, GM_SMI_DATA, val);
  1510. gma_write16(hw, port, GM_SMI_CTRL,
  1511. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1512. for (i = 0; i < PHY_RETRIES; i++) {
  1513. udelay(1);
  1514. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1515. return 0;
  1516. }
  1517. printk(KERN_WARNING PFX "%s: phy write timeout\n",
  1518. hw->dev[port]->name);
  1519. return -EIO;
  1520. }
  1521. static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  1522. {
  1523. int i;
  1524. gma_write16(hw, port, GM_SMI_CTRL,
  1525. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1526. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1527. for (i = 0; i < PHY_RETRIES; i++) {
  1528. udelay(1);
  1529. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1530. goto ready;
  1531. }
  1532. return -ETIMEDOUT;
  1533. ready:
  1534. *val = gma_read16(hw, port, GM_SMI_DATA);
  1535. return 0;
  1536. }
  1537. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1538. {
  1539. u16 v = 0;
  1540. if (__gm_phy_read(hw, port, reg, &v))
  1541. printk(KERN_WARNING PFX "%s: phy read timeout\n",
  1542. hw->dev[port]->name);
  1543. return v;
  1544. }
  1545. /* Marvell Phy Initialization */
  1546. static void yukon_init(struct skge_hw *hw, int port)
  1547. {
  1548. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1549. u16 ctrl, ct1000, adv;
  1550. if (skge->autoneg == AUTONEG_ENABLE) {
  1551. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1552. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1553. PHY_M_EC_MAC_S_MSK);
  1554. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1555. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1556. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1557. }
  1558. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1559. if (skge->autoneg == AUTONEG_DISABLE)
  1560. ctrl &= ~PHY_CT_ANE;
  1561. ctrl |= PHY_CT_RESET;
  1562. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1563. ctrl = 0;
  1564. ct1000 = 0;
  1565. adv = PHY_AN_CSMA;
  1566. if (skge->autoneg == AUTONEG_ENABLE) {
  1567. if (hw->copper) {
  1568. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1569. ct1000 |= PHY_M_1000C_AFD;
  1570. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1571. ct1000 |= PHY_M_1000C_AHD;
  1572. if (skge->advertising & ADVERTISED_100baseT_Full)
  1573. adv |= PHY_M_AN_100_FD;
  1574. if (skge->advertising & ADVERTISED_100baseT_Half)
  1575. adv |= PHY_M_AN_100_HD;
  1576. if (skge->advertising & ADVERTISED_10baseT_Full)
  1577. adv |= PHY_M_AN_10_FD;
  1578. if (skge->advertising & ADVERTISED_10baseT_Half)
  1579. adv |= PHY_M_AN_10_HD;
  1580. /* Set Flow-control capabilities */
  1581. adv |= phy_pause_map[skge->flow_control];
  1582. } else {
  1583. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1584. adv |= PHY_M_AN_1000X_AFD;
  1585. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1586. adv |= PHY_M_AN_1000X_AHD;
  1587. adv |= fiber_pause_map[skge->flow_control];
  1588. }
  1589. /* Restart Auto-negotiation */
  1590. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1591. } else {
  1592. /* forced speed/duplex settings */
  1593. ct1000 = PHY_M_1000C_MSE;
  1594. if (skge->duplex == DUPLEX_FULL)
  1595. ctrl |= PHY_CT_DUP_MD;
  1596. switch (skge->speed) {
  1597. case SPEED_1000:
  1598. ctrl |= PHY_CT_SP1000;
  1599. break;
  1600. case SPEED_100:
  1601. ctrl |= PHY_CT_SP100;
  1602. break;
  1603. }
  1604. ctrl |= PHY_CT_RESET;
  1605. }
  1606. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1607. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1608. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1609. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1610. if (skge->autoneg == AUTONEG_ENABLE)
  1611. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
  1612. else
  1613. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1614. }
  1615. static void yukon_reset(struct skge_hw *hw, int port)
  1616. {
  1617. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1618. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1619. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1620. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1621. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1622. gma_write16(hw, port, GM_RX_CTRL,
  1623. gma_read16(hw, port, GM_RX_CTRL)
  1624. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1625. }
  1626. /* Apparently, early versions of Yukon-Lite had wrong chip_id? */
  1627. static int is_yukon_lite_a0(struct skge_hw *hw)
  1628. {
  1629. u32 reg;
  1630. int ret;
  1631. if (hw->chip_id != CHIP_ID_YUKON)
  1632. return 0;
  1633. reg = skge_read32(hw, B2_FAR);
  1634. skge_write8(hw, B2_FAR + 3, 0xff);
  1635. ret = (skge_read8(hw, B2_FAR + 3) != 0);
  1636. skge_write32(hw, B2_FAR, reg);
  1637. return ret;
  1638. }
  1639. static void yukon_mac_init(struct skge_hw *hw, int port)
  1640. {
  1641. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1642. int i;
  1643. u32 reg;
  1644. const u8 *addr = hw->dev[port]->dev_addr;
  1645. /* WA code for COMA mode -- set PHY reset */
  1646. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1647. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1648. reg = skge_read32(hw, B2_GP_IO);
  1649. reg |= GP_DIR_9 | GP_IO_9;
  1650. skge_write32(hw, B2_GP_IO, reg);
  1651. }
  1652. /* hard reset */
  1653. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1654. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1655. /* WA code for COMA mode -- clear PHY reset */
  1656. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1657. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1658. reg = skge_read32(hw, B2_GP_IO);
  1659. reg |= GP_DIR_9;
  1660. reg &= ~GP_IO_9;
  1661. skge_write32(hw, B2_GP_IO, reg);
  1662. }
  1663. /* Set hardware config mode */
  1664. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1665. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1666. reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1667. /* Clear GMC reset */
  1668. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1669. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1670. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1671. if (skge->autoneg == AUTONEG_DISABLE) {
  1672. reg = GM_GPCR_AU_ALL_DIS;
  1673. gma_write16(hw, port, GM_GP_CTRL,
  1674. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1675. switch (skge->speed) {
  1676. case SPEED_1000:
  1677. reg &= ~GM_GPCR_SPEED_100;
  1678. reg |= GM_GPCR_SPEED_1000;
  1679. break;
  1680. case SPEED_100:
  1681. reg &= ~GM_GPCR_SPEED_1000;
  1682. reg |= GM_GPCR_SPEED_100;
  1683. break;
  1684. case SPEED_10:
  1685. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1686. break;
  1687. }
  1688. if (skge->duplex == DUPLEX_FULL)
  1689. reg |= GM_GPCR_DUP_FULL;
  1690. } else
  1691. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1692. switch (skge->flow_control) {
  1693. case FLOW_MODE_NONE:
  1694. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1695. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1696. break;
  1697. case FLOW_MODE_LOC_SEND:
  1698. /* disable Rx flow-control */
  1699. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1700. break;
  1701. case FLOW_MODE_SYMMETRIC:
  1702. case FLOW_MODE_SYM_OR_REM:
  1703. /* enable Tx & Rx flow-control */
  1704. break;
  1705. }
  1706. gma_write16(hw, port, GM_GP_CTRL, reg);
  1707. skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  1708. yukon_init(hw, port);
  1709. /* MIB clear */
  1710. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1711. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1712. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1713. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1714. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1715. /* transmit control */
  1716. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1717. /* receive control reg: unicast + multicast + no FCS */
  1718. gma_write16(hw, port, GM_RX_CTRL,
  1719. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1720. /* transmit flow control */
  1721. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1722. /* transmit parameter */
  1723. gma_write16(hw, port, GM_TX_PARAM,
  1724. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1725. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1726. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1727. /* serial mode register */
  1728. reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1729. if (hw->dev[port]->mtu > 1500)
  1730. reg |= GM_SMOD_JUMBO_ENA;
  1731. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1732. /* physical address: used for pause frames */
  1733. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1734. /* virtual address for data */
  1735. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1736. /* enable interrupt mask for counter overflows */
  1737. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1738. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1739. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1740. /* Initialize Mac Fifo */
  1741. /* Configure Rx MAC FIFO */
  1742. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1743. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1744. /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
  1745. if (is_yukon_lite_a0(hw))
  1746. reg &= ~GMF_RX_F_FL_ON;
  1747. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1748. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1749. /*
  1750. * because Pause Packet Truncation in GMAC is not working
  1751. * we have to increase the Flush Threshold to 64 bytes
  1752. * in order to flush pause packets in Rx FIFO on Yukon-1
  1753. */
  1754. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  1755. /* Configure Tx MAC FIFO */
  1756. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1757. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1758. }
  1759. /* Go into power down mode */
  1760. static void yukon_suspend(struct skge_hw *hw, int port)
  1761. {
  1762. u16 ctrl;
  1763. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  1764. ctrl |= PHY_M_PC_POL_R_DIS;
  1765. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  1766. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1767. ctrl |= PHY_CT_RESET;
  1768. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1769. /* switch IEEE compatible power down mode on */
  1770. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1771. ctrl |= PHY_CT_PDOWN;
  1772. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1773. }
  1774. static void yukon_stop(struct skge_port *skge)
  1775. {
  1776. struct skge_hw *hw = skge->hw;
  1777. int port = skge->port;
  1778. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  1779. yukon_reset(hw, port);
  1780. gma_write16(hw, port, GM_GP_CTRL,
  1781. gma_read16(hw, port, GM_GP_CTRL)
  1782. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1783. gma_read16(hw, port, GM_GP_CTRL);
  1784. yukon_suspend(hw, port);
  1785. /* set GPHY Control reset */
  1786. skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1787. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1788. }
  1789. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1790. {
  1791. struct skge_hw *hw = skge->hw;
  1792. int port = skge->port;
  1793. int i;
  1794. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1795. | gma_read32(hw, port, GM_TXO_OK_LO);
  1796. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1797. | gma_read32(hw, port, GM_RXO_OK_LO);
  1798. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1799. data[i] = gma_read32(hw, port,
  1800. skge_stats[i].gma_offset);
  1801. }
  1802. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1803. {
  1804. struct net_device *dev = hw->dev[port];
  1805. struct skge_port *skge = netdev_priv(dev);
  1806. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1807. if (netif_msg_intr(skge))
  1808. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1809. dev->name, status);
  1810. if (status & GM_IS_RX_FF_OR) {
  1811. ++skge->net_stats.rx_fifo_errors;
  1812. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1813. }
  1814. if (status & GM_IS_TX_FF_UR) {
  1815. ++skge->net_stats.tx_fifo_errors;
  1816. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1817. }
  1818. }
  1819. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1820. {
  1821. switch (aux & PHY_M_PS_SPEED_MSK) {
  1822. case PHY_M_PS_SPEED_1000:
  1823. return SPEED_1000;
  1824. case PHY_M_PS_SPEED_100:
  1825. return SPEED_100;
  1826. default:
  1827. return SPEED_10;
  1828. }
  1829. }
  1830. static void yukon_link_up(struct skge_port *skge)
  1831. {
  1832. struct skge_hw *hw = skge->hw;
  1833. int port = skge->port;
  1834. u16 reg;
  1835. /* Enable Transmit FIFO Underrun */
  1836. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1837. reg = gma_read16(hw, port, GM_GP_CTRL);
  1838. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1839. reg |= GM_GPCR_DUP_FULL;
  1840. /* enable Rx/Tx */
  1841. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1842. gma_write16(hw, port, GM_GP_CTRL, reg);
  1843. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1844. skge_link_up(skge);
  1845. }
  1846. static void yukon_link_down(struct skge_port *skge)
  1847. {
  1848. struct skge_hw *hw = skge->hw;
  1849. int port = skge->port;
  1850. u16 ctrl;
  1851. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1852. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1853. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1854. if (skge->flow_status == FLOW_STAT_REM_SEND) {
  1855. ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1856. ctrl |= PHY_M_AN_ASP;
  1857. /* restore Asymmetric Pause bit */
  1858. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
  1859. }
  1860. skge_link_down(skge);
  1861. yukon_init(hw, port);
  1862. }
  1863. static void yukon_phy_intr(struct skge_port *skge)
  1864. {
  1865. struct skge_hw *hw = skge->hw;
  1866. int port = skge->port;
  1867. const char *reason = NULL;
  1868. u16 istatus, phystat;
  1869. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1870. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1871. if (netif_msg_intr(skge))
  1872. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1873. skge->netdev->name, istatus, phystat);
  1874. if (istatus & PHY_M_IS_AN_COMPL) {
  1875. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1876. & PHY_M_AN_RF) {
  1877. reason = "remote fault";
  1878. goto failed;
  1879. }
  1880. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1881. reason = "master/slave fault";
  1882. goto failed;
  1883. }
  1884. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1885. reason = "speed/duplex";
  1886. goto failed;
  1887. }
  1888. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1889. ? DUPLEX_FULL : DUPLEX_HALF;
  1890. skge->speed = yukon_speed(hw, phystat);
  1891. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1892. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1893. case PHY_M_PS_PAUSE_MSK:
  1894. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1895. break;
  1896. case PHY_M_PS_RX_P_EN:
  1897. skge->flow_status = FLOW_STAT_REM_SEND;
  1898. break;
  1899. case PHY_M_PS_TX_P_EN:
  1900. skge->flow_status = FLOW_STAT_LOC_SEND;
  1901. break;
  1902. default:
  1903. skge->flow_status = FLOW_STAT_NONE;
  1904. }
  1905. if (skge->flow_status == FLOW_STAT_NONE ||
  1906. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1907. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1908. else
  1909. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1910. yukon_link_up(skge);
  1911. return;
  1912. }
  1913. if (istatus & PHY_M_IS_LSP_CHANGE)
  1914. skge->speed = yukon_speed(hw, phystat);
  1915. if (istatus & PHY_M_IS_DUP_CHANGE)
  1916. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1917. if (istatus & PHY_M_IS_LST_CHANGE) {
  1918. if (phystat & PHY_M_PS_LINK_UP)
  1919. yukon_link_up(skge);
  1920. else
  1921. yukon_link_down(skge);
  1922. }
  1923. return;
  1924. failed:
  1925. printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
  1926. skge->netdev->name, reason);
  1927. /* XXX restart autonegotiation? */
  1928. }
  1929. static void skge_phy_reset(struct skge_port *skge)
  1930. {
  1931. struct skge_hw *hw = skge->hw;
  1932. int port = skge->port;
  1933. struct net_device *dev = hw->dev[port];
  1934. netif_stop_queue(skge->netdev);
  1935. netif_carrier_off(skge->netdev);
  1936. spin_lock_bh(&hw->phy_lock);
  1937. if (hw->chip_id == CHIP_ID_GENESIS) {
  1938. genesis_reset(hw, port);
  1939. genesis_mac_init(hw, port);
  1940. } else {
  1941. yukon_reset(hw, port);
  1942. yukon_init(hw, port);
  1943. }
  1944. spin_unlock_bh(&hw->phy_lock);
  1945. dev->set_multicast_list(dev);
  1946. }
  1947. /* Basic MII support */
  1948. static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1949. {
  1950. struct mii_ioctl_data *data = if_mii(ifr);
  1951. struct skge_port *skge = netdev_priv(dev);
  1952. struct skge_hw *hw = skge->hw;
  1953. int err = -EOPNOTSUPP;
  1954. if (!netif_running(dev))
  1955. return -ENODEV; /* Phy still in reset */
  1956. switch(cmd) {
  1957. case SIOCGMIIPHY:
  1958. data->phy_id = hw->phy_addr;
  1959. /* fallthru */
  1960. case SIOCGMIIREG: {
  1961. u16 val = 0;
  1962. spin_lock_bh(&hw->phy_lock);
  1963. if (hw->chip_id == CHIP_ID_GENESIS)
  1964. err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1965. else
  1966. err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1967. spin_unlock_bh(&hw->phy_lock);
  1968. data->val_out = val;
  1969. break;
  1970. }
  1971. case SIOCSMIIREG:
  1972. if (!capable(CAP_NET_ADMIN))
  1973. return -EPERM;
  1974. spin_lock_bh(&hw->phy_lock);
  1975. if (hw->chip_id == CHIP_ID_GENESIS)
  1976. err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1977. data->val_in);
  1978. else
  1979. err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1980. data->val_in);
  1981. spin_unlock_bh(&hw->phy_lock);
  1982. break;
  1983. }
  1984. return err;
  1985. }
  1986. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  1987. {
  1988. u32 end;
  1989. start /= 8;
  1990. len /= 8;
  1991. end = start + len - 1;
  1992. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  1993. skge_write32(hw, RB_ADDR(q, RB_START), start);
  1994. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  1995. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  1996. skge_write32(hw, RB_ADDR(q, RB_END), end);
  1997. if (q == Q_R1 || q == Q_R2) {
  1998. /* Set thresholds on receive queue's */
  1999. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  2000. start + (2*len)/3);
  2001. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  2002. start + (len/3));
  2003. } else {
  2004. /* Enable store & forward on Tx queue's because
  2005. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  2006. */
  2007. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  2008. }
  2009. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  2010. }
  2011. /* Setup Bus Memory Interface */
  2012. static void skge_qset(struct skge_port *skge, u16 q,
  2013. const struct skge_element *e)
  2014. {
  2015. struct skge_hw *hw = skge->hw;
  2016. u32 watermark = 0x600;
  2017. u64 base = skge->dma + (e->desc - skge->mem);
  2018. /* optimization to reduce window on 32bit/33mhz */
  2019. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  2020. watermark /= 2;
  2021. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  2022. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  2023. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  2024. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  2025. }
  2026. static int skge_up(struct net_device *dev)
  2027. {
  2028. struct skge_port *skge = netdev_priv(dev);
  2029. struct skge_hw *hw = skge->hw;
  2030. int port = skge->port;
  2031. u32 chunk, ram_addr;
  2032. size_t rx_size, tx_size;
  2033. int err;
  2034. if (!is_valid_ether_addr(dev->dev_addr))
  2035. return -EINVAL;
  2036. if (netif_msg_ifup(skge))
  2037. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  2038. if (dev->mtu > RX_BUF_SIZE)
  2039. skge->rx_buf_size = dev->mtu + ETH_HLEN;
  2040. else
  2041. skge->rx_buf_size = RX_BUF_SIZE;
  2042. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  2043. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  2044. skge->mem_size = tx_size + rx_size;
  2045. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  2046. if (!skge->mem)
  2047. return -ENOMEM;
  2048. BUG_ON(skge->dma & 7);
  2049. if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
  2050. dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
  2051. err = -EINVAL;
  2052. goto free_pci_mem;
  2053. }
  2054. memset(skge->mem, 0, skge->mem_size);
  2055. err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
  2056. if (err)
  2057. goto free_pci_mem;
  2058. err = skge_rx_fill(dev);
  2059. if (err)
  2060. goto free_rx_ring;
  2061. err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  2062. skge->dma + rx_size);
  2063. if (err)
  2064. goto free_rx_ring;
  2065. /* Initialize MAC */
  2066. spin_lock_bh(&hw->phy_lock);
  2067. if (hw->chip_id == CHIP_ID_GENESIS)
  2068. genesis_mac_init(hw, port);
  2069. else
  2070. yukon_mac_init(hw, port);
  2071. spin_unlock_bh(&hw->phy_lock);
  2072. /* Configure RAMbuffers */
  2073. chunk = hw->ram_size / ((hw->ports + 1)*2);
  2074. ram_addr = hw->ram_offset + 2 * chunk * port;
  2075. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  2076. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  2077. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  2078. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  2079. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  2080. /* Start receiver BMU */
  2081. wmb();
  2082. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  2083. skge_led(skge, LED_MODE_ON);
  2084. spin_lock_irq(&hw->hw_lock);
  2085. hw->intr_mask |= portmask[port];
  2086. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2087. spin_unlock_irq(&hw->hw_lock);
  2088. netif_poll_enable(dev);
  2089. return 0;
  2090. free_rx_ring:
  2091. skge_rx_clean(skge);
  2092. kfree(skge->rx_ring.start);
  2093. free_pci_mem:
  2094. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  2095. skge->mem = NULL;
  2096. return err;
  2097. }
  2098. static int skge_down(struct net_device *dev)
  2099. {
  2100. struct skge_port *skge = netdev_priv(dev);
  2101. struct skge_hw *hw = skge->hw;
  2102. int port = skge->port;
  2103. if (skge->mem == NULL)
  2104. return 0;
  2105. if (netif_msg_ifdown(skge))
  2106. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  2107. netif_stop_queue(dev);
  2108. if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
  2109. del_timer_sync(&skge->link_timer);
  2110. netif_poll_disable(dev);
  2111. netif_carrier_off(dev);
  2112. spin_lock_irq(&hw->hw_lock);
  2113. hw->intr_mask &= ~portmask[port];
  2114. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2115. spin_unlock_irq(&hw->hw_lock);
  2116. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  2117. if (hw->chip_id == CHIP_ID_GENESIS)
  2118. genesis_stop(skge);
  2119. else
  2120. yukon_stop(skge);
  2121. /* Stop transmitter */
  2122. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  2123. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  2124. RB_RST_SET|RB_DIS_OP_MD);
  2125. /* Disable Force Sync bit and Enable Alloc bit */
  2126. skge_write8(hw, SK_REG(port, TXA_CTRL),
  2127. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  2128. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  2129. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  2130. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  2131. /* Reset PCI FIFO */
  2132. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  2133. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  2134. /* Reset the RAM Buffer async Tx queue */
  2135. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  2136. /* stop receiver */
  2137. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  2138. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  2139. RB_RST_SET|RB_DIS_OP_MD);
  2140. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  2141. if (hw->chip_id == CHIP_ID_GENESIS) {
  2142. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  2143. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  2144. } else {
  2145. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  2146. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  2147. }
  2148. skge_led(skge, LED_MODE_OFF);
  2149. netif_tx_lock_bh(dev);
  2150. skge_tx_clean(dev);
  2151. netif_tx_unlock_bh(dev);
  2152. skge_rx_clean(skge);
  2153. kfree(skge->rx_ring.start);
  2154. kfree(skge->tx_ring.start);
  2155. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  2156. skge->mem = NULL;
  2157. return 0;
  2158. }
  2159. static inline int skge_avail(const struct skge_ring *ring)
  2160. {
  2161. smp_mb();
  2162. return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
  2163. + (ring->to_clean - ring->to_use) - 1;
  2164. }
  2165. static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  2166. {
  2167. struct skge_port *skge = netdev_priv(dev);
  2168. struct skge_hw *hw = skge->hw;
  2169. struct skge_element *e;
  2170. struct skge_tx_desc *td;
  2171. int i;
  2172. u32 control, len;
  2173. u64 map;
  2174. if (skb_padto(skb, ETH_ZLEN))
  2175. return NETDEV_TX_OK;
  2176. if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
  2177. return NETDEV_TX_BUSY;
  2178. e = skge->tx_ring.to_use;
  2179. td = e->desc;
  2180. BUG_ON(td->control & BMU_OWN);
  2181. e->skb = skb;
  2182. len = skb_headlen(skb);
  2183. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2184. pci_unmap_addr_set(e, mapaddr, map);
  2185. pci_unmap_len_set(e, maplen, len);
  2186. td->dma_lo = map;
  2187. td->dma_hi = map >> 32;
  2188. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2189. const int offset = skb_transport_offset(skb);
  2190. /* This seems backwards, but it is what the sk98lin
  2191. * does. Looks like hardware is wrong?
  2192. */
  2193. if (ipip_hdr(skb)->protocol == IPPROTO_UDP
  2194. && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  2195. control = BMU_TCP_CHECK;
  2196. else
  2197. control = BMU_UDP_CHECK;
  2198. td->csum_offs = 0;
  2199. td->csum_start = offset;
  2200. td->csum_write = offset + skb->csum_offset;
  2201. } else
  2202. control = BMU_CHECK;
  2203. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  2204. control |= BMU_EOF| BMU_IRQ_EOF;
  2205. else {
  2206. struct skge_tx_desc *tf = td;
  2207. control |= BMU_STFWD;
  2208. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2209. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2210. map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  2211. frag->size, PCI_DMA_TODEVICE);
  2212. e = e->next;
  2213. e->skb = skb;
  2214. tf = e->desc;
  2215. BUG_ON(tf->control & BMU_OWN);
  2216. tf->dma_lo = map;
  2217. tf->dma_hi = (u64) map >> 32;
  2218. pci_unmap_addr_set(e, mapaddr, map);
  2219. pci_unmap_len_set(e, maplen, frag->size);
  2220. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  2221. }
  2222. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  2223. }
  2224. /* Make sure all the descriptors written */
  2225. wmb();
  2226. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  2227. wmb();
  2228. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  2229. if (unlikely(netif_msg_tx_queued(skge)))
  2230. printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
  2231. dev->name, e - skge->tx_ring.start, skb->len);
  2232. skge->tx_ring.to_use = e->next;
  2233. smp_wmb();
  2234. if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
  2235. pr_debug("%s: transmit queue full\n", dev->name);
  2236. netif_stop_queue(dev);
  2237. }
  2238. dev->trans_start = jiffies;
  2239. return NETDEV_TX_OK;
  2240. }
  2241. /* Free resources associated with this reing element */
  2242. static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
  2243. u32 control)
  2244. {
  2245. struct pci_dev *pdev = skge->hw->pdev;
  2246. /* skb header vs. fragment */
  2247. if (control & BMU_STF)
  2248. pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
  2249. pci_unmap_len(e, maplen),
  2250. PCI_DMA_TODEVICE);
  2251. else
  2252. pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
  2253. pci_unmap_len(e, maplen),
  2254. PCI_DMA_TODEVICE);
  2255. if (control & BMU_EOF) {
  2256. if (unlikely(netif_msg_tx_done(skge)))
  2257. printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
  2258. skge->netdev->name, e - skge->tx_ring.start);
  2259. dev_kfree_skb(e->skb);
  2260. }
  2261. }
  2262. /* Free all buffers in transmit ring */
  2263. static void skge_tx_clean(struct net_device *dev)
  2264. {
  2265. struct skge_port *skge = netdev_priv(dev);
  2266. struct skge_element *e;
  2267. for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
  2268. struct skge_tx_desc *td = e->desc;
  2269. skge_tx_free(skge, e, td->control);
  2270. td->control = 0;
  2271. }
  2272. skge->tx_ring.to_clean = e;
  2273. netif_wake_queue(dev);
  2274. }
  2275. static void skge_tx_timeout(struct net_device *dev)
  2276. {
  2277. struct skge_port *skge = netdev_priv(dev);
  2278. if (netif_msg_timer(skge))
  2279. printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
  2280. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  2281. skge_tx_clean(dev);
  2282. }
  2283. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  2284. {
  2285. int err;
  2286. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  2287. return -EINVAL;
  2288. if (!netif_running(dev)) {
  2289. dev->mtu = new_mtu;
  2290. return 0;
  2291. }
  2292. skge_down(dev);
  2293. dev->mtu = new_mtu;
  2294. err = skge_up(dev);
  2295. if (err)
  2296. dev_close(dev);
  2297. return err;
  2298. }
  2299. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2300. static void genesis_add_filter(u8 filter[8], const u8 *addr)
  2301. {
  2302. u32 crc, bit;
  2303. crc = ether_crc_le(ETH_ALEN, addr);
  2304. bit = ~crc & 0x3f;
  2305. filter[bit/8] |= 1 << (bit%8);
  2306. }
  2307. static void genesis_set_multicast(struct net_device *dev)
  2308. {
  2309. struct skge_port *skge = netdev_priv(dev);
  2310. struct skge_hw *hw = skge->hw;
  2311. int port = skge->port;
  2312. int i, count = dev->mc_count;
  2313. struct dev_mc_list *list = dev->mc_list;
  2314. u32 mode;
  2315. u8 filter[8];
  2316. mode = xm_read32(hw, port, XM_MODE);
  2317. mode |= XM_MD_ENA_HASH;
  2318. if (dev->flags & IFF_PROMISC)
  2319. mode |= XM_MD_ENA_PROM;
  2320. else
  2321. mode &= ~XM_MD_ENA_PROM;
  2322. if (dev->flags & IFF_ALLMULTI)
  2323. memset(filter, 0xff, sizeof(filter));
  2324. else {
  2325. memset(filter, 0, sizeof(filter));
  2326. if (skge->flow_status == FLOW_STAT_REM_SEND
  2327. || skge->flow_status == FLOW_STAT_SYMMETRIC)
  2328. genesis_add_filter(filter, pause_mc_addr);
  2329. for (i = 0; list && i < count; i++, list = list->next)
  2330. genesis_add_filter(filter, list->dmi_addr);
  2331. }
  2332. xm_write32(hw, port, XM_MODE, mode);
  2333. xm_outhash(hw, port, XM_HSM, filter);
  2334. }
  2335. static void yukon_add_filter(u8 filter[8], const u8 *addr)
  2336. {
  2337. u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
  2338. filter[bit/8] |= 1 << (bit%8);
  2339. }
  2340. static void yukon_set_multicast(struct net_device *dev)
  2341. {
  2342. struct skge_port *skge = netdev_priv(dev);
  2343. struct skge_hw *hw = skge->hw;
  2344. int port = skge->port;
  2345. struct dev_mc_list *list = dev->mc_list;
  2346. int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND
  2347. || skge->flow_status == FLOW_STAT_SYMMETRIC);
  2348. u16 reg;
  2349. u8 filter[8];
  2350. memset(filter, 0, sizeof(filter));
  2351. reg = gma_read16(hw, port, GM_RX_CTRL);
  2352. reg |= GM_RXCR_UCF_ENA;
  2353. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2354. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2355. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  2356. memset(filter, 0xff, sizeof(filter));
  2357. else if (dev->mc_count == 0 && !rx_pause)/* no multicast */
  2358. reg &= ~GM_RXCR_MCF_ENA;
  2359. else {
  2360. int i;
  2361. reg |= GM_RXCR_MCF_ENA;
  2362. if (rx_pause)
  2363. yukon_add_filter(filter, pause_mc_addr);
  2364. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2365. yukon_add_filter(filter, list->dmi_addr);
  2366. }
  2367. gma_write16(hw, port, GM_MC_ADDR_H1,
  2368. (u16)filter[0] | ((u16)filter[1] << 8));
  2369. gma_write16(hw, port, GM_MC_ADDR_H2,
  2370. (u16)filter[2] | ((u16)filter[3] << 8));
  2371. gma_write16(hw, port, GM_MC_ADDR_H3,
  2372. (u16)filter[4] | ((u16)filter[5] << 8));
  2373. gma_write16(hw, port, GM_MC_ADDR_H4,
  2374. (u16)filter[6] | ((u16)filter[7] << 8));
  2375. gma_write16(hw, port, GM_RX_CTRL, reg);
  2376. }
  2377. static inline u16 phy_length(const struct skge_hw *hw, u32 status)
  2378. {
  2379. if (hw->chip_id == CHIP_ID_GENESIS)
  2380. return status >> XMR_FS_LEN_SHIFT;
  2381. else
  2382. return status >> GMR_FS_LEN_SHIFT;
  2383. }
  2384. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2385. {
  2386. if (hw->chip_id == CHIP_ID_GENESIS)
  2387. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2388. else
  2389. return (status & GMR_FS_ANY_ERR) ||
  2390. (status & GMR_FS_RX_OK) == 0;
  2391. }
  2392. /* Get receive buffer from descriptor.
  2393. * Handles copy of small buffers and reallocation failures
  2394. */
  2395. static struct sk_buff *skge_rx_get(struct net_device *dev,
  2396. struct skge_element *e,
  2397. u32 control, u32 status, u16 csum)
  2398. {
  2399. struct skge_port *skge = netdev_priv(dev);
  2400. struct sk_buff *skb;
  2401. u16 len = control & BMU_BBC;
  2402. if (unlikely(netif_msg_rx_status(skge)))
  2403. printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
  2404. dev->name, e - skge->rx_ring.start,
  2405. status, len);
  2406. if (len > skge->rx_buf_size)
  2407. goto error;
  2408. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2409. goto error;
  2410. if (bad_phy_status(skge->hw, status))
  2411. goto error;
  2412. if (phy_length(skge->hw, status) != len)
  2413. goto error;
  2414. if (len < RX_COPY_THRESHOLD) {
  2415. skb = netdev_alloc_skb(dev, len + 2);
  2416. if (!skb)
  2417. goto resubmit;
  2418. skb_reserve(skb, 2);
  2419. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2420. pci_unmap_addr(e, mapaddr),
  2421. len, PCI_DMA_FROMDEVICE);
  2422. skb_copy_from_linear_data(e->skb, skb->data, len);
  2423. pci_dma_sync_single_for_device(skge->hw->pdev,
  2424. pci_unmap_addr(e, mapaddr),
  2425. len, PCI_DMA_FROMDEVICE);
  2426. skge_rx_reuse(e, skge->rx_buf_size);
  2427. } else {
  2428. struct sk_buff *nskb;
  2429. nskb = netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN);
  2430. if (!nskb)
  2431. goto resubmit;
  2432. skb_reserve(nskb, NET_IP_ALIGN);
  2433. pci_unmap_single(skge->hw->pdev,
  2434. pci_unmap_addr(e, mapaddr),
  2435. pci_unmap_len(e, maplen),
  2436. PCI_DMA_FROMDEVICE);
  2437. skb = e->skb;
  2438. prefetch(skb->data);
  2439. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2440. }
  2441. skb_put(skb, len);
  2442. if (skge->rx_csum) {
  2443. skb->csum = csum;
  2444. skb->ip_summed = CHECKSUM_COMPLETE;
  2445. }
  2446. skb->protocol = eth_type_trans(skb, dev);
  2447. return skb;
  2448. error:
  2449. if (netif_msg_rx_err(skge))
  2450. printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
  2451. dev->name, e - skge->rx_ring.start,
  2452. control, status);
  2453. if (skge->hw->chip_id == CHIP_ID_GENESIS) {
  2454. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2455. skge->net_stats.rx_length_errors++;
  2456. if (status & XMR_FS_FRA_ERR)
  2457. skge->net_stats.rx_frame_errors++;
  2458. if (status & XMR_FS_FCS_ERR)
  2459. skge->net_stats.rx_crc_errors++;
  2460. } else {
  2461. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2462. skge->net_stats.rx_length_errors++;
  2463. if (status & GMR_FS_FRAGMENT)
  2464. skge->net_stats.rx_frame_errors++;
  2465. if (status & GMR_FS_CRC_ERR)
  2466. skge->net_stats.rx_crc_errors++;
  2467. }
  2468. resubmit:
  2469. skge_rx_reuse(e, skge->rx_buf_size);
  2470. return NULL;
  2471. }
  2472. /* Free all buffers in Tx ring which are no longer owned by device */
  2473. static void skge_tx_done(struct net_device *dev)
  2474. {
  2475. struct skge_port *skge = netdev_priv(dev);
  2476. struct skge_ring *ring = &skge->tx_ring;
  2477. struct skge_element *e;
  2478. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2479. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2480. u32 control = ((const struct skge_tx_desc *) e->desc)->control;
  2481. if (control & BMU_OWN)
  2482. break;
  2483. skge_tx_free(skge, e, control);
  2484. }
  2485. skge->tx_ring.to_clean = e;
  2486. /* Can run lockless until we need to synchronize to restart queue. */
  2487. smp_mb();
  2488. if (unlikely(netif_queue_stopped(dev) &&
  2489. skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
  2490. netif_tx_lock(dev);
  2491. if (unlikely(netif_queue_stopped(dev) &&
  2492. skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
  2493. netif_wake_queue(dev);
  2494. }
  2495. netif_tx_unlock(dev);
  2496. }
  2497. }
  2498. static int skge_poll(struct net_device *dev, int *budget)
  2499. {
  2500. struct skge_port *skge = netdev_priv(dev);
  2501. struct skge_hw *hw = skge->hw;
  2502. struct skge_ring *ring = &skge->rx_ring;
  2503. struct skge_element *e;
  2504. unsigned long flags;
  2505. int to_do = min(dev->quota, *budget);
  2506. int work_done = 0;
  2507. skge_tx_done(dev);
  2508. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2509. for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
  2510. struct skge_rx_desc *rd = e->desc;
  2511. struct sk_buff *skb;
  2512. u32 control;
  2513. rmb();
  2514. control = rd->control;
  2515. if (control & BMU_OWN)
  2516. break;
  2517. skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
  2518. if (likely(skb)) {
  2519. dev->last_rx = jiffies;
  2520. netif_receive_skb(skb);
  2521. ++work_done;
  2522. }
  2523. }
  2524. ring->to_clean = e;
  2525. /* restart receiver */
  2526. wmb();
  2527. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
  2528. *budget -= work_done;
  2529. dev->quota -= work_done;
  2530. if (work_done >= to_do)
  2531. return 1; /* not done */
  2532. spin_lock_irqsave(&hw->hw_lock, flags);
  2533. __netif_rx_complete(dev);
  2534. hw->intr_mask |= napimask[skge->port];
  2535. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2536. skge_read32(hw, B0_IMSK);
  2537. spin_unlock_irqrestore(&hw->hw_lock, flags);
  2538. return 0;
  2539. }
  2540. /* Parity errors seem to happen when Genesis is connected to a switch
  2541. * with no other ports present. Heartbeat error??
  2542. */
  2543. static void skge_mac_parity(struct skge_hw *hw, int port)
  2544. {
  2545. struct net_device *dev = hw->dev[port];
  2546. if (dev) {
  2547. struct skge_port *skge = netdev_priv(dev);
  2548. ++skge->net_stats.tx_heartbeat_errors;
  2549. }
  2550. if (hw->chip_id == CHIP_ID_GENESIS)
  2551. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2552. MFF_CLR_PERR);
  2553. else
  2554. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2555. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2556. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2557. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2558. }
  2559. static void skge_mac_intr(struct skge_hw *hw, int port)
  2560. {
  2561. if (hw->chip_id == CHIP_ID_GENESIS)
  2562. genesis_mac_intr(hw, port);
  2563. else
  2564. yukon_mac_intr(hw, port);
  2565. }
  2566. /* Handle device specific framing and timeout interrupts */
  2567. static void skge_error_irq(struct skge_hw *hw)
  2568. {
  2569. struct pci_dev *pdev = hw->pdev;
  2570. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2571. if (hw->chip_id == CHIP_ID_GENESIS) {
  2572. /* clear xmac errors */
  2573. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2574. skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
  2575. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2576. skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
  2577. } else {
  2578. /* Timestamp (unused) overflow */
  2579. if (hwstatus & IS_IRQ_TIST_OV)
  2580. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2581. }
  2582. if (hwstatus & IS_RAM_RD_PAR) {
  2583. dev_err(&pdev->dev, "Ram read data parity error\n");
  2584. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2585. }
  2586. if (hwstatus & IS_RAM_WR_PAR) {
  2587. dev_err(&pdev->dev, "Ram write data parity error\n");
  2588. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2589. }
  2590. if (hwstatus & IS_M1_PAR_ERR)
  2591. skge_mac_parity(hw, 0);
  2592. if (hwstatus & IS_M2_PAR_ERR)
  2593. skge_mac_parity(hw, 1);
  2594. if (hwstatus & IS_R1_PAR_ERR) {
  2595. dev_err(&pdev->dev, "%s: receive queue parity error\n",
  2596. hw->dev[0]->name);
  2597. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2598. }
  2599. if (hwstatus & IS_R2_PAR_ERR) {
  2600. dev_err(&pdev->dev, "%s: receive queue parity error\n",
  2601. hw->dev[1]->name);
  2602. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2603. }
  2604. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2605. u16 pci_status, pci_cmd;
  2606. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2607. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2608. dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
  2609. pci_cmd, pci_status);
  2610. /* Write the error bits back to clear them. */
  2611. pci_status &= PCI_STATUS_ERROR_BITS;
  2612. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2613. pci_write_config_word(pdev, PCI_COMMAND,
  2614. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  2615. pci_write_config_word(pdev, PCI_STATUS, pci_status);
  2616. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2617. /* if error still set then just ignore it */
  2618. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2619. if (hwstatus & IS_IRQ_STAT) {
  2620. dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
  2621. hw->intr_mask &= ~IS_HW_ERR;
  2622. }
  2623. }
  2624. }
  2625. /*
  2626. * Interrupt from PHY are handled in tasklet (softirq)
  2627. * because accessing phy registers requires spin wait which might
  2628. * cause excess interrupt latency.
  2629. */
  2630. static void skge_extirq(unsigned long arg)
  2631. {
  2632. struct skge_hw *hw = (struct skge_hw *) arg;
  2633. int port;
  2634. for (port = 0; port < hw->ports; port++) {
  2635. struct net_device *dev = hw->dev[port];
  2636. if (netif_running(dev)) {
  2637. struct skge_port *skge = netdev_priv(dev);
  2638. spin_lock(&hw->phy_lock);
  2639. if (hw->chip_id != CHIP_ID_GENESIS)
  2640. yukon_phy_intr(skge);
  2641. else if (hw->phy_type == SK_PHY_BCOM)
  2642. bcom_phy_intr(skge);
  2643. spin_unlock(&hw->phy_lock);
  2644. }
  2645. }
  2646. spin_lock_irq(&hw->hw_lock);
  2647. hw->intr_mask |= IS_EXT_REG;
  2648. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2649. skge_read32(hw, B0_IMSK);
  2650. spin_unlock_irq(&hw->hw_lock);
  2651. }
  2652. static irqreturn_t skge_intr(int irq, void *dev_id)
  2653. {
  2654. struct skge_hw *hw = dev_id;
  2655. u32 status;
  2656. int handled = 0;
  2657. spin_lock(&hw->hw_lock);
  2658. /* Reading this register masks IRQ */
  2659. status = skge_read32(hw, B0_SP_ISRC);
  2660. if (status == 0 || status == ~0)
  2661. goto out;
  2662. handled = 1;
  2663. status &= hw->intr_mask;
  2664. if (status & IS_EXT_REG) {
  2665. hw->intr_mask &= ~IS_EXT_REG;
  2666. tasklet_schedule(&hw->phy_task);
  2667. }
  2668. if (status & (IS_XA1_F|IS_R1_F)) {
  2669. hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
  2670. netif_rx_schedule(hw->dev[0]);
  2671. }
  2672. if (status & IS_PA_TO_TX1)
  2673. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2674. if (status & IS_PA_TO_RX1) {
  2675. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2676. ++skge->net_stats.rx_over_errors;
  2677. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2678. }
  2679. if (status & IS_MAC1)
  2680. skge_mac_intr(hw, 0);
  2681. if (hw->dev[1]) {
  2682. if (status & (IS_XA2_F|IS_R2_F)) {
  2683. hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
  2684. netif_rx_schedule(hw->dev[1]);
  2685. }
  2686. if (status & IS_PA_TO_RX2) {
  2687. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2688. ++skge->net_stats.rx_over_errors;
  2689. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2690. }
  2691. if (status & IS_PA_TO_TX2)
  2692. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2693. if (status & IS_MAC2)
  2694. skge_mac_intr(hw, 1);
  2695. }
  2696. if (status & IS_HW_ERR)
  2697. skge_error_irq(hw);
  2698. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2699. skge_read32(hw, B0_IMSK);
  2700. out:
  2701. spin_unlock(&hw->hw_lock);
  2702. return IRQ_RETVAL(handled);
  2703. }
  2704. #ifdef CONFIG_NET_POLL_CONTROLLER
  2705. static void skge_netpoll(struct net_device *dev)
  2706. {
  2707. struct skge_port *skge = netdev_priv(dev);
  2708. disable_irq(dev->irq);
  2709. skge_intr(dev->irq, skge->hw);
  2710. enable_irq(dev->irq);
  2711. }
  2712. #endif
  2713. static int skge_set_mac_address(struct net_device *dev, void *p)
  2714. {
  2715. struct skge_port *skge = netdev_priv(dev);
  2716. struct skge_hw *hw = skge->hw;
  2717. unsigned port = skge->port;
  2718. const struct sockaddr *addr = p;
  2719. u16 ctrl;
  2720. if (!is_valid_ether_addr(addr->sa_data))
  2721. return -EADDRNOTAVAIL;
  2722. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2723. if (!netif_running(dev)) {
  2724. memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
  2725. memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
  2726. } else {
  2727. /* disable Rx */
  2728. spin_lock_bh(&hw->phy_lock);
  2729. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  2730. gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
  2731. memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
  2732. memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
  2733. if (hw->chip_id == CHIP_ID_GENESIS)
  2734. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  2735. else {
  2736. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2737. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2738. }
  2739. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  2740. spin_unlock_bh(&hw->phy_lock);
  2741. }
  2742. return 0;
  2743. }
  2744. static const struct {
  2745. u8 id;
  2746. const char *name;
  2747. } skge_chips[] = {
  2748. { CHIP_ID_GENESIS, "Genesis" },
  2749. { CHIP_ID_YUKON, "Yukon" },
  2750. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2751. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2752. };
  2753. static const char *skge_board_name(const struct skge_hw *hw)
  2754. {
  2755. int i;
  2756. static char buf[16];
  2757. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2758. if (skge_chips[i].id == hw->chip_id)
  2759. return skge_chips[i].name;
  2760. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2761. return buf;
  2762. }
  2763. /*
  2764. * Setup the board data structure, but don't bring up
  2765. * the port(s)
  2766. */
  2767. static int skge_reset(struct skge_hw *hw)
  2768. {
  2769. u32 reg;
  2770. u16 ctst, pci_status;
  2771. u8 t8, mac_cfg, pmd_type;
  2772. int i;
  2773. ctst = skge_read16(hw, B0_CTST);
  2774. /* do a SW reset */
  2775. skge_write8(hw, B0_CTST, CS_RST_SET);
  2776. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2777. /* clear PCI errors, if any */
  2778. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2779. skge_write8(hw, B2_TST_CTRL2, 0);
  2780. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
  2781. pci_write_config_word(hw->pdev, PCI_STATUS,
  2782. pci_status | PCI_STATUS_ERROR_BITS);
  2783. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2784. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2785. /* restore CLK_RUN bits (for Yukon-Lite) */
  2786. skge_write16(hw, B0_CTST,
  2787. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2788. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2789. hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2790. pmd_type = skge_read8(hw, B2_PMD_TYP);
  2791. hw->copper = (pmd_type == 'T' || pmd_type == '1');
  2792. switch (hw->chip_id) {
  2793. case CHIP_ID_GENESIS:
  2794. switch (hw->phy_type) {
  2795. case SK_PHY_XMAC:
  2796. hw->phy_addr = PHY_ADDR_XMAC;
  2797. break;
  2798. case SK_PHY_BCOM:
  2799. hw->phy_addr = PHY_ADDR_BCOM;
  2800. break;
  2801. default:
  2802. dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
  2803. hw->phy_type);
  2804. return -EOPNOTSUPP;
  2805. }
  2806. break;
  2807. case CHIP_ID_YUKON:
  2808. case CHIP_ID_YUKON_LITE:
  2809. case CHIP_ID_YUKON_LP:
  2810. if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
  2811. hw->copper = 1;
  2812. hw->phy_addr = PHY_ADDR_MARV;
  2813. break;
  2814. default:
  2815. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2816. hw->chip_id);
  2817. return -EOPNOTSUPP;
  2818. }
  2819. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2820. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2821. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2822. /* read the adapters RAM size */
  2823. t8 = skge_read8(hw, B2_E_0);
  2824. if (hw->chip_id == CHIP_ID_GENESIS) {
  2825. if (t8 == 3) {
  2826. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2827. hw->ram_size = 0x100000;
  2828. hw->ram_offset = 0x80000;
  2829. } else
  2830. hw->ram_size = t8 * 512;
  2831. }
  2832. else if (t8 == 0)
  2833. hw->ram_size = 0x20000;
  2834. else
  2835. hw->ram_size = t8 * 4096;
  2836. hw->intr_mask = IS_HW_ERR;
  2837. /* Use PHY IRQ for all but fiber based Genesis board */
  2838. if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
  2839. hw->intr_mask |= IS_EXT_REG;
  2840. if (hw->chip_id == CHIP_ID_GENESIS)
  2841. genesis_init(hw);
  2842. else {
  2843. /* switch power to VCC (WA for VAUX problem) */
  2844. skge_write8(hw, B0_POWER_CTRL,
  2845. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2846. /* avoid boards with stuck Hardware error bits */
  2847. if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
  2848. (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
  2849. dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
  2850. hw->intr_mask &= ~IS_HW_ERR;
  2851. }
  2852. /* Clear PHY COMA */
  2853. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2854. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
  2855. reg &= ~PCI_PHY_COMA;
  2856. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
  2857. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2858. for (i = 0; i < hw->ports; i++) {
  2859. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2860. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2861. }
  2862. }
  2863. /* turn off hardware timer (unused) */
  2864. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2865. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2866. skge_write8(hw, B0_LED, LED_STAT_ON);
  2867. /* enable the Tx Arbiters */
  2868. for (i = 0; i < hw->ports; i++)
  2869. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2870. /* Initialize ram interface */
  2871. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2872. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2873. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2874. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2875. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2876. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2877. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2878. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2879. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2880. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2881. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2882. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2883. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2884. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2885. /* Set interrupt moderation for Transmit only
  2886. * Receive interrupts avoided by NAPI
  2887. */
  2888. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2889. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2890. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2891. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2892. for (i = 0; i < hw->ports; i++) {
  2893. if (hw->chip_id == CHIP_ID_GENESIS)
  2894. genesis_reset(hw, i);
  2895. else
  2896. yukon_reset(hw, i);
  2897. }
  2898. return 0;
  2899. }
  2900. /* Initialize network device */
  2901. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  2902. int highmem)
  2903. {
  2904. struct skge_port *skge;
  2905. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  2906. if (!dev) {
  2907. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  2908. return NULL;
  2909. }
  2910. SET_MODULE_OWNER(dev);
  2911. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2912. dev->open = skge_up;
  2913. dev->stop = skge_down;
  2914. dev->do_ioctl = skge_ioctl;
  2915. dev->hard_start_xmit = skge_xmit_frame;
  2916. dev->get_stats = skge_get_stats;
  2917. if (hw->chip_id == CHIP_ID_GENESIS)
  2918. dev->set_multicast_list = genesis_set_multicast;
  2919. else
  2920. dev->set_multicast_list = yukon_set_multicast;
  2921. dev->set_mac_address = skge_set_mac_address;
  2922. dev->change_mtu = skge_change_mtu;
  2923. SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
  2924. dev->tx_timeout = skge_tx_timeout;
  2925. dev->watchdog_timeo = TX_WATCHDOG;
  2926. dev->poll = skge_poll;
  2927. dev->weight = NAPI_WEIGHT;
  2928. #ifdef CONFIG_NET_POLL_CONTROLLER
  2929. dev->poll_controller = skge_netpoll;
  2930. #endif
  2931. dev->irq = hw->pdev->irq;
  2932. if (highmem)
  2933. dev->features |= NETIF_F_HIGHDMA;
  2934. skge = netdev_priv(dev);
  2935. skge->netdev = dev;
  2936. skge->hw = hw;
  2937. skge->msg_enable = netif_msg_init(debug, default_msg);
  2938. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  2939. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  2940. /* Auto speed and flow control */
  2941. skge->autoneg = AUTONEG_ENABLE;
  2942. skge->flow_control = FLOW_MODE_SYM_OR_REM;
  2943. skge->duplex = -1;
  2944. skge->speed = -1;
  2945. skge->advertising = skge_supported_modes(hw);
  2946. if (pci_wake_enabled(hw->pdev))
  2947. skge->wol = wol_supported(hw) & WAKE_MAGIC;
  2948. hw->dev[port] = dev;
  2949. skge->port = port;
  2950. /* Only used for Genesis XMAC */
  2951. setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
  2952. if (hw->chip_id != CHIP_ID_GENESIS) {
  2953. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2954. skge->rx_csum = 1;
  2955. }
  2956. /* read the mac address */
  2957. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  2958. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2959. /* device is off until link detection */
  2960. netif_carrier_off(dev);
  2961. netif_stop_queue(dev);
  2962. return dev;
  2963. }
  2964. static void __devinit skge_show_addr(struct net_device *dev)
  2965. {
  2966. const struct skge_port *skge = netdev_priv(dev);
  2967. if (netif_msg_probe(skge))
  2968. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2969. dev->name,
  2970. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2971. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2972. }
  2973. static int __devinit skge_probe(struct pci_dev *pdev,
  2974. const struct pci_device_id *ent)
  2975. {
  2976. struct net_device *dev, *dev1;
  2977. struct skge_hw *hw;
  2978. int err, using_dac = 0;
  2979. err = pci_enable_device(pdev);
  2980. if (err) {
  2981. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2982. goto err_out;
  2983. }
  2984. err = pci_request_regions(pdev, DRV_NAME);
  2985. if (err) {
  2986. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2987. goto err_out_disable_pdev;
  2988. }
  2989. pci_set_master(pdev);
  2990. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  2991. using_dac = 1;
  2992. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2993. } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  2994. using_dac = 0;
  2995. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  2996. }
  2997. if (err) {
  2998. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2999. goto err_out_free_regions;
  3000. }
  3001. #ifdef __BIG_ENDIAN
  3002. /* byte swap descriptors in hardware */
  3003. {
  3004. u32 reg;
  3005. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3006. reg |= PCI_REV_DESC;
  3007. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3008. }
  3009. #endif
  3010. err = -ENOMEM;
  3011. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3012. if (!hw) {
  3013. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3014. goto err_out_free_regions;
  3015. }
  3016. hw->pdev = pdev;
  3017. spin_lock_init(&hw->hw_lock);
  3018. spin_lock_init(&hw->phy_lock);
  3019. tasklet_init(&hw->phy_task, &skge_extirq, (unsigned long) hw);
  3020. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3021. if (!hw->regs) {
  3022. dev_err(&pdev->dev, "cannot map device registers\n");
  3023. goto err_out_free_hw;
  3024. }
  3025. err = skge_reset(hw);
  3026. if (err)
  3027. goto err_out_iounmap;
  3028. printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
  3029. (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
  3030. skge_board_name(hw), hw->chip_rev);
  3031. dev = skge_devinit(hw, 0, using_dac);
  3032. if (!dev)
  3033. goto err_out_led_off;
  3034. /* Some motherboards are broken and has zero in ROM. */
  3035. if (!is_valid_ether_addr(dev->dev_addr))
  3036. dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
  3037. err = register_netdev(dev);
  3038. if (err) {
  3039. dev_err(&pdev->dev, "cannot register net device\n");
  3040. goto err_out_free_netdev;
  3041. }
  3042. err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, dev->name, hw);
  3043. if (err) {
  3044. dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
  3045. dev->name, pdev->irq);
  3046. goto err_out_unregister;
  3047. }
  3048. skge_show_addr(dev);
  3049. if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
  3050. if (register_netdev(dev1) == 0)
  3051. skge_show_addr(dev1);
  3052. else {
  3053. /* Failure to register second port need not be fatal */
  3054. dev_warn(&pdev->dev, "register of second port failed\n");
  3055. hw->dev[1] = NULL;
  3056. free_netdev(dev1);
  3057. }
  3058. }
  3059. pci_set_drvdata(pdev, hw);
  3060. return 0;
  3061. err_out_unregister:
  3062. unregister_netdev(dev);
  3063. err_out_free_netdev:
  3064. free_netdev(dev);
  3065. err_out_led_off:
  3066. skge_write16(hw, B0_LED, LED_STAT_OFF);
  3067. err_out_iounmap:
  3068. iounmap(hw->regs);
  3069. err_out_free_hw:
  3070. kfree(hw);
  3071. err_out_free_regions:
  3072. pci_release_regions(pdev);
  3073. err_out_disable_pdev:
  3074. pci_disable_device(pdev);
  3075. pci_set_drvdata(pdev, NULL);
  3076. err_out:
  3077. return err;
  3078. }
  3079. static void __devexit skge_remove(struct pci_dev *pdev)
  3080. {
  3081. struct skge_hw *hw = pci_get_drvdata(pdev);
  3082. struct net_device *dev0, *dev1;
  3083. if (!hw)
  3084. return;
  3085. flush_scheduled_work();
  3086. if ((dev1 = hw->dev[1]))
  3087. unregister_netdev(dev1);
  3088. dev0 = hw->dev[0];
  3089. unregister_netdev(dev0);
  3090. tasklet_disable(&hw->phy_task);
  3091. spin_lock_irq(&hw->hw_lock);
  3092. hw->intr_mask = 0;
  3093. skge_write32(hw, B0_IMSK, 0);
  3094. skge_read32(hw, B0_IMSK);
  3095. spin_unlock_irq(&hw->hw_lock);
  3096. skge_write16(hw, B0_LED, LED_STAT_OFF);
  3097. skge_write8(hw, B0_CTST, CS_RST_SET);
  3098. free_irq(pdev->irq, hw);
  3099. pci_release_regions(pdev);
  3100. pci_disable_device(pdev);
  3101. if (dev1)
  3102. free_netdev(dev1);
  3103. free_netdev(dev0);
  3104. iounmap(hw->regs);
  3105. kfree(hw);
  3106. pci_set_drvdata(pdev, NULL);
  3107. }
  3108. #ifdef CONFIG_PM
  3109. static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
  3110. {
  3111. struct skge_hw *hw = pci_get_drvdata(pdev);
  3112. int i, err, wol = 0;
  3113. if (!hw)
  3114. return 0;
  3115. err = pci_save_state(pdev);
  3116. if (err)
  3117. return err;
  3118. for (i = 0; i < hw->ports; i++) {
  3119. struct net_device *dev = hw->dev[i];
  3120. struct skge_port *skge = netdev_priv(dev);
  3121. if (netif_running(dev))
  3122. skge_down(dev);
  3123. if (skge->wol)
  3124. skge_wol_init(skge);
  3125. wol |= skge->wol;
  3126. }
  3127. skge_write32(hw, B0_IMSK, 0);
  3128. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3129. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3130. return 0;
  3131. }
  3132. static int skge_resume(struct pci_dev *pdev)
  3133. {
  3134. struct skge_hw *hw = pci_get_drvdata(pdev);
  3135. int i, err;
  3136. if (!hw)
  3137. return 0;
  3138. err = pci_set_power_state(pdev, PCI_D0);
  3139. if (err)
  3140. goto out;
  3141. err = pci_restore_state(pdev);
  3142. if (err)
  3143. goto out;
  3144. pci_enable_wake(pdev, PCI_D0, 0);
  3145. err = skge_reset(hw);
  3146. if (err)
  3147. goto out;
  3148. for (i = 0; i < hw->ports; i++) {
  3149. struct net_device *dev = hw->dev[i];
  3150. if (netif_running(dev)) {
  3151. err = skge_up(dev);
  3152. if (err) {
  3153. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3154. dev->name, err);
  3155. dev_close(dev);
  3156. goto out;
  3157. }
  3158. }
  3159. }
  3160. out:
  3161. return err;
  3162. }
  3163. #endif
  3164. static void skge_shutdown(struct pci_dev *pdev)
  3165. {
  3166. struct skge_hw *hw = pci_get_drvdata(pdev);
  3167. int i, wol = 0;
  3168. if (!hw)
  3169. return;
  3170. for (i = 0; i < hw->ports; i++) {
  3171. struct net_device *dev = hw->dev[i];
  3172. struct skge_port *skge = netdev_priv(dev);
  3173. if (skge->wol)
  3174. skge_wol_init(skge);
  3175. wol |= skge->wol;
  3176. }
  3177. pci_enable_wake(pdev, PCI_D3hot, wol);
  3178. pci_enable_wake(pdev, PCI_D3cold, wol);
  3179. pci_disable_device(pdev);
  3180. pci_set_power_state(pdev, PCI_D3hot);
  3181. }
  3182. static struct pci_driver skge_driver = {
  3183. .name = DRV_NAME,
  3184. .id_table = skge_id_table,
  3185. .probe = skge_probe,
  3186. .remove = __devexit_p(skge_remove),
  3187. #ifdef CONFIG_PM
  3188. .suspend = skge_suspend,
  3189. .resume = skge_resume,
  3190. #endif
  3191. .shutdown = skge_shutdown,
  3192. };
  3193. static int __init skge_init_module(void)
  3194. {
  3195. return pci_register_driver(&skge_driver);
  3196. }
  3197. static void __exit skge_cleanup_module(void)
  3198. {
  3199. pci_unregister_driver(&skge_driver);
  3200. }
  3201. module_init(skge_init_module);
  3202. module_exit(skge_cleanup_module);