netxen_nic_hw.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #define DEFINE_GLOBAL_RECV_CRB
  36. #include "netxen_nic_phan_reg.h"
  37. #include <net/ip.h>
  38. struct netxen_recv_crb recv_crb_registers[] = {
  39. /*
  40. * Instance 0.
  41. */
  42. {
  43. /* rcv_desc_crb: */
  44. {
  45. {
  46. /* crb_rcv_producer_offset: */
  47. NETXEN_NIC_REG(0x100),
  48. /* crb_rcv_consumer_offset: */
  49. NETXEN_NIC_REG(0x104),
  50. /* crb_gloablrcv_ring: */
  51. NETXEN_NIC_REG(0x108),
  52. /* crb_rcv_ring_size */
  53. NETXEN_NIC_REG(0x10c),
  54. },
  55. /* Jumbo frames */
  56. {
  57. /* crb_rcv_producer_offset: */
  58. NETXEN_NIC_REG(0x110),
  59. /* crb_rcv_consumer_offset: */
  60. NETXEN_NIC_REG(0x114),
  61. /* crb_gloablrcv_ring: */
  62. NETXEN_NIC_REG(0x118),
  63. /* crb_rcv_ring_size */
  64. NETXEN_NIC_REG(0x11c),
  65. },
  66. /* LRO */
  67. {
  68. /* crb_rcv_producer_offset: */
  69. NETXEN_NIC_REG(0x120),
  70. /* crb_rcv_consumer_offset: */
  71. NETXEN_NIC_REG(0x124),
  72. /* crb_gloablrcv_ring: */
  73. NETXEN_NIC_REG(0x128),
  74. /* crb_rcv_ring_size */
  75. NETXEN_NIC_REG(0x12c),
  76. }
  77. },
  78. /* crb_rcvstatus_ring: */
  79. NETXEN_NIC_REG(0x130),
  80. /* crb_rcv_status_producer: */
  81. NETXEN_NIC_REG(0x134),
  82. /* crb_rcv_status_consumer: */
  83. NETXEN_NIC_REG(0x138),
  84. /* crb_rcvpeg_state: */
  85. NETXEN_NIC_REG(0x13c),
  86. /* crb_status_ring_size */
  87. NETXEN_NIC_REG(0x140),
  88. },
  89. /*
  90. * Instance 1,
  91. */
  92. {
  93. /* rcv_desc_crb: */
  94. {
  95. {
  96. /* crb_rcv_producer_offset: */
  97. NETXEN_NIC_REG(0x144),
  98. /* crb_rcv_consumer_offset: */
  99. NETXEN_NIC_REG(0x148),
  100. /* crb_globalrcv_ring: */
  101. NETXEN_NIC_REG(0x14c),
  102. /* crb_rcv_ring_size */
  103. NETXEN_NIC_REG(0x150),
  104. },
  105. /* Jumbo frames */
  106. {
  107. /* crb_rcv_producer_offset: */
  108. NETXEN_NIC_REG(0x154),
  109. /* crb_rcv_consumer_offset: */
  110. NETXEN_NIC_REG(0x158),
  111. /* crb_globalrcv_ring: */
  112. NETXEN_NIC_REG(0x15c),
  113. /* crb_rcv_ring_size */
  114. NETXEN_NIC_REG(0x160),
  115. },
  116. /* LRO */
  117. {
  118. /* crb_rcv_producer_offset: */
  119. NETXEN_NIC_REG(0x164),
  120. /* crb_rcv_consumer_offset: */
  121. NETXEN_NIC_REG(0x168),
  122. /* crb_globalrcv_ring: */
  123. NETXEN_NIC_REG(0x16c),
  124. /* crb_rcv_ring_size */
  125. NETXEN_NIC_REG(0x170),
  126. }
  127. },
  128. /* crb_rcvstatus_ring: */
  129. NETXEN_NIC_REG(0x174),
  130. /* crb_rcv_status_producer: */
  131. NETXEN_NIC_REG(0x178),
  132. /* crb_rcv_status_consumer: */
  133. NETXEN_NIC_REG(0x17c),
  134. /* crb_rcvpeg_state: */
  135. NETXEN_NIC_REG(0x180),
  136. /* crb_status_ring_size */
  137. NETXEN_NIC_REG(0x184),
  138. },
  139. /*
  140. * Instance 2,
  141. */
  142. {
  143. {
  144. {
  145. /* crb_rcv_producer_offset: */
  146. NETXEN_NIC_REG(0x1d8),
  147. /* crb_rcv_consumer_offset: */
  148. NETXEN_NIC_REG(0x1dc),
  149. /* crb_gloablrcv_ring: */
  150. NETXEN_NIC_REG(0x1f0),
  151. /* crb_rcv_ring_size */
  152. NETXEN_NIC_REG(0x1f4),
  153. },
  154. /* Jumbo frames */
  155. {
  156. /* crb_rcv_producer_offset: */
  157. NETXEN_NIC_REG(0x1f8),
  158. /* crb_rcv_consumer_offset: */
  159. NETXEN_NIC_REG(0x1fc),
  160. /* crb_gloablrcv_ring: */
  161. NETXEN_NIC_REG(0x200),
  162. /* crb_rcv_ring_size */
  163. NETXEN_NIC_REG(0x204),
  164. },
  165. /* LRO */
  166. {
  167. /* crb_rcv_producer_offset: */
  168. NETXEN_NIC_REG(0x208),
  169. /* crb_rcv_consumer_offset: */
  170. NETXEN_NIC_REG(0x20c),
  171. /* crb_gloablrcv_ring: */
  172. NETXEN_NIC_REG(0x210),
  173. /* crb_rcv_ring_size */
  174. NETXEN_NIC_REG(0x214),
  175. }
  176. },
  177. /* crb_rcvstatus_ring: */
  178. NETXEN_NIC_REG(0x218),
  179. /* crb_rcv_status_producer: */
  180. NETXEN_NIC_REG(0x21c),
  181. /* crb_rcv_status_consumer: */
  182. NETXEN_NIC_REG(0x220),
  183. /* crb_rcvpeg_state: */
  184. NETXEN_NIC_REG(0x224),
  185. /* crb_status_ring_size */
  186. NETXEN_NIC_REG(0x228),
  187. },
  188. /*
  189. * Instance 3,
  190. */
  191. {
  192. {
  193. {
  194. /* crb_rcv_producer_offset: */
  195. NETXEN_NIC_REG(0x22c),
  196. /* crb_rcv_consumer_offset: */
  197. NETXEN_NIC_REG(0x230),
  198. /* crb_gloablrcv_ring: */
  199. NETXEN_NIC_REG(0x234),
  200. /* crb_rcv_ring_size */
  201. NETXEN_NIC_REG(0x238),
  202. },
  203. /* Jumbo frames */
  204. {
  205. /* crb_rcv_producer_offset: */
  206. NETXEN_NIC_REG(0x23c),
  207. /* crb_rcv_consumer_offset: */
  208. NETXEN_NIC_REG(0x240),
  209. /* crb_gloablrcv_ring: */
  210. NETXEN_NIC_REG(0x244),
  211. /* crb_rcv_ring_size */
  212. NETXEN_NIC_REG(0x248),
  213. },
  214. /* LRO */
  215. {
  216. /* crb_rcv_producer_offset: */
  217. NETXEN_NIC_REG(0x24c),
  218. /* crb_rcv_consumer_offset: */
  219. NETXEN_NIC_REG(0x250),
  220. /* crb_gloablrcv_ring: */
  221. NETXEN_NIC_REG(0x254),
  222. /* crb_rcv_ring_size */
  223. NETXEN_NIC_REG(0x258),
  224. }
  225. },
  226. /* crb_rcvstatus_ring: */
  227. NETXEN_NIC_REG(0x25c),
  228. /* crb_rcv_status_producer: */
  229. NETXEN_NIC_REG(0x260),
  230. /* crb_rcv_status_consumer: */
  231. NETXEN_NIC_REG(0x264),
  232. /* crb_rcvpeg_state: */
  233. NETXEN_NIC_REG(0x268),
  234. /* crb_status_ring_size */
  235. NETXEN_NIC_REG(0x26c),
  236. },
  237. };
  238. u64 ctx_addr_sig_regs[][3] = {
  239. {NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
  240. {NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
  241. {NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
  242. {NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
  243. };
  244. /* PCI Windowing for DDR regions. */
  245. #define ADDR_IN_RANGE(addr, low, high) \
  246. (((addr) <= (high)) && ((addr) >= (low)))
  247. #define NETXEN_FLASH_BASE (BOOTLD_START)
  248. #define NETXEN_PHANTOM_MEM_BASE (NETXEN_FLASH_BASE)
  249. #define NETXEN_MAX_MTU 8000 + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE
  250. #define NETXEN_MIN_MTU 64
  251. #define NETXEN_ETH_FCS_SIZE 4
  252. #define NETXEN_ENET_HEADER_SIZE 14
  253. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  254. #define NETXEN_FIRMWARE_LEN ((16 * 1024) / 4)
  255. #define NETXEN_NIU_HDRSIZE (0x1 << 6)
  256. #define NETXEN_NIU_TLRSIZE (0x1 << 5)
  257. #define lower32(x) ((u32)((x) & 0xffffffff))
  258. #define upper32(x) \
  259. ((u32)(((unsigned long long)(x) >> 32) & 0xffffffff))
  260. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  261. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  262. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  263. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  264. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  265. unsigned long netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  266. unsigned long long addr);
  267. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  268. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  269. {
  270. struct netxen_adapter *adapter = netdev_priv(netdev);
  271. struct sockaddr *addr = p;
  272. if (netif_running(netdev))
  273. return -EBUSY;
  274. if (!is_valid_ether_addr(addr->sa_data))
  275. return -EADDRNOTAVAIL;
  276. DPRINTK(INFO, "valid ether addr\n");
  277. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  278. if (adapter->macaddr_set)
  279. adapter->macaddr_set(adapter, addr->sa_data);
  280. return 0;
  281. }
  282. /*
  283. * netxen_nic_set_multi - Multicast
  284. */
  285. void netxen_nic_set_multi(struct net_device *netdev)
  286. {
  287. struct netxen_adapter *adapter = netdev_priv(netdev);
  288. struct dev_mc_list *mc_ptr;
  289. mc_ptr = netdev->mc_list;
  290. if (netdev->flags & IFF_PROMISC) {
  291. if (adapter->set_promisc)
  292. adapter->set_promisc(adapter,
  293. NETXEN_NIU_PROMISC_MODE);
  294. } else {
  295. if (adapter->unset_promisc)
  296. adapter->unset_promisc(adapter,
  297. NETXEN_NIU_NON_PROMISC_MODE);
  298. }
  299. }
  300. /*
  301. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  302. * @returns 0 on success, negative on failure
  303. */
  304. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  305. {
  306. struct netxen_adapter *adapter = netdev_priv(netdev);
  307. int eff_mtu = mtu + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE;
  308. if ((eff_mtu > NETXEN_MAX_MTU) || (eff_mtu < NETXEN_MIN_MTU)) {
  309. printk(KERN_ERR "%s: %s %d is not supported.\n",
  310. netxen_nic_driver_name, netdev->name, mtu);
  311. return -EINVAL;
  312. }
  313. if (adapter->set_mtu)
  314. adapter->set_mtu(adapter, mtu);
  315. netdev->mtu = mtu;
  316. return 0;
  317. }
  318. /*
  319. * check if the firmware has been downloaded and ready to run and
  320. * setup the address for the descriptors in the adapter
  321. */
  322. int netxen_nic_hw_resources(struct netxen_adapter *adapter)
  323. {
  324. struct netxen_hardware_context *hw = &adapter->ahw;
  325. u32 state = 0;
  326. void *addr;
  327. int loops = 0, err = 0;
  328. int ctx, ring;
  329. struct netxen_recv_context *recv_ctx;
  330. struct netxen_rcv_desc_ctx *rcv_desc;
  331. int func_id = adapter->portnum;
  332. DPRINTK(INFO, "crb_base: %lx %x", NETXEN_PCI_CRBSPACE,
  333. PCI_OFFSET_SECOND_RANGE(adapter, NETXEN_PCI_CRBSPACE));
  334. DPRINTK(INFO, "cam base: %lx %x", NETXEN_CRB_CAM,
  335. pci_base_offset(adapter, NETXEN_CRB_CAM));
  336. DPRINTK(INFO, "cam RAM: %lx %x", NETXEN_CAM_RAM_BASE,
  337. pci_base_offset(adapter, NETXEN_CAM_RAM_BASE));
  338. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  339. DPRINTK(INFO, "Command Peg ready..waiting for rcv peg\n");
  340. loops = 0;
  341. state = 0;
  342. /* Window 1 call */
  343. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  344. recv_crb_registers[ctx].
  345. crb_rcvpeg_state));
  346. while (state != PHAN_PEG_RCV_INITIALIZED && loops < 20) {
  347. udelay(100);
  348. /* Window 1 call */
  349. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  350. recv_crb_registers
  351. [ctx].
  352. crb_rcvpeg_state));
  353. loops++;
  354. }
  355. if (loops >= 20) {
  356. printk(KERN_ERR "Rcv Peg initialization not complete:"
  357. "%x.\n", state);
  358. err = -EIO;
  359. return err;
  360. }
  361. }
  362. DPRINTK(INFO, "Recieve Peg ready too. starting stuff\n");
  363. addr = netxen_alloc(adapter->ahw.pdev,
  364. sizeof(struct netxen_ring_ctx) +
  365. sizeof(uint32_t),
  366. (dma_addr_t *) & adapter->ctx_desc_phys_addr,
  367. &adapter->ctx_desc_pdev);
  368. printk(KERN_INFO "ctx_desc_phys_addr: 0x%llx\n",
  369. (unsigned long long) adapter->ctx_desc_phys_addr);
  370. if (addr == NULL) {
  371. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  372. err = -ENOMEM;
  373. return err;
  374. }
  375. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  376. adapter->ctx_desc = (struct netxen_ring_ctx *)addr;
  377. adapter->ctx_desc->ctx_id = cpu_to_le32(adapter->portnum);
  378. adapter->ctx_desc->cmd_consumer_offset =
  379. cpu_to_le64(adapter->ctx_desc_phys_addr +
  380. sizeof(struct netxen_ring_ctx));
  381. adapter->cmd_consumer = (uint32_t *) (((char *)addr) +
  382. sizeof(struct netxen_ring_ctx));
  383. addr = netxen_alloc(adapter->ahw.pdev,
  384. sizeof(struct cmd_desc_type0) *
  385. adapter->max_tx_desc_count,
  386. (dma_addr_t *) & hw->cmd_desc_phys_addr,
  387. &adapter->ahw.cmd_desc_pdev);
  388. printk(KERN_INFO "cmd_desc_phys_addr: 0x%llx\n",
  389. (unsigned long long) hw->cmd_desc_phys_addr);
  390. if (addr == NULL) {
  391. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  392. netxen_free_hw_resources(adapter);
  393. return -ENOMEM;
  394. }
  395. adapter->ctx_desc->cmd_ring_addr =
  396. cpu_to_le64(hw->cmd_desc_phys_addr);
  397. adapter->ctx_desc->cmd_ring_size =
  398. cpu_to_le32(adapter->max_tx_desc_count);
  399. hw->cmd_desc_head = (struct cmd_desc_type0 *)addr;
  400. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  401. recv_ctx = &adapter->recv_ctx[ctx];
  402. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  403. rcv_desc = &recv_ctx->rcv_desc[ring];
  404. addr = netxen_alloc(adapter->ahw.pdev,
  405. RCV_DESC_RINGSIZE,
  406. &rcv_desc->phys_addr,
  407. &rcv_desc->phys_pdev);
  408. if (addr == NULL) {
  409. DPRINTK(ERR, "bad return from "
  410. "pci_alloc_consistent\n");
  411. netxen_free_hw_resources(adapter);
  412. err = -ENOMEM;
  413. return err;
  414. }
  415. rcv_desc->desc_head = (struct rcv_desc *)addr;
  416. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_addr =
  417. cpu_to_le64(rcv_desc->phys_addr);
  418. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_size =
  419. cpu_to_le32(rcv_desc->max_rx_desc_count);
  420. }
  421. addr = netxen_alloc(adapter->ahw.pdev, STATUS_DESC_RINGSIZE,
  422. &recv_ctx->rcv_status_desc_phys_addr,
  423. &recv_ctx->rcv_status_desc_pdev);
  424. if (addr == NULL) {
  425. DPRINTK(ERR, "bad return from"
  426. " pci_alloc_consistent\n");
  427. netxen_free_hw_resources(adapter);
  428. err = -ENOMEM;
  429. return err;
  430. }
  431. recv_ctx->rcv_status_desc_head = (struct status_desc *)addr;
  432. adapter->ctx_desc->sts_ring_addr =
  433. cpu_to_le64(recv_ctx->rcv_status_desc_phys_addr);
  434. adapter->ctx_desc->sts_ring_size =
  435. cpu_to_le32(adapter->max_rx_desc_count);
  436. }
  437. /* Window = 1 */
  438. writel(lower32(adapter->ctx_desc_phys_addr),
  439. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_LO(func_id)));
  440. writel(upper32(adapter->ctx_desc_phys_addr),
  441. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_HI(func_id)));
  442. writel(NETXEN_CTX_SIGNATURE | func_id,
  443. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_SIGNATURE_REG(func_id)));
  444. return err;
  445. }
  446. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  447. {
  448. struct netxen_recv_context *recv_ctx;
  449. struct netxen_rcv_desc_ctx *rcv_desc;
  450. int ctx, ring;
  451. if (adapter->ctx_desc != NULL) {
  452. pci_free_consistent(adapter->ctx_desc_pdev,
  453. sizeof(struct netxen_ring_ctx) +
  454. sizeof(uint32_t),
  455. adapter->ctx_desc,
  456. adapter->ctx_desc_phys_addr);
  457. adapter->ctx_desc = NULL;
  458. }
  459. if (adapter->ahw.cmd_desc_head != NULL) {
  460. pci_free_consistent(adapter->ahw.cmd_desc_pdev,
  461. sizeof(struct cmd_desc_type0) *
  462. adapter->max_tx_desc_count,
  463. adapter->ahw.cmd_desc_head,
  464. adapter->ahw.cmd_desc_phys_addr);
  465. adapter->ahw.cmd_desc_head = NULL;
  466. }
  467. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  468. recv_ctx = &adapter->recv_ctx[ctx];
  469. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  470. rcv_desc = &recv_ctx->rcv_desc[ring];
  471. if (rcv_desc->desc_head != NULL) {
  472. pci_free_consistent(rcv_desc->phys_pdev,
  473. RCV_DESC_RINGSIZE,
  474. rcv_desc->desc_head,
  475. rcv_desc->phys_addr);
  476. rcv_desc->desc_head = NULL;
  477. }
  478. }
  479. if (recv_ctx->rcv_status_desc_head != NULL) {
  480. pci_free_consistent(recv_ctx->rcv_status_desc_pdev,
  481. STATUS_DESC_RINGSIZE,
  482. recv_ctx->rcv_status_desc_head,
  483. recv_ctx->
  484. rcv_status_desc_phys_addr);
  485. recv_ctx->rcv_status_desc_head = NULL;
  486. }
  487. }
  488. }
  489. void netxen_tso_check(struct netxen_adapter *adapter,
  490. struct cmd_desc_type0 *desc, struct sk_buff *skb)
  491. {
  492. if (desc->mss) {
  493. desc->total_hdr_length = (sizeof(struct ethhdr) +
  494. ip_hdrlen(skb) + tcp_hdrlen(skb));
  495. netxen_set_cmd_desc_opcode(desc, TX_TCP_LSO);
  496. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  497. if (ip_hdr(skb)->protocol == IPPROTO_TCP) {
  498. netxen_set_cmd_desc_opcode(desc, TX_TCP_PKT);
  499. } else if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
  500. netxen_set_cmd_desc_opcode(desc, TX_UDP_PKT);
  501. } else {
  502. return;
  503. }
  504. }
  505. desc->tcp_hdr_offset = skb_transport_offset(skb);
  506. desc->ip_hdr_offset = skb_network_offset(skb);
  507. }
  508. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  509. {
  510. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  511. int addr, val01, val02, i, j;
  512. /* if the flash size less than 4Mb, make huge war cry and die */
  513. for (j = 1; j < 4; j++) {
  514. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  515. for (i = 0; i < (sizeof(locs) / sizeof(locs[0])); i++) {
  516. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  517. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  518. &val02) == 0) {
  519. if (val01 == val02)
  520. return -1;
  521. } else
  522. return -1;
  523. }
  524. }
  525. return 0;
  526. }
  527. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  528. int size, u32 * buf)
  529. {
  530. int i, addr;
  531. u32 *ptr32;
  532. addr = base;
  533. ptr32 = buf;
  534. for (i = 0; i < size / sizeof(u32); i++) {
  535. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1)
  536. return -1;
  537. *ptr32 = cpu_to_le32(*ptr32);
  538. ptr32++;
  539. addr += sizeof(u32);
  540. }
  541. if ((char *)buf + size > (char *)ptr32) {
  542. u32 local;
  543. if (netxen_rom_fast_read(adapter, addr, &local) == -1)
  544. return -1;
  545. local = cpu_to_le32(local);
  546. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  547. }
  548. return 0;
  549. }
  550. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[])
  551. {
  552. u32 *pmac = (u32 *) & mac[0];
  553. if (netxen_get_flash_block(adapter,
  554. USER_START +
  555. offsetof(struct netxen_new_user_info,
  556. mac_addr),
  557. FLASH_NUM_PORTS * sizeof(u64), pmac) == -1) {
  558. return -1;
  559. }
  560. if (*mac == ~0ULL) {
  561. if (netxen_get_flash_block(adapter,
  562. USER_START_OLD +
  563. offsetof(struct netxen_user_old_info,
  564. mac_addr),
  565. FLASH_NUM_PORTS * sizeof(u64),
  566. pmac) == -1)
  567. return -1;
  568. if (*mac == ~0ULL)
  569. return -1;
  570. }
  571. return 0;
  572. }
  573. /*
  574. * Changes the CRB window to the specified window.
  575. */
  576. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw)
  577. {
  578. void __iomem *offset;
  579. u32 tmp;
  580. int count = 0;
  581. if (adapter->curr_window == wndw)
  582. return;
  583. switch(adapter->ahw.pci_func) {
  584. case 0:
  585. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  586. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  587. break;
  588. case 1:
  589. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  590. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F1));
  591. break;
  592. case 2:
  593. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  594. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F2));
  595. break;
  596. case 3:
  597. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  598. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F3));
  599. break;
  600. default:
  601. printk(KERN_INFO "Changing the window for PCI function"
  602. "%d\n", adapter->ahw.pci_func);
  603. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  604. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  605. break;
  606. }
  607. /*
  608. * Move the CRB window.
  609. * We need to write to the "direct access" region of PCI
  610. * to avoid a race condition where the window register has
  611. * not been successfully written across CRB before the target
  612. * register address is received by PCI. The direct region bypasses
  613. * the CRB bus.
  614. */
  615. if (wndw & 0x1)
  616. wndw = NETXEN_WINDOW_ONE;
  617. writel(wndw, offset);
  618. /* MUST make sure window is set before we forge on... */
  619. while ((tmp = readl(offset)) != wndw) {
  620. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  621. "registered properly: 0x%08x.\n",
  622. netxen_nic_driver_name, __FUNCTION__, tmp);
  623. mdelay(1);
  624. if (count >= 10)
  625. break;
  626. count++;
  627. }
  628. if (wndw == NETXEN_WINDOW_ONE)
  629. adapter->curr_window = 1;
  630. else
  631. adapter->curr_window = 0;
  632. }
  633. void netxen_load_firmware(struct netxen_adapter *adapter)
  634. {
  635. int i;
  636. u32 data, size = 0;
  637. u32 flashaddr = NETXEN_FLASH_BASE, memaddr = NETXEN_PHANTOM_MEM_BASE;
  638. u64 off;
  639. void __iomem *addr;
  640. size = NETXEN_FIRMWARE_LEN;
  641. writel(1, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  642. for (i = 0; i < size; i++) {
  643. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0) {
  644. DPRINTK(ERR,
  645. "Error in netxen_rom_fast_read(). Will skip"
  646. "loading flash image\n");
  647. return;
  648. }
  649. off = netxen_nic_pci_set_window(adapter, memaddr);
  650. addr = pci_base_offset(adapter, off);
  651. writel(data, addr);
  652. flashaddr += 4;
  653. memaddr += 4;
  654. }
  655. udelay(100);
  656. /* make sure Casper is powered on */
  657. writel(0x3fff,
  658. NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL));
  659. writel(0, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  660. udelay(100);
  661. }
  662. int
  663. netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  664. int len)
  665. {
  666. void __iomem *addr;
  667. if (ADDR_IN_WINDOW1(off)) {
  668. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  669. } else { /* Window 0 */
  670. addr = pci_base_offset(adapter, off);
  671. netxen_nic_pci_change_crbwindow(adapter, 0);
  672. }
  673. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  674. " data %llx len %d\n",
  675. pci_base(adapter, off), off, addr,
  676. *(unsigned long long *)data, len);
  677. if (!addr) {
  678. netxen_nic_pci_change_crbwindow(adapter, 1);
  679. return 1;
  680. }
  681. switch (len) {
  682. case 1:
  683. writeb(*(u8 *) data, addr);
  684. break;
  685. case 2:
  686. writew(*(u16 *) data, addr);
  687. break;
  688. case 4:
  689. writel(*(u32 *) data, addr);
  690. break;
  691. case 8:
  692. writeq(*(u64 *) data, addr);
  693. break;
  694. default:
  695. DPRINTK(INFO,
  696. "writing data %lx to offset %llx, num words=%d\n",
  697. *(unsigned long *)data, off, (len >> 3));
  698. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  699. (len >> 3));
  700. break;
  701. }
  702. if (!ADDR_IN_WINDOW1(off))
  703. netxen_nic_pci_change_crbwindow(adapter, 1);
  704. return 0;
  705. }
  706. int
  707. netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  708. int len)
  709. {
  710. void __iomem *addr;
  711. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  712. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  713. } else { /* Window 0 */
  714. addr = pci_base_offset(adapter, off);
  715. netxen_nic_pci_change_crbwindow(adapter, 0);
  716. }
  717. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  718. pci_base(adapter, off), off, addr);
  719. if (!addr) {
  720. netxen_nic_pci_change_crbwindow(adapter, 1);
  721. return 1;
  722. }
  723. switch (len) {
  724. case 1:
  725. *(u8 *) data = readb(addr);
  726. break;
  727. case 2:
  728. *(u16 *) data = readw(addr);
  729. break;
  730. case 4:
  731. *(u32 *) data = readl(addr);
  732. break;
  733. case 8:
  734. *(u64 *) data = readq(addr);
  735. break;
  736. default:
  737. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  738. (len >> 3));
  739. break;
  740. }
  741. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  742. if (!ADDR_IN_WINDOW1(off))
  743. netxen_nic_pci_change_crbwindow(adapter, 1);
  744. return 0;
  745. }
  746. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  747. { /* Only for window 1 */
  748. void __iomem *addr;
  749. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  750. DPRINTK(INFO, "writing to base %lx offset %llx addr %p data %x\n",
  751. pci_base(adapter, off), off, addr, val);
  752. writel(val, addr);
  753. }
  754. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  755. { /* Only for window 1 */
  756. void __iomem *addr;
  757. int val;
  758. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  759. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  760. pci_base(adapter, off), off, addr);
  761. val = readl(addr);
  762. writel(val, addr);
  763. return val;
  764. }
  765. /* Change the window to 0, write and change back to window 1. */
  766. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  767. {
  768. void __iomem *addr;
  769. netxen_nic_pci_change_crbwindow(adapter, 0);
  770. addr = pci_base_offset(adapter, index);
  771. writel(value, addr);
  772. netxen_nic_pci_change_crbwindow(adapter, 1);
  773. }
  774. /* Change the window to 0, read and change back to window 1. */
  775. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value)
  776. {
  777. void __iomem *addr;
  778. addr = pci_base_offset(adapter, index);
  779. netxen_nic_pci_change_crbwindow(adapter, 0);
  780. *value = readl(addr);
  781. netxen_nic_pci_change_crbwindow(adapter, 1);
  782. }
  783. int netxen_pci_set_window_warning_count = 0;
  784. unsigned long
  785. netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  786. unsigned long long addr)
  787. {
  788. static int ddr_mn_window = -1;
  789. static int qdr_sn_window = -1;
  790. int window;
  791. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  792. /* DDR network side */
  793. addr -= NETXEN_ADDR_DDR_NET;
  794. window = (addr >> 25) & 0x3ff;
  795. if (ddr_mn_window != window) {
  796. ddr_mn_window = window;
  797. writel(window, PCI_OFFSET_SECOND_RANGE(adapter,
  798. NETXEN_PCIX_PH_REG
  799. (PCIX_MN_WINDOW)));
  800. /* MUST make sure window is set before we forge on... */
  801. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  802. NETXEN_PCIX_PH_REG
  803. (PCIX_MN_WINDOW)));
  804. }
  805. addr -= (window * NETXEN_WINDOW_ONE);
  806. addr += NETXEN_PCI_DDR_NET;
  807. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  808. addr -= NETXEN_ADDR_OCM0;
  809. addr += NETXEN_PCI_OCM0;
  810. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  811. addr -= NETXEN_ADDR_OCM1;
  812. addr += NETXEN_PCI_OCM1;
  813. } else
  814. if (ADDR_IN_RANGE
  815. (addr, NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX)) {
  816. /* QDR network side */
  817. addr -= NETXEN_ADDR_QDR_NET;
  818. window = (addr >> 22) & 0x3f;
  819. if (qdr_sn_window != window) {
  820. qdr_sn_window = window;
  821. writel((window << 22),
  822. PCI_OFFSET_SECOND_RANGE(adapter,
  823. NETXEN_PCIX_PH_REG
  824. (PCIX_SN_WINDOW)));
  825. /* MUST make sure window is set before we forge on... */
  826. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  827. NETXEN_PCIX_PH_REG
  828. (PCIX_SN_WINDOW)));
  829. }
  830. addr -= (window * 0x400000);
  831. addr += NETXEN_PCI_QDR_NET;
  832. } else {
  833. /*
  834. * peg gdb frequently accesses memory that doesn't exist,
  835. * this limits the chit chat so debugging isn't slowed down.
  836. */
  837. if ((netxen_pci_set_window_warning_count++ < 8)
  838. || (netxen_pci_set_window_warning_count % 64 == 0))
  839. printk("%s: Warning:netxen_nic_pci_set_window()"
  840. " Unknown address range!\n",
  841. netxen_nic_driver_name);
  842. }
  843. return addr;
  844. }
  845. int
  846. netxen_nic_erase_pxe(struct netxen_adapter *adapter)
  847. {
  848. if (netxen_rom_fast_write(adapter, PXE_START, 0) == -1) {
  849. printk(KERN_ERR "%s: erase pxe failed\n",
  850. netxen_nic_driver_name);
  851. return -1;
  852. }
  853. return 0;
  854. }
  855. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  856. {
  857. int rv = 0;
  858. int addr = BRDCFG_START;
  859. struct netxen_board_info *boardinfo;
  860. int index;
  861. u32 *ptr32;
  862. boardinfo = &adapter->ahw.boardcfg;
  863. ptr32 = (u32 *) boardinfo;
  864. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  865. index++) {
  866. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  867. return -EIO;
  868. }
  869. ptr32++;
  870. addr += sizeof(u32);
  871. }
  872. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  873. printk("%s: ERROR reading %s board config."
  874. " Read %x, expected %x\n", netxen_nic_driver_name,
  875. netxen_nic_driver_name,
  876. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  877. rv = -1;
  878. }
  879. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  880. printk("%s: Unknown board config version."
  881. " Read %x, expected %x\n", netxen_nic_driver_name,
  882. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  883. rv = -1;
  884. }
  885. DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
  886. switch ((netxen_brdtype_t) boardinfo->board_type) {
  887. case NETXEN_BRDTYPE_P2_SB35_4G:
  888. adapter->ahw.board_type = NETXEN_NIC_GBE;
  889. break;
  890. case NETXEN_BRDTYPE_P2_SB31_10G:
  891. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  892. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  893. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  894. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  895. break;
  896. case NETXEN_BRDTYPE_P1_BD:
  897. case NETXEN_BRDTYPE_P1_SB:
  898. case NETXEN_BRDTYPE_P1_SMAX:
  899. case NETXEN_BRDTYPE_P1_SOCK:
  900. adapter->ahw.board_type = NETXEN_NIC_GBE;
  901. break;
  902. default:
  903. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  904. boardinfo->board_type);
  905. break;
  906. }
  907. return rv;
  908. }
  909. /* NIU access sections */
  910. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  911. {
  912. netxen_nic_write_w0(adapter,
  913. NETXEN_NIU_GB_MAX_FRAME_SIZE(
  914. physical_port[adapter->portnum]), new_mtu);
  915. return 0;
  916. }
  917. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  918. {
  919. new_mtu += NETXEN_NIU_HDRSIZE + NETXEN_NIU_TLRSIZE;
  920. if (physical_port[adapter->portnum] == 0)
  921. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  922. new_mtu);
  923. else
  924. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  925. new_mtu);
  926. return 0;
  927. }
  928. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter)
  929. {
  930. netxen_niu_gbe_init_port(adapter, physical_port[adapter->portnum]);
  931. }
  932. void
  933. netxen_crb_writelit_adapter(struct netxen_adapter *adapter, unsigned long off,
  934. int data)
  935. {
  936. void __iomem *addr;
  937. if (ADDR_IN_WINDOW1(off)) {
  938. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  939. } else {
  940. netxen_nic_pci_change_crbwindow(adapter, 0);
  941. addr = pci_base_offset(adapter, off);
  942. writel(data, addr);
  943. netxen_nic_pci_change_crbwindow(adapter, 1);
  944. }
  945. }
  946. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  947. {
  948. __u32 status;
  949. __u32 autoneg;
  950. __u32 mode;
  951. netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
  952. if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
  953. if (adapter->phy_read
  954. && adapter->
  955. phy_read(adapter,
  956. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  957. &status) == 0) {
  958. if (netxen_get_phy_link(status)) {
  959. switch (netxen_get_phy_speed(status)) {
  960. case 0:
  961. adapter->link_speed = SPEED_10;
  962. break;
  963. case 1:
  964. adapter->link_speed = SPEED_100;
  965. break;
  966. case 2:
  967. adapter->link_speed = SPEED_1000;
  968. break;
  969. default:
  970. adapter->link_speed = -1;
  971. break;
  972. }
  973. switch (netxen_get_phy_duplex(status)) {
  974. case 0:
  975. adapter->link_duplex = DUPLEX_HALF;
  976. break;
  977. case 1:
  978. adapter->link_duplex = DUPLEX_FULL;
  979. break;
  980. default:
  981. adapter->link_duplex = -1;
  982. break;
  983. }
  984. if (adapter->phy_read
  985. && adapter->
  986. phy_read(adapter,
  987. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  988. &autoneg) != 0)
  989. adapter->link_autoneg = autoneg;
  990. } else
  991. goto link_down;
  992. } else {
  993. link_down:
  994. adapter->link_speed = -1;
  995. adapter->link_duplex = -1;
  996. }
  997. }
  998. }
  999. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  1000. {
  1001. int valid = 1;
  1002. u32 fw_major = 0;
  1003. u32 fw_minor = 0;
  1004. u32 fw_build = 0;
  1005. char brd_name[NETXEN_MAX_SHORT_NAME];
  1006. struct netxen_new_user_info user_info;
  1007. int i, addr = USER_START;
  1008. __le32 *ptr32;
  1009. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  1010. if (board_info->magic != NETXEN_BDINFO_MAGIC) {
  1011. printk
  1012. ("NetXen Unknown board config, Read 0x%x expected as 0x%x\n",
  1013. board_info->magic, NETXEN_BDINFO_MAGIC);
  1014. valid = 0;
  1015. }
  1016. if (board_info->header_version != NETXEN_BDINFO_VERSION) {
  1017. printk("NetXen Unknown board config version."
  1018. " Read %x, expected %x\n",
  1019. board_info->header_version, NETXEN_BDINFO_VERSION);
  1020. valid = 0;
  1021. }
  1022. if (valid) {
  1023. ptr32 = (u32 *) & user_info;
  1024. for (i = 0;
  1025. i < sizeof(struct netxen_new_user_info) / sizeof(u32);
  1026. i++) {
  1027. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1028. printk("%s: ERROR reading %s board userarea.\n",
  1029. netxen_nic_driver_name,
  1030. netxen_nic_driver_name);
  1031. return;
  1032. }
  1033. ptr32++;
  1034. addr += sizeof(u32);
  1035. }
  1036. get_brd_name_by_type(board_info->board_type, brd_name);
  1037. printk("NetXen %s Board S/N %s Chip id 0x%x\n",
  1038. brd_name, user_info.serial_num, board_info->chip_id);
  1039. printk("NetXen %s Board #%d, Chip id 0x%x\n",
  1040. board_info->board_type == 0x0b ? "XGB" : "GBE",
  1041. board_info->board_num, board_info->chip_id);
  1042. fw_major = readl(NETXEN_CRB_NORMALIZE(adapter,
  1043. NETXEN_FW_VERSION_MAJOR));
  1044. fw_minor = readl(NETXEN_CRB_NORMALIZE(adapter,
  1045. NETXEN_FW_VERSION_MINOR));
  1046. fw_build =
  1047. readl(NETXEN_CRB_NORMALIZE(adapter, NETXEN_FW_VERSION_SUB));
  1048. printk("NetXen Firmware version %d.%d.%d\n", fw_major, fw_minor,
  1049. fw_build);
  1050. }
  1051. if (fw_major != _NETXEN_NIC_LINUX_MAJOR) {
  1052. printk(KERN_ERR "The mismatch in driver version and firmware "
  1053. "version major number\n"
  1054. "Driver version major number = %d \t"
  1055. "Firmware version major number = %d \n",
  1056. _NETXEN_NIC_LINUX_MAJOR, fw_major);
  1057. adapter->driver_mismatch = 1;
  1058. }
  1059. if (fw_minor != _NETXEN_NIC_LINUX_MINOR &&
  1060. fw_minor != (_NETXEN_NIC_LINUX_MINOR + 1)) {
  1061. printk(KERN_ERR "The mismatch in driver version and firmware "
  1062. "version minor number\n"
  1063. "Driver version minor number = %d \t"
  1064. "Firmware version minor number = %d \n",
  1065. _NETXEN_NIC_LINUX_MINOR, fw_minor);
  1066. adapter->driver_mismatch = 1;
  1067. }
  1068. if (adapter->driver_mismatch)
  1069. printk(KERN_INFO "Use the driver with version no %d.%d.xxx\n",
  1070. fw_major, fw_minor);
  1071. }