main.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/mlx4/device.h>
  41. #include <linux/mlx4/doorbell.h>
  42. #include "mlx4.h"
  43. #include "fw.h"
  44. #include "icm.h"
  45. MODULE_AUTHOR("Roland Dreier");
  46. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  47. MODULE_LICENSE("Dual BSD/GPL");
  48. MODULE_VERSION(DRV_VERSION);
  49. #ifdef CONFIG_MLX4_DEBUG
  50. int mlx4_debug_level = 0;
  51. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  52. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  53. #endif /* CONFIG_MLX4_DEBUG */
  54. #ifdef CONFIG_PCI_MSI
  55. static int msi_x;
  56. module_param(msi_x, int, 0444);
  57. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  58. #else /* CONFIG_PCI_MSI */
  59. #define msi_x (0)
  60. #endif /* CONFIG_PCI_MSI */
  61. static const char mlx4_version[] __devinitdata =
  62. DRV_NAME ": Mellanox ConnectX core driver v"
  63. DRV_VERSION " (" DRV_RELDATE ")\n";
  64. static struct mlx4_profile default_profile = {
  65. .num_qp = 1 << 16,
  66. .num_srq = 1 << 16,
  67. .rdmarc_per_qp = 4,
  68. .num_cq = 1 << 16,
  69. .num_mcg = 1 << 13,
  70. .num_mpt = 1 << 17,
  71. .num_mtt = 1 << 20,
  72. };
  73. static int __devinit mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  74. {
  75. int err;
  76. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  77. if (err) {
  78. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  79. return err;
  80. }
  81. if (dev_cap->min_page_sz > PAGE_SIZE) {
  82. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  83. "kernel PAGE_SIZE of %ld, aborting.\n",
  84. dev_cap->min_page_sz, PAGE_SIZE);
  85. return -ENODEV;
  86. }
  87. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  88. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  89. "aborting.\n",
  90. dev_cap->num_ports, MLX4_MAX_PORTS);
  91. return -ENODEV;
  92. }
  93. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  94. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  95. "PCI resource 2 size of 0x%llx, aborting.\n",
  96. dev_cap->uar_size,
  97. (unsigned long long) pci_resource_len(dev->pdev, 2));
  98. return -ENODEV;
  99. }
  100. dev->caps.num_ports = dev_cap->num_ports;
  101. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  102. dev->caps.vl_cap = dev_cap->max_vl;
  103. dev->caps.mtu_cap = dev_cap->max_mtu;
  104. dev->caps.gid_table_len = dev_cap->max_gids;
  105. dev->caps.pkey_table_len = dev_cap->max_pkeys;
  106. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  107. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  108. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  109. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  110. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  111. dev->caps.max_wqes = dev_cap->max_qp_sz;
  112. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  113. dev->caps.reserved_qps = dev_cap->reserved_qps;
  114. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  115. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  116. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  117. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  118. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  119. dev->caps.num_qp_per_mgm = MLX4_QP_PER_MGM;
  120. /*
  121. * Subtract 1 from the limit because we need to allocate a
  122. * spare CQE so the HCA HW can tell the difference between an
  123. * empty CQ and a full CQ.
  124. */
  125. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  126. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  127. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  128. dev->caps.reserved_mtts = dev_cap->reserved_mtts;
  129. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  130. dev->caps.reserved_uars = dev_cap->reserved_uars;
  131. dev->caps.reserved_pds = dev_cap->reserved_pds;
  132. dev->caps.port_width_cap = dev_cap->max_port_width;
  133. dev->caps.mtt_entry_sz = MLX4_MTT_ENTRY_PER_SEG * dev_cap->mtt_entry_sz;
  134. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  135. dev->caps.flags = dev_cap->flags;
  136. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  137. return 0;
  138. }
  139. static int __devinit mlx4_load_fw(struct mlx4_dev *dev)
  140. {
  141. struct mlx4_priv *priv = mlx4_priv(dev);
  142. int err;
  143. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  144. GFP_HIGHUSER | __GFP_NOWARN);
  145. if (!priv->fw.fw_icm) {
  146. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  147. return -ENOMEM;
  148. }
  149. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  150. if (err) {
  151. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  152. goto err_free;
  153. }
  154. err = mlx4_RUN_FW(dev);
  155. if (err) {
  156. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  157. goto err_unmap_fa;
  158. }
  159. return 0;
  160. err_unmap_fa:
  161. mlx4_UNMAP_FA(dev);
  162. err_free:
  163. mlx4_free_icm(dev, priv->fw.fw_icm);
  164. return err;
  165. }
  166. static int __devinit mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  167. int cmpt_entry_sz)
  168. {
  169. struct mlx4_priv *priv = mlx4_priv(dev);
  170. int err;
  171. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  172. cmpt_base +
  173. ((u64) (MLX4_CMPT_TYPE_QP *
  174. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  175. cmpt_entry_sz, dev->caps.num_qps,
  176. dev->caps.reserved_qps, 0);
  177. if (err)
  178. goto err;
  179. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  180. cmpt_base +
  181. ((u64) (MLX4_CMPT_TYPE_SRQ *
  182. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  183. cmpt_entry_sz, dev->caps.num_srqs,
  184. dev->caps.reserved_srqs, 0);
  185. if (err)
  186. goto err_qp;
  187. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  188. cmpt_base +
  189. ((u64) (MLX4_CMPT_TYPE_CQ *
  190. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  191. cmpt_entry_sz, dev->caps.num_cqs,
  192. dev->caps.reserved_cqs, 0);
  193. if (err)
  194. goto err_srq;
  195. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  196. cmpt_base +
  197. ((u64) (MLX4_CMPT_TYPE_EQ *
  198. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  199. cmpt_entry_sz,
  200. roundup_pow_of_two(MLX4_NUM_EQ +
  201. dev->caps.reserved_eqs),
  202. MLX4_NUM_EQ + dev->caps.reserved_eqs, 0);
  203. if (err)
  204. goto err_cq;
  205. return 0;
  206. err_cq:
  207. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  208. err_srq:
  209. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  210. err_qp:
  211. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  212. err:
  213. return err;
  214. }
  215. static int __devinit mlx4_init_icm(struct mlx4_dev *dev,
  216. struct mlx4_dev_cap *dev_cap,
  217. struct mlx4_init_hca_param *init_hca,
  218. u64 icm_size)
  219. {
  220. struct mlx4_priv *priv = mlx4_priv(dev);
  221. u64 aux_pages;
  222. int err;
  223. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  224. if (err) {
  225. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  226. return err;
  227. }
  228. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  229. (unsigned long long) icm_size >> 10,
  230. (unsigned long long) aux_pages << 2);
  231. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  232. GFP_HIGHUSER | __GFP_NOWARN);
  233. if (!priv->fw.aux_icm) {
  234. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  235. return -ENOMEM;
  236. }
  237. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  238. if (err) {
  239. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  240. goto err_free_aux;
  241. }
  242. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  243. if (err) {
  244. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  245. goto err_unmap_aux;
  246. }
  247. err = mlx4_map_eq_icm(dev, init_hca->eqc_base);
  248. if (err) {
  249. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  250. goto err_unmap_cmpt;
  251. }
  252. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  253. init_hca->mtt_base,
  254. dev->caps.mtt_entry_sz,
  255. dev->caps.num_mtt_segs,
  256. dev->caps.reserved_mtts, 1);
  257. if (err) {
  258. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  259. goto err_unmap_eq;
  260. }
  261. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  262. init_hca->dmpt_base,
  263. dev_cap->dmpt_entry_sz,
  264. dev->caps.num_mpts,
  265. dev->caps.reserved_mrws, 1);
  266. if (err) {
  267. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  268. goto err_unmap_mtt;
  269. }
  270. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  271. init_hca->qpc_base,
  272. dev_cap->qpc_entry_sz,
  273. dev->caps.num_qps,
  274. dev->caps.reserved_qps, 0);
  275. if (err) {
  276. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  277. goto err_unmap_dmpt;
  278. }
  279. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  280. init_hca->auxc_base,
  281. dev_cap->aux_entry_sz,
  282. dev->caps.num_qps,
  283. dev->caps.reserved_qps, 0);
  284. if (err) {
  285. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  286. goto err_unmap_qp;
  287. }
  288. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  289. init_hca->altc_base,
  290. dev_cap->altc_entry_sz,
  291. dev->caps.num_qps,
  292. dev->caps.reserved_qps, 0);
  293. if (err) {
  294. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  295. goto err_unmap_auxc;
  296. }
  297. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  298. init_hca->rdmarc_base,
  299. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  300. dev->caps.num_qps,
  301. dev->caps.reserved_qps, 0);
  302. if (err) {
  303. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  304. goto err_unmap_altc;
  305. }
  306. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  307. init_hca->cqc_base,
  308. dev_cap->cqc_entry_sz,
  309. dev->caps.num_cqs,
  310. dev->caps.reserved_cqs, 0);
  311. if (err) {
  312. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  313. goto err_unmap_rdmarc;
  314. }
  315. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  316. init_hca->srqc_base,
  317. dev_cap->srq_entry_sz,
  318. dev->caps.num_srqs,
  319. dev->caps.reserved_srqs, 0);
  320. if (err) {
  321. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  322. goto err_unmap_cq;
  323. }
  324. /*
  325. * It's not strictly required, but for simplicity just map the
  326. * whole multicast group table now. The table isn't very big
  327. * and it's a lot easier than trying to track ref counts.
  328. */
  329. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  330. init_hca->mc_base, MLX4_MGM_ENTRY_SIZE,
  331. dev->caps.num_mgms + dev->caps.num_amgms,
  332. dev->caps.num_mgms + dev->caps.num_amgms,
  333. 0);
  334. if (err) {
  335. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  336. goto err_unmap_srq;
  337. }
  338. return 0;
  339. err_unmap_srq:
  340. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  341. err_unmap_cq:
  342. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  343. err_unmap_rdmarc:
  344. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  345. err_unmap_altc:
  346. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  347. err_unmap_auxc:
  348. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  349. err_unmap_qp:
  350. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  351. err_unmap_dmpt:
  352. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  353. err_unmap_mtt:
  354. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  355. err_unmap_eq:
  356. mlx4_unmap_eq_icm(dev);
  357. err_unmap_cmpt:
  358. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  359. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  360. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  361. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  362. err_unmap_aux:
  363. mlx4_UNMAP_ICM_AUX(dev);
  364. err_free_aux:
  365. mlx4_free_icm(dev, priv->fw.aux_icm);
  366. return err;
  367. }
  368. static void mlx4_free_icms(struct mlx4_dev *dev)
  369. {
  370. struct mlx4_priv *priv = mlx4_priv(dev);
  371. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  372. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  373. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  374. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  375. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  376. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  377. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  378. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  379. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  380. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  381. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  382. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  383. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  384. mlx4_unmap_eq_icm(dev);
  385. mlx4_UNMAP_ICM_AUX(dev);
  386. mlx4_free_icm(dev, priv->fw.aux_icm);
  387. }
  388. static void mlx4_close_hca(struct mlx4_dev *dev)
  389. {
  390. mlx4_CLOSE_HCA(dev, 0);
  391. mlx4_free_icms(dev);
  392. mlx4_UNMAP_FA(dev);
  393. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm);
  394. }
  395. static int __devinit mlx4_init_hca(struct mlx4_dev *dev)
  396. {
  397. struct mlx4_priv *priv = mlx4_priv(dev);
  398. struct mlx4_adapter adapter;
  399. struct mlx4_dev_cap dev_cap;
  400. struct mlx4_profile profile;
  401. struct mlx4_init_hca_param init_hca;
  402. u64 icm_size;
  403. int err;
  404. err = mlx4_QUERY_FW(dev);
  405. if (err) {
  406. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  407. return err;
  408. }
  409. err = mlx4_load_fw(dev);
  410. if (err) {
  411. mlx4_err(dev, "Failed to start FW, aborting.\n");
  412. return err;
  413. }
  414. err = mlx4_dev_cap(dev, &dev_cap);
  415. if (err) {
  416. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  417. goto err_stop_fw;
  418. }
  419. profile = default_profile;
  420. icm_size = mlx4_make_profile(dev, &profile, &dev_cap, &init_hca);
  421. if ((long long) icm_size < 0) {
  422. err = icm_size;
  423. goto err_stop_fw;
  424. }
  425. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  426. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  427. if (err)
  428. goto err_stop_fw;
  429. err = mlx4_INIT_HCA(dev, &init_hca);
  430. if (err) {
  431. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  432. goto err_free_icm;
  433. }
  434. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  435. if (err) {
  436. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  437. goto err_close;
  438. }
  439. priv->eq_table.inta_pin = adapter.inta_pin;
  440. priv->rev_id = adapter.revision_id;
  441. memcpy(priv->board_id, adapter.board_id, sizeof priv->board_id);
  442. return 0;
  443. err_close:
  444. mlx4_close_hca(dev);
  445. err_free_icm:
  446. mlx4_free_icms(dev);
  447. err_stop_fw:
  448. mlx4_UNMAP_FA(dev);
  449. mlx4_free_icm(dev, priv->fw.fw_icm);
  450. return err;
  451. }
  452. static int __devinit mlx4_setup_hca(struct mlx4_dev *dev)
  453. {
  454. struct mlx4_priv *priv = mlx4_priv(dev);
  455. int err;
  456. err = mlx4_init_uar_table(dev);
  457. if (err) {
  458. mlx4_err(dev, "Failed to initialize "
  459. "user access region table, aborting.\n");
  460. return err;
  461. }
  462. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  463. if (err) {
  464. mlx4_err(dev, "Failed to allocate driver access region, "
  465. "aborting.\n");
  466. goto err_uar_table_free;
  467. }
  468. priv->kar = ioremap(priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  469. if (!priv->kar) {
  470. mlx4_err(dev, "Couldn't map kernel access region, "
  471. "aborting.\n");
  472. err = -ENOMEM;
  473. goto err_uar_free;
  474. }
  475. err = mlx4_init_pd_table(dev);
  476. if (err) {
  477. mlx4_err(dev, "Failed to initialize "
  478. "protection domain table, aborting.\n");
  479. goto err_kar_unmap;
  480. }
  481. err = mlx4_init_mr_table(dev);
  482. if (err) {
  483. mlx4_err(dev, "Failed to initialize "
  484. "memory region table, aborting.\n");
  485. goto err_pd_table_free;
  486. }
  487. mlx4_map_catas_buf(dev);
  488. err = mlx4_init_eq_table(dev);
  489. if (err) {
  490. mlx4_err(dev, "Failed to initialize "
  491. "event queue table, aborting.\n");
  492. goto err_catas_buf;
  493. }
  494. err = mlx4_cmd_use_events(dev);
  495. if (err) {
  496. mlx4_err(dev, "Failed to switch to event-driven "
  497. "firmware commands, aborting.\n");
  498. goto err_eq_table_free;
  499. }
  500. err = mlx4_NOP(dev);
  501. if (err) {
  502. mlx4_err(dev, "NOP command failed to generate interrupt "
  503. "(IRQ %d), aborting.\n",
  504. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  505. if (dev->flags & MLX4_FLAG_MSI_X)
  506. mlx4_err(dev, "Try again with MSI-X disabled.\n");
  507. else
  508. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  509. goto err_cmd_poll;
  510. }
  511. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  512. err = mlx4_init_cq_table(dev);
  513. if (err) {
  514. mlx4_err(dev, "Failed to initialize "
  515. "completion queue table, aborting.\n");
  516. goto err_cmd_poll;
  517. }
  518. err = mlx4_init_srq_table(dev);
  519. if (err) {
  520. mlx4_err(dev, "Failed to initialize "
  521. "shared receive queue table, aborting.\n");
  522. goto err_cq_table_free;
  523. }
  524. err = mlx4_init_qp_table(dev);
  525. if (err) {
  526. mlx4_err(dev, "Failed to initialize "
  527. "queue pair table, aborting.\n");
  528. goto err_srq_table_free;
  529. }
  530. err = mlx4_init_mcg_table(dev);
  531. if (err) {
  532. mlx4_err(dev, "Failed to initialize "
  533. "multicast group table, aborting.\n");
  534. goto err_qp_table_free;
  535. }
  536. return 0;
  537. err_qp_table_free:
  538. mlx4_cleanup_qp_table(dev);
  539. err_srq_table_free:
  540. mlx4_cleanup_srq_table(dev);
  541. err_cq_table_free:
  542. mlx4_cleanup_cq_table(dev);
  543. err_cmd_poll:
  544. mlx4_cmd_use_polling(dev);
  545. err_eq_table_free:
  546. mlx4_cleanup_eq_table(dev);
  547. err_catas_buf:
  548. mlx4_unmap_catas_buf(dev);
  549. mlx4_cleanup_mr_table(dev);
  550. err_pd_table_free:
  551. mlx4_cleanup_pd_table(dev);
  552. err_kar_unmap:
  553. iounmap(priv->kar);
  554. err_uar_free:
  555. mlx4_uar_free(dev, &priv->driver_uar);
  556. err_uar_table_free:
  557. mlx4_cleanup_uar_table(dev);
  558. return err;
  559. }
  560. static void __devinit mlx4_enable_msi_x(struct mlx4_dev *dev)
  561. {
  562. struct mlx4_priv *priv = mlx4_priv(dev);
  563. struct msix_entry entries[MLX4_NUM_EQ];
  564. int err;
  565. int i;
  566. if (msi_x) {
  567. for (i = 0; i < MLX4_NUM_EQ; ++i)
  568. entries[i].entry = i;
  569. err = pci_enable_msix(dev->pdev, entries, ARRAY_SIZE(entries));
  570. if (err) {
  571. if (err > 0)
  572. mlx4_info(dev, "Only %d MSI-X vectors available, "
  573. "not using MSI-X\n", err);
  574. goto no_msi;
  575. }
  576. for (i = 0; i < MLX4_NUM_EQ; ++i)
  577. priv->eq_table.eq[i].irq = entries[i].vector;
  578. dev->flags |= MLX4_FLAG_MSI_X;
  579. return;
  580. }
  581. no_msi:
  582. for (i = 0; i < MLX4_NUM_EQ; ++i)
  583. priv->eq_table.eq[i].irq = dev->pdev->irq;
  584. }
  585. static int __devinit mlx4_init_one(struct pci_dev *pdev,
  586. const struct pci_device_id *id)
  587. {
  588. static int mlx4_version_printed;
  589. struct mlx4_priv *priv;
  590. struct mlx4_dev *dev;
  591. int err;
  592. if (!mlx4_version_printed) {
  593. printk(KERN_INFO "%s", mlx4_version);
  594. ++mlx4_version_printed;
  595. }
  596. printk(KERN_INFO PFX "Initializing %s\n",
  597. pci_name(pdev));
  598. err = pci_enable_device(pdev);
  599. if (err) {
  600. dev_err(&pdev->dev, "Cannot enable PCI device, "
  601. "aborting.\n");
  602. return err;
  603. }
  604. /*
  605. * Check for BARs. We expect 0: 1MB, 2: 8MB, 4: DDR (may not
  606. * be present)
  607. */
  608. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  609. pci_resource_len(pdev, 0) != 1 << 20) {
  610. dev_err(&pdev->dev, "Missing DCS, aborting.\n");
  611. err = -ENODEV;
  612. goto err_disable_pdev;
  613. }
  614. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  615. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  616. err = -ENODEV;
  617. goto err_disable_pdev;
  618. }
  619. err = pci_request_region(pdev, 0, DRV_NAME);
  620. if (err) {
  621. dev_err(&pdev->dev, "Cannot request control region, aborting.\n");
  622. goto err_disable_pdev;
  623. }
  624. err = pci_request_region(pdev, 2, DRV_NAME);
  625. if (err) {
  626. dev_err(&pdev->dev, "Cannot request UAR region, aborting.\n");
  627. goto err_release_bar0;
  628. }
  629. pci_set_master(pdev);
  630. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  631. if (err) {
  632. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  633. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  634. if (err) {
  635. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  636. goto err_release_bar2;
  637. }
  638. }
  639. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  640. if (err) {
  641. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  642. "consistent PCI DMA mask.\n");
  643. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  644. if (err) {
  645. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  646. "aborting.\n");
  647. goto err_release_bar2;
  648. }
  649. }
  650. priv = kzalloc(sizeof *priv, GFP_KERNEL);
  651. if (!priv) {
  652. dev_err(&pdev->dev, "Device struct alloc failed, "
  653. "aborting.\n");
  654. err = -ENOMEM;
  655. goto err_release_bar2;
  656. }
  657. dev = &priv->dev;
  658. dev->pdev = pdev;
  659. /*
  660. * Now reset the HCA before we touch the PCI capabilities or
  661. * attempt a firmware command, since a boot ROM may have left
  662. * the HCA in an undefined state.
  663. */
  664. err = mlx4_reset(dev);
  665. if (err) {
  666. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  667. goto err_free_dev;
  668. }
  669. mlx4_enable_msi_x(dev);
  670. if (mlx4_cmd_init(dev)) {
  671. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  672. goto err_free_dev;
  673. }
  674. err = mlx4_init_hca(dev);
  675. if (err)
  676. goto err_cmd;
  677. err = mlx4_setup_hca(dev);
  678. if (err)
  679. goto err_close;
  680. err = mlx4_register_device(dev);
  681. if (err)
  682. goto err_cleanup;
  683. pci_set_drvdata(pdev, dev);
  684. return 0;
  685. err_cleanup:
  686. mlx4_cleanup_mcg_table(dev);
  687. mlx4_cleanup_qp_table(dev);
  688. mlx4_cleanup_srq_table(dev);
  689. mlx4_cleanup_cq_table(dev);
  690. mlx4_cmd_use_polling(dev);
  691. mlx4_cleanup_eq_table(dev);
  692. mlx4_unmap_catas_buf(dev);
  693. mlx4_cleanup_mr_table(dev);
  694. mlx4_cleanup_pd_table(dev);
  695. mlx4_cleanup_uar_table(dev);
  696. err_close:
  697. mlx4_close_hca(dev);
  698. err_cmd:
  699. mlx4_cmd_cleanup(dev);
  700. err_free_dev:
  701. if (dev->flags & MLX4_FLAG_MSI_X)
  702. pci_disable_msix(pdev);
  703. kfree(priv);
  704. err_release_bar2:
  705. pci_release_region(pdev, 2);
  706. err_release_bar0:
  707. pci_release_region(pdev, 0);
  708. err_disable_pdev:
  709. pci_disable_device(pdev);
  710. pci_set_drvdata(pdev, NULL);
  711. return err;
  712. }
  713. static void __devexit mlx4_remove_one(struct pci_dev *pdev)
  714. {
  715. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  716. struct mlx4_priv *priv = mlx4_priv(dev);
  717. int p;
  718. if (dev) {
  719. mlx4_unregister_device(dev);
  720. for (p = 1; p <= dev->caps.num_ports; ++p)
  721. mlx4_CLOSE_PORT(dev, p);
  722. mlx4_cleanup_mcg_table(dev);
  723. mlx4_cleanup_qp_table(dev);
  724. mlx4_cleanup_srq_table(dev);
  725. mlx4_cleanup_cq_table(dev);
  726. mlx4_cmd_use_polling(dev);
  727. mlx4_cleanup_eq_table(dev);
  728. mlx4_unmap_catas_buf(dev);
  729. mlx4_cleanup_mr_table(dev);
  730. mlx4_cleanup_pd_table(dev);
  731. iounmap(priv->kar);
  732. mlx4_uar_free(dev, &priv->driver_uar);
  733. mlx4_cleanup_uar_table(dev);
  734. mlx4_close_hca(dev);
  735. mlx4_cmd_cleanup(dev);
  736. if (dev->flags & MLX4_FLAG_MSI_X)
  737. pci_disable_msix(pdev);
  738. kfree(priv);
  739. pci_release_region(pdev, 2);
  740. pci_release_region(pdev, 0);
  741. pci_disable_device(pdev);
  742. pci_set_drvdata(pdev, NULL);
  743. }
  744. }
  745. static struct pci_device_id mlx4_pci_table[] = {
  746. { PCI_VDEVICE(MELLANOX, 0x6340) }, /* MT25408 "Hermon" SDR */
  747. { PCI_VDEVICE(MELLANOX, 0x634a) }, /* MT25408 "Hermon" DDR */
  748. { PCI_VDEVICE(MELLANOX, 0x6354) }, /* MT25408 "Hermon" QDR */
  749. { 0, }
  750. };
  751. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  752. static struct pci_driver mlx4_driver = {
  753. .name = DRV_NAME,
  754. .id_table = mlx4_pci_table,
  755. .probe = mlx4_init_one,
  756. .remove = __devexit_p(mlx4_remove_one)
  757. };
  758. static int __init mlx4_init(void)
  759. {
  760. int ret;
  761. ret = pci_register_driver(&mlx4_driver);
  762. return ret < 0 ? ret : 0;
  763. }
  764. static void __exit mlx4_cleanup(void)
  765. {
  766. pci_unregister_driver(&mlx4_driver);
  767. }
  768. module_init(mlx4_init);
  769. module_exit(mlx4_cleanup);