ehea_qmr.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /*
  2. * linux/drivers/net/ehea/ehea_qmr.h
  3. *
  4. * eHEA ethernet device driver for IBM eServer System p
  5. *
  6. * (C) Copyright IBM Corp. 2006
  7. *
  8. * Authors:
  9. * Christoph Raisch <raisch@de.ibm.com>
  10. * Jan-Bernd Themann <themann@de.ibm.com>
  11. * Thomas Klein <tklein@de.ibm.com>
  12. *
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2, or (at your option)
  17. * any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  27. */
  28. #ifndef __EHEA_QMR_H__
  29. #define __EHEA_QMR_H__
  30. #include "ehea.h"
  31. #include "ehea_hw.h"
  32. /*
  33. * page size of ehea hardware queues
  34. */
  35. #define EHEA_PAGESHIFT 12
  36. #define EHEA_PAGESIZE 4096UL
  37. /* Some abbreviations used here:
  38. *
  39. * WQE - Work Queue Entry
  40. * SWQE - Send Work Queue Entry
  41. * RWQE - Receive Work Queue Entry
  42. * CQE - Completion Queue Entry
  43. * EQE - Event Queue Entry
  44. * MR - Memory Region
  45. */
  46. /* Use of WR_ID field for EHEA */
  47. #define EHEA_WR_ID_COUNT EHEA_BMASK_IBM(0, 19)
  48. #define EHEA_WR_ID_TYPE EHEA_BMASK_IBM(20, 23)
  49. #define EHEA_SWQE2_TYPE 0x1
  50. #define EHEA_SWQE3_TYPE 0x2
  51. #define EHEA_RWQE2_TYPE 0x3
  52. #define EHEA_RWQE3_TYPE 0x4
  53. #define EHEA_WR_ID_INDEX EHEA_BMASK_IBM(24, 47)
  54. #define EHEA_WR_ID_REFILL EHEA_BMASK_IBM(48, 63)
  55. struct ehea_vsgentry {
  56. u64 vaddr;
  57. u32 l_key;
  58. u32 len;
  59. };
  60. /* maximum number of sg entries allowed in a WQE */
  61. #define EHEA_MAX_WQE_SG_ENTRIES 252
  62. #define SWQE2_MAX_IMM (0xD0 - 0x30)
  63. #define SWQE3_MAX_IMM 224
  64. /* tx control flags for swqe */
  65. #define EHEA_SWQE_CRC 0x8000
  66. #define EHEA_SWQE_IP_CHECKSUM 0x4000
  67. #define EHEA_SWQE_TCP_CHECKSUM 0x2000
  68. #define EHEA_SWQE_TSO 0x1000
  69. #define EHEA_SWQE_SIGNALLED_COMPLETION 0x0800
  70. #define EHEA_SWQE_VLAN_INSERT 0x0400
  71. #define EHEA_SWQE_IMM_DATA_PRESENT 0x0200
  72. #define EHEA_SWQE_DESCRIPTORS_PRESENT 0x0100
  73. #define EHEA_SWQE_WRAP_CTL_REC 0x0080
  74. #define EHEA_SWQE_WRAP_CTL_FORCE 0x0040
  75. #define EHEA_SWQE_BIND 0x0020
  76. #define EHEA_SWQE_PURGE 0x0010
  77. /* sizeof(struct ehea_swqe) less the union */
  78. #define SWQE_HEADER_SIZE 32
  79. struct ehea_swqe {
  80. u64 wr_id;
  81. u16 tx_control;
  82. u16 vlan_tag;
  83. u8 reserved1;
  84. u8 ip_start;
  85. u8 ip_end;
  86. u8 immediate_data_length;
  87. u8 tcp_offset;
  88. u8 reserved2;
  89. u16 tcp_end;
  90. u8 wrap_tag;
  91. u8 descriptors; /* number of valid descriptors in WQE */
  92. u16 reserved3;
  93. u16 reserved4;
  94. u16 mss;
  95. u32 reserved5;
  96. union {
  97. /* Send WQE Format 1 */
  98. struct {
  99. struct ehea_vsgentry sg_list[EHEA_MAX_WQE_SG_ENTRIES];
  100. } no_immediate_data;
  101. /* Send WQE Format 2 */
  102. struct {
  103. struct ehea_vsgentry sg_entry;
  104. /* 0x30 */
  105. u8 immediate_data[SWQE2_MAX_IMM];
  106. /* 0xd0 */
  107. struct ehea_vsgentry sg_list[EHEA_MAX_WQE_SG_ENTRIES-1];
  108. } immdata_desc __attribute__ ((packed));
  109. /* Send WQE Format 3 */
  110. struct {
  111. u8 immediate_data[SWQE3_MAX_IMM];
  112. } immdata_nodesc;
  113. } u;
  114. };
  115. struct ehea_rwqe {
  116. u64 wr_id; /* work request ID */
  117. u8 reserved1[5];
  118. u8 data_segments;
  119. u16 reserved2;
  120. u64 reserved3;
  121. u64 reserved4;
  122. struct ehea_vsgentry sg_list[EHEA_MAX_WQE_SG_ENTRIES];
  123. };
  124. #define EHEA_CQE_VLAN_TAG_XTRACT 0x0400
  125. #define EHEA_CQE_TYPE_RQ 0x60
  126. #define EHEA_CQE_STAT_ERR_MASK 0x721F
  127. #define EHEA_CQE_STAT_FAT_ERR_MASK 0x1F
  128. #define EHEA_CQE_STAT_ERR_TCP 0x4000
  129. #define EHEA_CQE_STAT_ERR_IP 0x2000
  130. #define EHEA_CQE_STAT_ERR_CRC 0x1000
  131. struct ehea_cqe {
  132. u64 wr_id; /* work request ID from WQE */
  133. u8 type;
  134. u8 valid;
  135. u16 status;
  136. u16 reserved1;
  137. u16 num_bytes_transfered;
  138. u16 vlan_tag;
  139. u16 inet_checksum_value;
  140. u8 reserved2;
  141. u8 header_length;
  142. u16 reserved3;
  143. u16 page_offset;
  144. u16 wqe_count;
  145. u32 qp_token;
  146. u32 timestamp;
  147. u32 reserved4;
  148. u64 reserved5[3];
  149. };
  150. #define EHEA_EQE_VALID EHEA_BMASK_IBM(0, 0)
  151. #define EHEA_EQE_IS_CQE EHEA_BMASK_IBM(1, 1)
  152. #define EHEA_EQE_IDENTIFIER EHEA_BMASK_IBM(2, 7)
  153. #define EHEA_EQE_QP_CQ_NUMBER EHEA_BMASK_IBM(8, 31)
  154. #define EHEA_EQE_QP_TOKEN EHEA_BMASK_IBM(32, 63)
  155. #define EHEA_EQE_CQ_TOKEN EHEA_BMASK_IBM(32, 63)
  156. #define EHEA_EQE_KEY EHEA_BMASK_IBM(32, 63)
  157. #define EHEA_EQE_PORT_NUMBER EHEA_BMASK_IBM(56, 63)
  158. #define EHEA_EQE_EQ_NUMBER EHEA_BMASK_IBM(48, 63)
  159. #define EHEA_EQE_SM_ID EHEA_BMASK_IBM(48, 63)
  160. #define EHEA_EQE_SM_MECH_NUMBER EHEA_BMASK_IBM(48, 55)
  161. #define EHEA_EQE_SM_PORT_NUMBER EHEA_BMASK_IBM(56, 63)
  162. struct ehea_eqe {
  163. u64 entry;
  164. };
  165. #define ERROR_DATA_LENGTH EHEA_BMASK_IBM(52,63)
  166. #define ERROR_DATA_TYPE EHEA_BMASK_IBM(0,7)
  167. static inline void *hw_qeit_calc(struct hw_queue *queue, u64 q_offset)
  168. {
  169. struct ehea_page *current_page;
  170. if (q_offset >= queue->queue_length)
  171. q_offset -= queue->queue_length;
  172. current_page = (queue->queue_pages)[q_offset >> EHEA_PAGESHIFT];
  173. return &current_page->entries[q_offset & (EHEA_PAGESIZE - 1)];
  174. }
  175. static inline void *hw_qeit_get(struct hw_queue *queue)
  176. {
  177. return hw_qeit_calc(queue, queue->current_q_offset);
  178. }
  179. static inline void hw_qeit_inc(struct hw_queue *queue)
  180. {
  181. queue->current_q_offset += queue->qe_size;
  182. if (queue->current_q_offset >= queue->queue_length) {
  183. queue->current_q_offset = 0;
  184. /* toggle the valid flag */
  185. queue->toggle_state = (~queue->toggle_state) & 1;
  186. }
  187. }
  188. static inline void *hw_qeit_get_inc(struct hw_queue *queue)
  189. {
  190. void *retvalue = hw_qeit_get(queue);
  191. hw_qeit_inc(queue);
  192. return retvalue;
  193. }
  194. static inline void *hw_qeit_get_inc_valid(struct hw_queue *queue)
  195. {
  196. struct ehea_cqe *retvalue = hw_qeit_get(queue);
  197. u8 valid = retvalue->valid;
  198. void *pref;
  199. if ((valid >> 7) == (queue->toggle_state & 1)) {
  200. /* this is a good one */
  201. hw_qeit_inc(queue);
  202. pref = hw_qeit_calc(queue, queue->current_q_offset);
  203. prefetch(pref);
  204. prefetch(pref + 128);
  205. } else
  206. retvalue = NULL;
  207. return retvalue;
  208. }
  209. static inline void *hw_qeit_get_valid(struct hw_queue *queue)
  210. {
  211. struct ehea_cqe *retvalue = hw_qeit_get(queue);
  212. void *pref;
  213. u8 valid;
  214. pref = hw_qeit_calc(queue, queue->current_q_offset);
  215. prefetch(pref);
  216. prefetch(pref + 128);
  217. prefetch(pref + 256);
  218. valid = retvalue->valid;
  219. if (!((valid >> 7) == (queue->toggle_state & 1)))
  220. retvalue = NULL;
  221. return retvalue;
  222. }
  223. static inline void *hw_qeit_reset(struct hw_queue *queue)
  224. {
  225. queue->current_q_offset = 0;
  226. return hw_qeit_get(queue);
  227. }
  228. static inline void *hw_qeit_eq_get_inc(struct hw_queue *queue)
  229. {
  230. u64 last_entry_in_q = queue->queue_length - queue->qe_size;
  231. void *retvalue;
  232. retvalue = hw_qeit_get(queue);
  233. queue->current_q_offset += queue->qe_size;
  234. if (queue->current_q_offset > last_entry_in_q) {
  235. queue->current_q_offset = 0;
  236. queue->toggle_state = (~queue->toggle_state) & 1;
  237. }
  238. return retvalue;
  239. }
  240. static inline void *hw_eqit_eq_get_inc_valid(struct hw_queue *queue)
  241. {
  242. void *retvalue = hw_qeit_get(queue);
  243. u32 qe = *(u8*)retvalue;
  244. if ((qe >> 7) == (queue->toggle_state & 1))
  245. hw_qeit_eq_get_inc(queue);
  246. else
  247. retvalue = NULL;
  248. return retvalue;
  249. }
  250. static inline struct ehea_rwqe *ehea_get_next_rwqe(struct ehea_qp *qp,
  251. int rq_nr)
  252. {
  253. struct hw_queue *queue;
  254. if (rq_nr == 1)
  255. queue = &qp->hw_rqueue1;
  256. else if (rq_nr == 2)
  257. queue = &qp->hw_rqueue2;
  258. else
  259. queue = &qp->hw_rqueue3;
  260. return hw_qeit_get_inc(queue);
  261. }
  262. static inline struct ehea_swqe *ehea_get_swqe(struct ehea_qp *my_qp,
  263. int *wqe_index)
  264. {
  265. struct hw_queue *queue = &my_qp->hw_squeue;
  266. struct ehea_swqe *wqe_p;
  267. *wqe_index = (queue->current_q_offset) >> (7 + EHEA_SG_SQ);
  268. wqe_p = hw_qeit_get_inc(&my_qp->hw_squeue);
  269. return wqe_p;
  270. }
  271. static inline void ehea_post_swqe(struct ehea_qp *my_qp, struct ehea_swqe *swqe)
  272. {
  273. iosync();
  274. ehea_update_sqa(my_qp, 1);
  275. }
  276. static inline struct ehea_cqe *ehea_poll_rq1(struct ehea_qp *qp, int *wqe_index)
  277. {
  278. struct hw_queue *queue = &qp->hw_rqueue1;
  279. *wqe_index = (queue->current_q_offset) >> (7 + EHEA_SG_RQ1);
  280. return hw_qeit_get_valid(queue);
  281. }
  282. static inline void ehea_inc_cq(struct ehea_cq *cq)
  283. {
  284. hw_qeit_inc(&cq->hw_queue);
  285. }
  286. static inline void ehea_inc_rq1(struct ehea_qp *qp)
  287. {
  288. hw_qeit_inc(&qp->hw_rqueue1);
  289. }
  290. static inline struct ehea_cqe *ehea_poll_cq(struct ehea_cq *my_cq)
  291. {
  292. return hw_qeit_get_valid(&my_cq->hw_queue);
  293. }
  294. #define EHEA_CQ_REGISTER_ORIG 0
  295. #define EHEA_EQ_REGISTER_ORIG 0
  296. enum ehea_eq_type {
  297. EHEA_EQ = 0, /* event queue */
  298. EHEA_NEQ /* notification event queue */
  299. };
  300. struct ehea_eq *ehea_create_eq(struct ehea_adapter *adapter,
  301. enum ehea_eq_type type,
  302. const u32 length, const u8 eqe_gen);
  303. int ehea_destroy_eq(struct ehea_eq *eq);
  304. struct ehea_eqe *ehea_poll_eq(struct ehea_eq *eq);
  305. struct ehea_cq *ehea_create_cq(struct ehea_adapter *adapter, int cqe,
  306. u64 eq_handle, u32 cq_token);
  307. int ehea_destroy_cq(struct ehea_cq *cq);
  308. struct ehea_qp *ehea_create_qp(struct ehea_adapter * adapter, u32 pd,
  309. struct ehea_qp_init_attr *init_attr);
  310. int ehea_destroy_qp(struct ehea_qp *qp);
  311. int ehea_reg_kernel_mr(struct ehea_adapter *adapter, struct ehea_mr *mr);
  312. int ehea_gen_smr(struct ehea_adapter *adapter, struct ehea_mr *old_mr,
  313. struct ehea_mr *shared_mr);
  314. int ehea_rem_mr(struct ehea_mr *mr);
  315. void ehea_error_data(struct ehea_adapter *adapter, u64 res_handle);
  316. #endif /* __EHEA_QMR_H__ */