t3_hw.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398
  1. /*
  2. * Copyright (c) 2003-2007 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include "common.h"
  33. #include "regs.h"
  34. #include "sge_defs.h"
  35. #include "firmware_exports.h"
  36. /**
  37. * t3_wait_op_done_val - wait until an operation is completed
  38. * @adapter: the adapter performing the operation
  39. * @reg: the register to check for completion
  40. * @mask: a single-bit field within @reg that indicates completion
  41. * @polarity: the value of the field when the operation is completed
  42. * @attempts: number of check iterations
  43. * @delay: delay in usecs between iterations
  44. * @valp: where to store the value of the register at completion time
  45. *
  46. * Wait until an operation is completed by checking a bit in a register
  47. * up to @attempts times. If @valp is not NULL the value of the register
  48. * at the time it indicated completion is stored there. Returns 0 if the
  49. * operation completes and -EAGAIN otherwise.
  50. */
  51. int t3_wait_op_done_val(struct adapter *adapter, int reg, u32 mask,
  52. int polarity, int attempts, int delay, u32 *valp)
  53. {
  54. while (1) {
  55. u32 val = t3_read_reg(adapter, reg);
  56. if (!!(val & mask) == polarity) {
  57. if (valp)
  58. *valp = val;
  59. return 0;
  60. }
  61. if (--attempts == 0)
  62. return -EAGAIN;
  63. if (delay)
  64. udelay(delay);
  65. }
  66. }
  67. /**
  68. * t3_write_regs - write a bunch of registers
  69. * @adapter: the adapter to program
  70. * @p: an array of register address/register value pairs
  71. * @n: the number of address/value pairs
  72. * @offset: register address offset
  73. *
  74. * Takes an array of register address/register value pairs and writes each
  75. * value to the corresponding register. Register addresses are adjusted
  76. * by the supplied offset.
  77. */
  78. void t3_write_regs(struct adapter *adapter, const struct addr_val_pair *p,
  79. int n, unsigned int offset)
  80. {
  81. while (n--) {
  82. t3_write_reg(adapter, p->reg_addr + offset, p->val);
  83. p++;
  84. }
  85. }
  86. /**
  87. * t3_set_reg_field - set a register field to a value
  88. * @adapter: the adapter to program
  89. * @addr: the register address
  90. * @mask: specifies the portion of the register to modify
  91. * @val: the new value for the register field
  92. *
  93. * Sets a register field specified by the supplied mask to the
  94. * given value.
  95. */
  96. void t3_set_reg_field(struct adapter *adapter, unsigned int addr, u32 mask,
  97. u32 val)
  98. {
  99. u32 v = t3_read_reg(adapter, addr) & ~mask;
  100. t3_write_reg(adapter, addr, v | val);
  101. t3_read_reg(adapter, addr); /* flush */
  102. }
  103. /**
  104. * t3_read_indirect - read indirectly addressed registers
  105. * @adap: the adapter
  106. * @addr_reg: register holding the indirect address
  107. * @data_reg: register holding the value of the indirect register
  108. * @vals: where the read register values are stored
  109. * @start_idx: index of first indirect register to read
  110. * @nregs: how many indirect registers to read
  111. *
  112. * Reads registers that are accessed indirectly through an address/data
  113. * register pair.
  114. */
  115. void t3_read_indirect(struct adapter *adap, unsigned int addr_reg,
  116. unsigned int data_reg, u32 *vals, unsigned int nregs,
  117. unsigned int start_idx)
  118. {
  119. while (nregs--) {
  120. t3_write_reg(adap, addr_reg, start_idx);
  121. *vals++ = t3_read_reg(adap, data_reg);
  122. start_idx++;
  123. }
  124. }
  125. /**
  126. * t3_mc7_bd_read - read from MC7 through backdoor accesses
  127. * @mc7: identifies MC7 to read from
  128. * @start: index of first 64-bit word to read
  129. * @n: number of 64-bit words to read
  130. * @buf: where to store the read result
  131. *
  132. * Read n 64-bit words from MC7 starting at word start, using backdoor
  133. * accesses.
  134. */
  135. int t3_mc7_bd_read(struct mc7 *mc7, unsigned int start, unsigned int n,
  136. u64 *buf)
  137. {
  138. static const int shift[] = { 0, 0, 16, 24 };
  139. static const int step[] = { 0, 32, 16, 8 };
  140. unsigned int size64 = mc7->size / 8; /* # of 64-bit words */
  141. struct adapter *adap = mc7->adapter;
  142. if (start >= size64 || start + n > size64)
  143. return -EINVAL;
  144. start *= (8 << mc7->width);
  145. while (n--) {
  146. int i;
  147. u64 val64 = 0;
  148. for (i = (1 << mc7->width) - 1; i >= 0; --i) {
  149. int attempts = 10;
  150. u32 val;
  151. t3_write_reg(adap, mc7->offset + A_MC7_BD_ADDR, start);
  152. t3_write_reg(adap, mc7->offset + A_MC7_BD_OP, 0);
  153. val = t3_read_reg(adap, mc7->offset + A_MC7_BD_OP);
  154. while ((val & F_BUSY) && attempts--)
  155. val = t3_read_reg(adap,
  156. mc7->offset + A_MC7_BD_OP);
  157. if (val & F_BUSY)
  158. return -EIO;
  159. val = t3_read_reg(adap, mc7->offset + A_MC7_BD_DATA1);
  160. if (mc7->width == 0) {
  161. val64 = t3_read_reg(adap,
  162. mc7->offset +
  163. A_MC7_BD_DATA0);
  164. val64 |= (u64) val << 32;
  165. } else {
  166. if (mc7->width > 1)
  167. val >>= shift[mc7->width];
  168. val64 |= (u64) val << (step[mc7->width] * i);
  169. }
  170. start += 8;
  171. }
  172. *buf++ = val64;
  173. }
  174. return 0;
  175. }
  176. /*
  177. * Initialize MI1.
  178. */
  179. static void mi1_init(struct adapter *adap, const struct adapter_info *ai)
  180. {
  181. u32 clkdiv = adap->params.vpd.cclk / (2 * adap->params.vpd.mdc) - 1;
  182. u32 val = F_PREEN | V_MDIINV(ai->mdiinv) | V_MDIEN(ai->mdien) |
  183. V_CLKDIV(clkdiv);
  184. if (!(ai->caps & SUPPORTED_10000baseT_Full))
  185. val |= V_ST(1);
  186. t3_write_reg(adap, A_MI1_CFG, val);
  187. }
  188. #define MDIO_ATTEMPTS 10
  189. /*
  190. * MI1 read/write operations for direct-addressed PHYs.
  191. */
  192. static int mi1_read(struct adapter *adapter, int phy_addr, int mmd_addr,
  193. int reg_addr, unsigned int *valp)
  194. {
  195. int ret;
  196. u32 addr = V_REGADDR(reg_addr) | V_PHYADDR(phy_addr);
  197. if (mmd_addr)
  198. return -EINVAL;
  199. mutex_lock(&adapter->mdio_lock);
  200. t3_write_reg(adapter, A_MI1_ADDR, addr);
  201. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(2));
  202. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
  203. if (!ret)
  204. *valp = t3_read_reg(adapter, A_MI1_DATA);
  205. mutex_unlock(&adapter->mdio_lock);
  206. return ret;
  207. }
  208. static int mi1_write(struct adapter *adapter, int phy_addr, int mmd_addr,
  209. int reg_addr, unsigned int val)
  210. {
  211. int ret;
  212. u32 addr = V_REGADDR(reg_addr) | V_PHYADDR(phy_addr);
  213. if (mmd_addr)
  214. return -EINVAL;
  215. mutex_lock(&adapter->mdio_lock);
  216. t3_write_reg(adapter, A_MI1_ADDR, addr);
  217. t3_write_reg(adapter, A_MI1_DATA, val);
  218. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(1));
  219. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
  220. mutex_unlock(&adapter->mdio_lock);
  221. return ret;
  222. }
  223. static const struct mdio_ops mi1_mdio_ops = {
  224. mi1_read,
  225. mi1_write
  226. };
  227. /*
  228. * MI1 read/write operations for indirect-addressed PHYs.
  229. */
  230. static int mi1_ext_read(struct adapter *adapter, int phy_addr, int mmd_addr,
  231. int reg_addr, unsigned int *valp)
  232. {
  233. int ret;
  234. u32 addr = V_REGADDR(mmd_addr) | V_PHYADDR(phy_addr);
  235. mutex_lock(&adapter->mdio_lock);
  236. t3_write_reg(adapter, A_MI1_ADDR, addr);
  237. t3_write_reg(adapter, A_MI1_DATA, reg_addr);
  238. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(0));
  239. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
  240. if (!ret) {
  241. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(3));
  242. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
  243. MDIO_ATTEMPTS, 20);
  244. if (!ret)
  245. *valp = t3_read_reg(adapter, A_MI1_DATA);
  246. }
  247. mutex_unlock(&adapter->mdio_lock);
  248. return ret;
  249. }
  250. static int mi1_ext_write(struct adapter *adapter, int phy_addr, int mmd_addr,
  251. int reg_addr, unsigned int val)
  252. {
  253. int ret;
  254. u32 addr = V_REGADDR(mmd_addr) | V_PHYADDR(phy_addr);
  255. mutex_lock(&adapter->mdio_lock);
  256. t3_write_reg(adapter, A_MI1_ADDR, addr);
  257. t3_write_reg(adapter, A_MI1_DATA, reg_addr);
  258. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(0));
  259. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
  260. if (!ret) {
  261. t3_write_reg(adapter, A_MI1_DATA, val);
  262. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(1));
  263. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
  264. MDIO_ATTEMPTS, 20);
  265. }
  266. mutex_unlock(&adapter->mdio_lock);
  267. return ret;
  268. }
  269. static const struct mdio_ops mi1_mdio_ext_ops = {
  270. mi1_ext_read,
  271. mi1_ext_write
  272. };
  273. /**
  274. * t3_mdio_change_bits - modify the value of a PHY register
  275. * @phy: the PHY to operate on
  276. * @mmd: the device address
  277. * @reg: the register address
  278. * @clear: what part of the register value to mask off
  279. * @set: what part of the register value to set
  280. *
  281. * Changes the value of a PHY register by applying a mask to its current
  282. * value and ORing the result with a new value.
  283. */
  284. int t3_mdio_change_bits(struct cphy *phy, int mmd, int reg, unsigned int clear,
  285. unsigned int set)
  286. {
  287. int ret;
  288. unsigned int val;
  289. ret = mdio_read(phy, mmd, reg, &val);
  290. if (!ret) {
  291. val &= ~clear;
  292. ret = mdio_write(phy, mmd, reg, val | set);
  293. }
  294. return ret;
  295. }
  296. /**
  297. * t3_phy_reset - reset a PHY block
  298. * @phy: the PHY to operate on
  299. * @mmd: the device address of the PHY block to reset
  300. * @wait: how long to wait for the reset to complete in 1ms increments
  301. *
  302. * Resets a PHY block and optionally waits for the reset to complete.
  303. * @mmd should be 0 for 10/100/1000 PHYs and the device address to reset
  304. * for 10G PHYs.
  305. */
  306. int t3_phy_reset(struct cphy *phy, int mmd, int wait)
  307. {
  308. int err;
  309. unsigned int ctl;
  310. err = t3_mdio_change_bits(phy, mmd, MII_BMCR, BMCR_PDOWN, BMCR_RESET);
  311. if (err || !wait)
  312. return err;
  313. do {
  314. err = mdio_read(phy, mmd, MII_BMCR, &ctl);
  315. if (err)
  316. return err;
  317. ctl &= BMCR_RESET;
  318. if (ctl)
  319. msleep(1);
  320. } while (ctl && --wait);
  321. return ctl ? -1 : 0;
  322. }
  323. /**
  324. * t3_phy_advertise - set the PHY advertisement registers for autoneg
  325. * @phy: the PHY to operate on
  326. * @advert: bitmap of capabilities the PHY should advertise
  327. *
  328. * Sets a 10/100/1000 PHY's advertisement registers to advertise the
  329. * requested capabilities.
  330. */
  331. int t3_phy_advertise(struct cphy *phy, unsigned int advert)
  332. {
  333. int err;
  334. unsigned int val = 0;
  335. err = mdio_read(phy, 0, MII_CTRL1000, &val);
  336. if (err)
  337. return err;
  338. val &= ~(ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  339. if (advert & ADVERTISED_1000baseT_Half)
  340. val |= ADVERTISE_1000HALF;
  341. if (advert & ADVERTISED_1000baseT_Full)
  342. val |= ADVERTISE_1000FULL;
  343. err = mdio_write(phy, 0, MII_CTRL1000, val);
  344. if (err)
  345. return err;
  346. val = 1;
  347. if (advert & ADVERTISED_10baseT_Half)
  348. val |= ADVERTISE_10HALF;
  349. if (advert & ADVERTISED_10baseT_Full)
  350. val |= ADVERTISE_10FULL;
  351. if (advert & ADVERTISED_100baseT_Half)
  352. val |= ADVERTISE_100HALF;
  353. if (advert & ADVERTISED_100baseT_Full)
  354. val |= ADVERTISE_100FULL;
  355. if (advert & ADVERTISED_Pause)
  356. val |= ADVERTISE_PAUSE_CAP;
  357. if (advert & ADVERTISED_Asym_Pause)
  358. val |= ADVERTISE_PAUSE_ASYM;
  359. return mdio_write(phy, 0, MII_ADVERTISE, val);
  360. }
  361. /**
  362. * t3_set_phy_speed_duplex - force PHY speed and duplex
  363. * @phy: the PHY to operate on
  364. * @speed: requested PHY speed
  365. * @duplex: requested PHY duplex
  366. *
  367. * Force a 10/100/1000 PHY's speed and duplex. This also disables
  368. * auto-negotiation except for GigE, where auto-negotiation is mandatory.
  369. */
  370. int t3_set_phy_speed_duplex(struct cphy *phy, int speed, int duplex)
  371. {
  372. int err;
  373. unsigned int ctl;
  374. err = mdio_read(phy, 0, MII_BMCR, &ctl);
  375. if (err)
  376. return err;
  377. if (speed >= 0) {
  378. ctl &= ~(BMCR_SPEED100 | BMCR_SPEED1000 | BMCR_ANENABLE);
  379. if (speed == SPEED_100)
  380. ctl |= BMCR_SPEED100;
  381. else if (speed == SPEED_1000)
  382. ctl |= BMCR_SPEED1000;
  383. }
  384. if (duplex >= 0) {
  385. ctl &= ~(BMCR_FULLDPLX | BMCR_ANENABLE);
  386. if (duplex == DUPLEX_FULL)
  387. ctl |= BMCR_FULLDPLX;
  388. }
  389. if (ctl & BMCR_SPEED1000) /* auto-negotiation required for GigE */
  390. ctl |= BMCR_ANENABLE;
  391. return mdio_write(phy, 0, MII_BMCR, ctl);
  392. }
  393. static const struct adapter_info t3_adap_info[] = {
  394. {2, 0, 0, 0,
  395. F_GPIO2_OEN | F_GPIO4_OEN |
  396. F_GPIO2_OUT_VAL | F_GPIO4_OUT_VAL, F_GPIO3 | F_GPIO5,
  397. 0,
  398. &mi1_mdio_ops, "Chelsio PE9000"},
  399. {2, 0, 0, 0,
  400. F_GPIO2_OEN | F_GPIO4_OEN |
  401. F_GPIO2_OUT_VAL | F_GPIO4_OUT_VAL, F_GPIO3 | F_GPIO5,
  402. 0,
  403. &mi1_mdio_ops, "Chelsio T302"},
  404. {1, 0, 0, 0,
  405. F_GPIO1_OEN | F_GPIO6_OEN | F_GPIO7_OEN | F_GPIO10_OEN |
  406. F_GPIO1_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL, 0,
  407. SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
  408. &mi1_mdio_ext_ops, "Chelsio T310"},
  409. {2, 0, 0, 0,
  410. F_GPIO1_OEN | F_GPIO2_OEN | F_GPIO4_OEN | F_GPIO5_OEN | F_GPIO6_OEN |
  411. F_GPIO7_OEN | F_GPIO10_OEN | F_GPIO11_OEN | F_GPIO1_OUT_VAL |
  412. F_GPIO5_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL, 0,
  413. SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
  414. &mi1_mdio_ext_ops, "Chelsio T320"},
  415. };
  416. /*
  417. * Return the adapter_info structure with a given index. Out-of-range indices
  418. * return NULL.
  419. */
  420. const struct adapter_info *t3_get_adapter_info(unsigned int id)
  421. {
  422. return id < ARRAY_SIZE(t3_adap_info) ? &t3_adap_info[id] : NULL;
  423. }
  424. #define CAPS_1G (SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Full | \
  425. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_MII)
  426. #define CAPS_10G (SUPPORTED_10000baseT_Full | SUPPORTED_AUI)
  427. static const struct port_type_info port_types[] = {
  428. {NULL},
  429. {t3_ael1002_phy_prep, CAPS_10G | SUPPORTED_FIBRE,
  430. "10GBASE-XR"},
  431. {t3_vsc8211_phy_prep, CAPS_1G | SUPPORTED_TP | SUPPORTED_IRQ,
  432. "10/100/1000BASE-T"},
  433. {NULL, CAPS_1G | SUPPORTED_TP | SUPPORTED_IRQ,
  434. "10/100/1000BASE-T"},
  435. {t3_xaui_direct_phy_prep, CAPS_10G | SUPPORTED_TP, "10GBASE-CX4"},
  436. {NULL, CAPS_10G, "10GBASE-KX4"},
  437. {t3_qt2045_phy_prep, CAPS_10G | SUPPORTED_TP, "10GBASE-CX4"},
  438. {t3_ael1006_phy_prep, CAPS_10G | SUPPORTED_FIBRE,
  439. "10GBASE-SR"},
  440. {NULL, CAPS_10G | SUPPORTED_TP, "10GBASE-CX4"},
  441. };
  442. #undef CAPS_1G
  443. #undef CAPS_10G
  444. #define VPD_ENTRY(name, len) \
  445. u8 name##_kword[2]; u8 name##_len; u8 name##_data[len]
  446. /*
  447. * Partial EEPROM Vital Product Data structure. Includes only the ID and
  448. * VPD-R sections.
  449. */
  450. struct t3_vpd {
  451. u8 id_tag;
  452. u8 id_len[2];
  453. u8 id_data[16];
  454. u8 vpdr_tag;
  455. u8 vpdr_len[2];
  456. VPD_ENTRY(pn, 16); /* part number */
  457. VPD_ENTRY(ec, 16); /* EC level */
  458. VPD_ENTRY(sn, 16); /* serial number */
  459. VPD_ENTRY(na, 12); /* MAC address base */
  460. VPD_ENTRY(cclk, 6); /* core clock */
  461. VPD_ENTRY(mclk, 6); /* mem clock */
  462. VPD_ENTRY(uclk, 6); /* uP clk */
  463. VPD_ENTRY(mdc, 6); /* MDIO clk */
  464. VPD_ENTRY(mt, 2); /* mem timing */
  465. VPD_ENTRY(xaui0cfg, 6); /* XAUI0 config */
  466. VPD_ENTRY(xaui1cfg, 6); /* XAUI1 config */
  467. VPD_ENTRY(port0, 2); /* PHY0 complex */
  468. VPD_ENTRY(port1, 2); /* PHY1 complex */
  469. VPD_ENTRY(port2, 2); /* PHY2 complex */
  470. VPD_ENTRY(port3, 2); /* PHY3 complex */
  471. VPD_ENTRY(rv, 1); /* csum */
  472. u32 pad; /* for multiple-of-4 sizing and alignment */
  473. };
  474. #define EEPROM_MAX_POLL 4
  475. #define EEPROM_STAT_ADDR 0x4000
  476. #define VPD_BASE 0xc00
  477. /**
  478. * t3_seeprom_read - read a VPD EEPROM location
  479. * @adapter: adapter to read
  480. * @addr: EEPROM address
  481. * @data: where to store the read data
  482. *
  483. * Read a 32-bit word from a location in VPD EEPROM using the card's PCI
  484. * VPD ROM capability. A zero is written to the flag bit when the
  485. * addres is written to the control register. The hardware device will
  486. * set the flag to 1 when 4 bytes have been read into the data register.
  487. */
  488. int t3_seeprom_read(struct adapter *adapter, u32 addr, u32 *data)
  489. {
  490. u16 val;
  491. int attempts = EEPROM_MAX_POLL;
  492. unsigned int base = adapter->params.pci.vpd_cap_addr;
  493. if ((addr >= EEPROMSIZE && addr != EEPROM_STAT_ADDR) || (addr & 3))
  494. return -EINVAL;
  495. pci_write_config_word(adapter->pdev, base + PCI_VPD_ADDR, addr);
  496. do {
  497. udelay(10);
  498. pci_read_config_word(adapter->pdev, base + PCI_VPD_ADDR, &val);
  499. } while (!(val & PCI_VPD_ADDR_F) && --attempts);
  500. if (!(val & PCI_VPD_ADDR_F)) {
  501. CH_ERR(adapter, "reading EEPROM address 0x%x failed\n", addr);
  502. return -EIO;
  503. }
  504. pci_read_config_dword(adapter->pdev, base + PCI_VPD_DATA, data);
  505. *data = le32_to_cpu(*data);
  506. return 0;
  507. }
  508. /**
  509. * t3_seeprom_write - write a VPD EEPROM location
  510. * @adapter: adapter to write
  511. * @addr: EEPROM address
  512. * @data: value to write
  513. *
  514. * Write a 32-bit word to a location in VPD EEPROM using the card's PCI
  515. * VPD ROM capability.
  516. */
  517. int t3_seeprom_write(struct adapter *adapter, u32 addr, u32 data)
  518. {
  519. u16 val;
  520. int attempts = EEPROM_MAX_POLL;
  521. unsigned int base = adapter->params.pci.vpd_cap_addr;
  522. if ((addr >= EEPROMSIZE && addr != EEPROM_STAT_ADDR) || (addr & 3))
  523. return -EINVAL;
  524. pci_write_config_dword(adapter->pdev, base + PCI_VPD_DATA,
  525. cpu_to_le32(data));
  526. pci_write_config_word(adapter->pdev,base + PCI_VPD_ADDR,
  527. addr | PCI_VPD_ADDR_F);
  528. do {
  529. msleep(1);
  530. pci_read_config_word(adapter->pdev, base + PCI_VPD_ADDR, &val);
  531. } while ((val & PCI_VPD_ADDR_F) && --attempts);
  532. if (val & PCI_VPD_ADDR_F) {
  533. CH_ERR(adapter, "write to EEPROM address 0x%x failed\n", addr);
  534. return -EIO;
  535. }
  536. return 0;
  537. }
  538. /**
  539. * t3_seeprom_wp - enable/disable EEPROM write protection
  540. * @adapter: the adapter
  541. * @enable: 1 to enable write protection, 0 to disable it
  542. *
  543. * Enables or disables write protection on the serial EEPROM.
  544. */
  545. int t3_seeprom_wp(struct adapter *adapter, int enable)
  546. {
  547. return t3_seeprom_write(adapter, EEPROM_STAT_ADDR, enable ? 0xc : 0);
  548. }
  549. /*
  550. * Convert a character holding a hex digit to a number.
  551. */
  552. static unsigned int hex2int(unsigned char c)
  553. {
  554. return isdigit(c) ? c - '0' : toupper(c) - 'A' + 10;
  555. }
  556. /**
  557. * get_vpd_params - read VPD parameters from VPD EEPROM
  558. * @adapter: adapter to read
  559. * @p: where to store the parameters
  560. *
  561. * Reads card parameters stored in VPD EEPROM.
  562. */
  563. static int get_vpd_params(struct adapter *adapter, struct vpd_params *p)
  564. {
  565. int i, addr, ret;
  566. struct t3_vpd vpd;
  567. /*
  568. * Card information is normally at VPD_BASE but some early cards had
  569. * it at 0.
  570. */
  571. ret = t3_seeprom_read(adapter, VPD_BASE, (u32 *)&vpd);
  572. if (ret)
  573. return ret;
  574. addr = vpd.id_tag == 0x82 ? VPD_BASE : 0;
  575. for (i = 0; i < sizeof(vpd); i += 4) {
  576. ret = t3_seeprom_read(adapter, addr + i,
  577. (u32 *)((u8 *)&vpd + i));
  578. if (ret)
  579. return ret;
  580. }
  581. p->cclk = simple_strtoul(vpd.cclk_data, NULL, 10);
  582. p->mclk = simple_strtoul(vpd.mclk_data, NULL, 10);
  583. p->uclk = simple_strtoul(vpd.uclk_data, NULL, 10);
  584. p->mdc = simple_strtoul(vpd.mdc_data, NULL, 10);
  585. p->mem_timing = simple_strtoul(vpd.mt_data, NULL, 10);
  586. /* Old eeproms didn't have port information */
  587. if (adapter->params.rev == 0 && !vpd.port0_data[0]) {
  588. p->port_type[0] = uses_xaui(adapter) ? 1 : 2;
  589. p->port_type[1] = uses_xaui(adapter) ? 6 : 2;
  590. } else {
  591. p->port_type[0] = hex2int(vpd.port0_data[0]);
  592. p->port_type[1] = hex2int(vpd.port1_data[0]);
  593. p->xauicfg[0] = simple_strtoul(vpd.xaui0cfg_data, NULL, 16);
  594. p->xauicfg[1] = simple_strtoul(vpd.xaui1cfg_data, NULL, 16);
  595. }
  596. for (i = 0; i < 6; i++)
  597. p->eth_base[i] = hex2int(vpd.na_data[2 * i]) * 16 +
  598. hex2int(vpd.na_data[2 * i + 1]);
  599. return 0;
  600. }
  601. /* serial flash and firmware constants */
  602. enum {
  603. SF_ATTEMPTS = 5, /* max retries for SF1 operations */
  604. SF_SEC_SIZE = 64 * 1024, /* serial flash sector size */
  605. SF_SIZE = SF_SEC_SIZE * 8, /* serial flash size */
  606. /* flash command opcodes */
  607. SF_PROG_PAGE = 2, /* program page */
  608. SF_WR_DISABLE = 4, /* disable writes */
  609. SF_RD_STATUS = 5, /* read status register */
  610. SF_WR_ENABLE = 6, /* enable writes */
  611. SF_RD_DATA_FAST = 0xb, /* read flash */
  612. SF_ERASE_SECTOR = 0xd8, /* erase sector */
  613. FW_FLASH_BOOT_ADDR = 0x70000, /* start address of FW in flash */
  614. FW_VERS_ADDR = 0x77ffc, /* flash address holding FW version */
  615. FW_MIN_SIZE = 8 /* at least version and csum */
  616. };
  617. /**
  618. * sf1_read - read data from the serial flash
  619. * @adapter: the adapter
  620. * @byte_cnt: number of bytes to read
  621. * @cont: whether another operation will be chained
  622. * @valp: where to store the read data
  623. *
  624. * Reads up to 4 bytes of data from the serial flash. The location of
  625. * the read needs to be specified prior to calling this by issuing the
  626. * appropriate commands to the serial flash.
  627. */
  628. static int sf1_read(struct adapter *adapter, unsigned int byte_cnt, int cont,
  629. u32 *valp)
  630. {
  631. int ret;
  632. if (!byte_cnt || byte_cnt > 4)
  633. return -EINVAL;
  634. if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
  635. return -EBUSY;
  636. t3_write_reg(adapter, A_SF_OP, V_CONT(cont) | V_BYTECNT(byte_cnt - 1));
  637. ret = t3_wait_op_done(adapter, A_SF_OP, F_BUSY, 0, SF_ATTEMPTS, 10);
  638. if (!ret)
  639. *valp = t3_read_reg(adapter, A_SF_DATA);
  640. return ret;
  641. }
  642. /**
  643. * sf1_write - write data to the serial flash
  644. * @adapter: the adapter
  645. * @byte_cnt: number of bytes to write
  646. * @cont: whether another operation will be chained
  647. * @val: value to write
  648. *
  649. * Writes up to 4 bytes of data to the serial flash. The location of
  650. * the write needs to be specified prior to calling this by issuing the
  651. * appropriate commands to the serial flash.
  652. */
  653. static int sf1_write(struct adapter *adapter, unsigned int byte_cnt, int cont,
  654. u32 val)
  655. {
  656. if (!byte_cnt || byte_cnt > 4)
  657. return -EINVAL;
  658. if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
  659. return -EBUSY;
  660. t3_write_reg(adapter, A_SF_DATA, val);
  661. t3_write_reg(adapter, A_SF_OP,
  662. V_CONT(cont) | V_BYTECNT(byte_cnt - 1) | V_OP(1));
  663. return t3_wait_op_done(adapter, A_SF_OP, F_BUSY, 0, SF_ATTEMPTS, 10);
  664. }
  665. /**
  666. * flash_wait_op - wait for a flash operation to complete
  667. * @adapter: the adapter
  668. * @attempts: max number of polls of the status register
  669. * @delay: delay between polls in ms
  670. *
  671. * Wait for a flash operation to complete by polling the status register.
  672. */
  673. static int flash_wait_op(struct adapter *adapter, int attempts, int delay)
  674. {
  675. int ret;
  676. u32 status;
  677. while (1) {
  678. if ((ret = sf1_write(adapter, 1, 1, SF_RD_STATUS)) != 0 ||
  679. (ret = sf1_read(adapter, 1, 0, &status)) != 0)
  680. return ret;
  681. if (!(status & 1))
  682. return 0;
  683. if (--attempts == 0)
  684. return -EAGAIN;
  685. if (delay)
  686. msleep(delay);
  687. }
  688. }
  689. /**
  690. * t3_read_flash - read words from serial flash
  691. * @adapter: the adapter
  692. * @addr: the start address for the read
  693. * @nwords: how many 32-bit words to read
  694. * @data: where to store the read data
  695. * @byte_oriented: whether to store data as bytes or as words
  696. *
  697. * Read the specified number of 32-bit words from the serial flash.
  698. * If @byte_oriented is set the read data is stored as a byte array
  699. * (i.e., big-endian), otherwise as 32-bit words in the platform's
  700. * natural endianess.
  701. */
  702. int t3_read_flash(struct adapter *adapter, unsigned int addr,
  703. unsigned int nwords, u32 *data, int byte_oriented)
  704. {
  705. int ret;
  706. if (addr + nwords * sizeof(u32) > SF_SIZE || (addr & 3))
  707. return -EINVAL;
  708. addr = swab32(addr) | SF_RD_DATA_FAST;
  709. if ((ret = sf1_write(adapter, 4, 1, addr)) != 0 ||
  710. (ret = sf1_read(adapter, 1, 1, data)) != 0)
  711. return ret;
  712. for (; nwords; nwords--, data++) {
  713. ret = sf1_read(adapter, 4, nwords > 1, data);
  714. if (ret)
  715. return ret;
  716. if (byte_oriented)
  717. *data = htonl(*data);
  718. }
  719. return 0;
  720. }
  721. /**
  722. * t3_write_flash - write up to a page of data to the serial flash
  723. * @adapter: the adapter
  724. * @addr: the start address to write
  725. * @n: length of data to write
  726. * @data: the data to write
  727. *
  728. * Writes up to a page of data (256 bytes) to the serial flash starting
  729. * at the given address.
  730. */
  731. static int t3_write_flash(struct adapter *adapter, unsigned int addr,
  732. unsigned int n, const u8 *data)
  733. {
  734. int ret;
  735. u32 buf[64];
  736. unsigned int i, c, left, val, offset = addr & 0xff;
  737. if (addr + n > SF_SIZE || offset + n > 256)
  738. return -EINVAL;
  739. val = swab32(addr) | SF_PROG_PAGE;
  740. if ((ret = sf1_write(adapter, 1, 0, SF_WR_ENABLE)) != 0 ||
  741. (ret = sf1_write(adapter, 4, 1, val)) != 0)
  742. return ret;
  743. for (left = n; left; left -= c) {
  744. c = min(left, 4U);
  745. for (val = 0, i = 0; i < c; ++i)
  746. val = (val << 8) + *data++;
  747. ret = sf1_write(adapter, c, c != left, val);
  748. if (ret)
  749. return ret;
  750. }
  751. if ((ret = flash_wait_op(adapter, 5, 1)) != 0)
  752. return ret;
  753. /* Read the page to verify the write succeeded */
  754. ret = t3_read_flash(adapter, addr & ~0xff, ARRAY_SIZE(buf), buf, 1);
  755. if (ret)
  756. return ret;
  757. if (memcmp(data - n, (u8 *) buf + offset, n))
  758. return -EIO;
  759. return 0;
  760. }
  761. enum fw_version_type {
  762. FW_VERSION_N3,
  763. FW_VERSION_T3
  764. };
  765. /**
  766. * t3_get_fw_version - read the firmware version
  767. * @adapter: the adapter
  768. * @vers: where to place the version
  769. *
  770. * Reads the FW version from flash.
  771. */
  772. int t3_get_fw_version(struct adapter *adapter, u32 *vers)
  773. {
  774. return t3_read_flash(adapter, FW_VERS_ADDR, 1, vers, 0);
  775. }
  776. /**
  777. * t3_check_fw_version - check if the FW is compatible with this driver
  778. * @adapter: the adapter
  779. *
  780. * Checks if an adapter's FW is compatible with the driver. Returns 0
  781. * if the versions are compatible, a negative error otherwise.
  782. */
  783. int t3_check_fw_version(struct adapter *adapter)
  784. {
  785. int ret;
  786. u32 vers;
  787. unsigned int type, major, minor;
  788. ret = t3_get_fw_version(adapter, &vers);
  789. if (ret)
  790. return ret;
  791. type = G_FW_VERSION_TYPE(vers);
  792. major = G_FW_VERSION_MAJOR(vers);
  793. minor = G_FW_VERSION_MINOR(vers);
  794. if (type == FW_VERSION_T3 && major == FW_VERSION_MAJOR &&
  795. minor == FW_VERSION_MINOR)
  796. return 0;
  797. CH_ERR(adapter, "found wrong FW version(%u.%u), "
  798. "driver needs version %u.%u\n", major, minor,
  799. FW_VERSION_MAJOR, FW_VERSION_MINOR);
  800. return -EINVAL;
  801. }
  802. /**
  803. * t3_flash_erase_sectors - erase a range of flash sectors
  804. * @adapter: the adapter
  805. * @start: the first sector to erase
  806. * @end: the last sector to erase
  807. *
  808. * Erases the sectors in the given range.
  809. */
  810. static int t3_flash_erase_sectors(struct adapter *adapter, int start, int end)
  811. {
  812. while (start <= end) {
  813. int ret;
  814. if ((ret = sf1_write(adapter, 1, 0, SF_WR_ENABLE)) != 0 ||
  815. (ret = sf1_write(adapter, 4, 0,
  816. SF_ERASE_SECTOR | (start << 8))) != 0 ||
  817. (ret = flash_wait_op(adapter, 5, 500)) != 0)
  818. return ret;
  819. start++;
  820. }
  821. return 0;
  822. }
  823. /*
  824. * t3_load_fw - download firmware
  825. * @adapter: the adapter
  826. * @fw_data: the firrware image to write
  827. * @size: image size
  828. *
  829. * Write the supplied firmware image to the card's serial flash.
  830. * The FW image has the following sections: @size - 8 bytes of code and
  831. * data, followed by 4 bytes of FW version, followed by the 32-bit
  832. * 1's complement checksum of the whole image.
  833. */
  834. int t3_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size)
  835. {
  836. u32 csum;
  837. unsigned int i;
  838. const u32 *p = (const u32 *)fw_data;
  839. int ret, addr, fw_sector = FW_FLASH_BOOT_ADDR >> 16;
  840. if ((size & 3) || size < FW_MIN_SIZE)
  841. return -EINVAL;
  842. if (size > FW_VERS_ADDR + 8 - FW_FLASH_BOOT_ADDR)
  843. return -EFBIG;
  844. for (csum = 0, i = 0; i < size / sizeof(csum); i++)
  845. csum += ntohl(p[i]);
  846. if (csum != 0xffffffff) {
  847. CH_ERR(adapter, "corrupted firmware image, checksum %u\n",
  848. csum);
  849. return -EINVAL;
  850. }
  851. ret = t3_flash_erase_sectors(adapter, fw_sector, fw_sector);
  852. if (ret)
  853. goto out;
  854. size -= 8; /* trim off version and checksum */
  855. for (addr = FW_FLASH_BOOT_ADDR; size;) {
  856. unsigned int chunk_size = min(size, 256U);
  857. ret = t3_write_flash(adapter, addr, chunk_size, fw_data);
  858. if (ret)
  859. goto out;
  860. addr += chunk_size;
  861. fw_data += chunk_size;
  862. size -= chunk_size;
  863. }
  864. ret = t3_write_flash(adapter, FW_VERS_ADDR, 4, fw_data);
  865. out:
  866. if (ret)
  867. CH_ERR(adapter, "firmware download failed, error %d\n", ret);
  868. return ret;
  869. }
  870. #define CIM_CTL_BASE 0x2000
  871. /**
  872. * t3_cim_ctl_blk_read - read a block from CIM control region
  873. *
  874. * @adap: the adapter
  875. * @addr: the start address within the CIM control region
  876. * @n: number of words to read
  877. * @valp: where to store the result
  878. *
  879. * Reads a block of 4-byte words from the CIM control region.
  880. */
  881. int t3_cim_ctl_blk_read(struct adapter *adap, unsigned int addr,
  882. unsigned int n, unsigned int *valp)
  883. {
  884. int ret = 0;
  885. if (t3_read_reg(adap, A_CIM_HOST_ACC_CTRL) & F_HOSTBUSY)
  886. return -EBUSY;
  887. for ( ; !ret && n--; addr += 4) {
  888. t3_write_reg(adap, A_CIM_HOST_ACC_CTRL, CIM_CTL_BASE + addr);
  889. ret = t3_wait_op_done(adap, A_CIM_HOST_ACC_CTRL, F_HOSTBUSY,
  890. 0, 5, 2);
  891. if (!ret)
  892. *valp++ = t3_read_reg(adap, A_CIM_HOST_ACC_DATA);
  893. }
  894. return ret;
  895. }
  896. /**
  897. * t3_link_changed - handle interface link changes
  898. * @adapter: the adapter
  899. * @port_id: the port index that changed link state
  900. *
  901. * Called when a port's link settings change to propagate the new values
  902. * to the associated PHY and MAC. After performing the common tasks it
  903. * invokes an OS-specific handler.
  904. */
  905. void t3_link_changed(struct adapter *adapter, int port_id)
  906. {
  907. int link_ok, speed, duplex, fc;
  908. struct port_info *pi = adap2pinfo(adapter, port_id);
  909. struct cphy *phy = &pi->phy;
  910. struct cmac *mac = &pi->mac;
  911. struct link_config *lc = &pi->link_config;
  912. phy->ops->get_link_status(phy, &link_ok, &speed, &duplex, &fc);
  913. if (link_ok != lc->link_ok && adapter->params.rev > 0 &&
  914. uses_xaui(adapter)) {
  915. if (link_ok)
  916. t3b_pcs_reset(mac);
  917. t3_write_reg(adapter, A_XGM_XAUI_ACT_CTRL + mac->offset,
  918. link_ok ? F_TXACTENABLE | F_RXEN : 0);
  919. }
  920. lc->link_ok = link_ok;
  921. lc->speed = speed < 0 ? SPEED_INVALID : speed;
  922. lc->duplex = duplex < 0 ? DUPLEX_INVALID : duplex;
  923. if (lc->requested_fc & PAUSE_AUTONEG)
  924. fc &= lc->requested_fc;
  925. else
  926. fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  927. if (link_ok && speed >= 0 && lc->autoneg == AUTONEG_ENABLE) {
  928. /* Set MAC speed, duplex, and flow control to match PHY. */
  929. t3_mac_set_speed_duplex_fc(mac, speed, duplex, fc);
  930. lc->fc = fc;
  931. }
  932. t3_os_link_changed(adapter, port_id, link_ok, speed, duplex, fc);
  933. }
  934. /**
  935. * t3_link_start - apply link configuration to MAC/PHY
  936. * @phy: the PHY to setup
  937. * @mac: the MAC to setup
  938. * @lc: the requested link configuration
  939. *
  940. * Set up a port's MAC and PHY according to a desired link configuration.
  941. * - If the PHY can auto-negotiate first decide what to advertise, then
  942. * enable/disable auto-negotiation as desired, and reset.
  943. * - If the PHY does not auto-negotiate just reset it.
  944. * - If auto-negotiation is off set the MAC to the proper speed/duplex/FC,
  945. * otherwise do it later based on the outcome of auto-negotiation.
  946. */
  947. int t3_link_start(struct cphy *phy, struct cmac *mac, struct link_config *lc)
  948. {
  949. unsigned int fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  950. lc->link_ok = 0;
  951. if (lc->supported & SUPPORTED_Autoneg) {
  952. lc->advertising &= ~(ADVERTISED_Asym_Pause | ADVERTISED_Pause);
  953. if (fc) {
  954. lc->advertising |= ADVERTISED_Asym_Pause;
  955. if (fc & PAUSE_RX)
  956. lc->advertising |= ADVERTISED_Pause;
  957. }
  958. phy->ops->advertise(phy, lc->advertising);
  959. if (lc->autoneg == AUTONEG_DISABLE) {
  960. lc->speed = lc->requested_speed;
  961. lc->duplex = lc->requested_duplex;
  962. lc->fc = (unsigned char)fc;
  963. t3_mac_set_speed_duplex_fc(mac, lc->speed, lc->duplex,
  964. fc);
  965. /* Also disables autoneg */
  966. phy->ops->set_speed_duplex(phy, lc->speed, lc->duplex);
  967. phy->ops->reset(phy, 0);
  968. } else
  969. phy->ops->autoneg_enable(phy);
  970. } else {
  971. t3_mac_set_speed_duplex_fc(mac, -1, -1, fc);
  972. lc->fc = (unsigned char)fc;
  973. phy->ops->reset(phy, 0);
  974. }
  975. return 0;
  976. }
  977. /**
  978. * t3_set_vlan_accel - control HW VLAN extraction
  979. * @adapter: the adapter
  980. * @ports: bitmap of adapter ports to operate on
  981. * @on: enable (1) or disable (0) HW VLAN extraction
  982. *
  983. * Enables or disables HW extraction of VLAN tags for the given port.
  984. */
  985. void t3_set_vlan_accel(struct adapter *adapter, unsigned int ports, int on)
  986. {
  987. t3_set_reg_field(adapter, A_TP_OUT_CONFIG,
  988. ports << S_VLANEXTRACTIONENABLE,
  989. on ? (ports << S_VLANEXTRACTIONENABLE) : 0);
  990. }
  991. struct intr_info {
  992. unsigned int mask; /* bits to check in interrupt status */
  993. const char *msg; /* message to print or NULL */
  994. short stat_idx; /* stat counter to increment or -1 */
  995. unsigned short fatal:1; /* whether the condition reported is fatal */
  996. };
  997. /**
  998. * t3_handle_intr_status - table driven interrupt handler
  999. * @adapter: the adapter that generated the interrupt
  1000. * @reg: the interrupt status register to process
  1001. * @mask: a mask to apply to the interrupt status
  1002. * @acts: table of interrupt actions
  1003. * @stats: statistics counters tracking interrupt occurences
  1004. *
  1005. * A table driven interrupt handler that applies a set of masks to an
  1006. * interrupt status word and performs the corresponding actions if the
  1007. * interrupts described by the mask have occured. The actions include
  1008. * optionally printing a warning or alert message, and optionally
  1009. * incrementing a stat counter. The table is terminated by an entry
  1010. * specifying mask 0. Returns the number of fatal interrupt conditions.
  1011. */
  1012. static int t3_handle_intr_status(struct adapter *adapter, unsigned int reg,
  1013. unsigned int mask,
  1014. const struct intr_info *acts,
  1015. unsigned long *stats)
  1016. {
  1017. int fatal = 0;
  1018. unsigned int status = t3_read_reg(adapter, reg) & mask;
  1019. for (; acts->mask; ++acts) {
  1020. if (!(status & acts->mask))
  1021. continue;
  1022. if (acts->fatal) {
  1023. fatal++;
  1024. CH_ALERT(adapter, "%s (0x%x)\n",
  1025. acts->msg, status & acts->mask);
  1026. } else if (acts->msg)
  1027. CH_WARN(adapter, "%s (0x%x)\n",
  1028. acts->msg, status & acts->mask);
  1029. if (acts->stat_idx >= 0)
  1030. stats[acts->stat_idx]++;
  1031. }
  1032. if (status) /* clear processed interrupts */
  1033. t3_write_reg(adapter, reg, status);
  1034. return fatal;
  1035. }
  1036. #define SGE_INTR_MASK (F_RSPQDISABLED)
  1037. #define MC5_INTR_MASK (F_PARITYERR | F_ACTRGNFULL | F_UNKNOWNCMD | \
  1038. F_REQQPARERR | F_DISPQPARERR | F_DELACTEMPTY | \
  1039. F_NFASRCHFAIL)
  1040. #define MC7_INTR_MASK (F_AE | F_UE | F_CE | V_PE(M_PE))
  1041. #define XGM_INTR_MASK (V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR) | \
  1042. V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR) | \
  1043. F_TXFIFO_UNDERRUN | F_RXFIFO_OVERFLOW)
  1044. #define PCIX_INTR_MASK (F_MSTDETPARERR | F_SIGTARABT | F_RCVTARABT | \
  1045. F_RCVMSTABT | F_SIGSYSERR | F_DETPARERR | \
  1046. F_SPLCMPDIS | F_UNXSPLCMP | F_RCVSPLCMPERR | \
  1047. F_DETCORECCERR | F_DETUNCECCERR | F_PIOPARERR | \
  1048. V_WFPARERR(M_WFPARERR) | V_RFPARERR(M_RFPARERR) | \
  1049. V_CFPARERR(M_CFPARERR) /* | V_MSIXPARERR(M_MSIXPARERR) */)
  1050. #define PCIE_INTR_MASK (F_UNXSPLCPLERRR | F_UNXSPLCPLERRC | F_PCIE_PIOPARERR |\
  1051. F_PCIE_WFPARERR | F_PCIE_RFPARERR | F_PCIE_CFPARERR | \
  1052. /* V_PCIE_MSIXPARERR(M_PCIE_MSIXPARERR) | */ \
  1053. V_BISTERR(M_BISTERR) | F_PEXERR)
  1054. #define ULPRX_INTR_MASK F_PARERR
  1055. #define ULPTX_INTR_MASK 0
  1056. #define CPLSW_INTR_MASK (F_TP_FRAMING_ERROR | \
  1057. F_SGE_FRAMING_ERROR | F_CIM_FRAMING_ERROR | \
  1058. F_ZERO_SWITCH_ERROR)
  1059. #define CIM_INTR_MASK (F_BLKWRPLINT | F_BLKRDPLINT | F_BLKWRCTLINT | \
  1060. F_BLKRDCTLINT | F_BLKWRFLASHINT | F_BLKRDFLASHINT | \
  1061. F_SGLWRFLASHINT | F_WRBLKFLASHINT | F_BLKWRBOOTINT | \
  1062. F_FLASHRANGEINT | F_SDRAMRANGEINT | F_RSVDSPACEINT)
  1063. #define PMTX_INTR_MASK (F_ZERO_C_CMD_ERROR | ICSPI_FRM_ERR | OESPI_FRM_ERR | \
  1064. V_ICSPI_PAR_ERROR(M_ICSPI_PAR_ERROR) | \
  1065. V_OESPI_PAR_ERROR(M_OESPI_PAR_ERROR))
  1066. #define PMRX_INTR_MASK (F_ZERO_E_CMD_ERROR | IESPI_FRM_ERR | OCSPI_FRM_ERR | \
  1067. V_IESPI_PAR_ERROR(M_IESPI_PAR_ERROR) | \
  1068. V_OCSPI_PAR_ERROR(M_OCSPI_PAR_ERROR))
  1069. #define MPS_INTR_MASK (V_TX0TPPARERRENB(M_TX0TPPARERRENB) | \
  1070. V_TX1TPPARERRENB(M_TX1TPPARERRENB) | \
  1071. V_RXTPPARERRENB(M_RXTPPARERRENB) | \
  1072. V_MCAPARERRENB(M_MCAPARERRENB))
  1073. #define PL_INTR_MASK (F_T3DBG | F_XGMAC0_0 | F_XGMAC0_1 | F_MC5A | F_PM1_TX | \
  1074. F_PM1_RX | F_ULP2_TX | F_ULP2_RX | F_TP1 | F_CIM | \
  1075. F_MC7_CM | F_MC7_PMTX | F_MC7_PMRX | F_SGE3 | F_PCIM0 | \
  1076. F_MPS0 | F_CPL_SWITCH)
  1077. /*
  1078. * Interrupt handler for the PCIX1 module.
  1079. */
  1080. static void pci_intr_handler(struct adapter *adapter)
  1081. {
  1082. static const struct intr_info pcix1_intr_info[] = {
  1083. {F_MSTDETPARERR, "PCI master detected parity error", -1, 1},
  1084. {F_SIGTARABT, "PCI signaled target abort", -1, 1},
  1085. {F_RCVTARABT, "PCI received target abort", -1, 1},
  1086. {F_RCVMSTABT, "PCI received master abort", -1, 1},
  1087. {F_SIGSYSERR, "PCI signaled system error", -1, 1},
  1088. {F_DETPARERR, "PCI detected parity error", -1, 1},
  1089. {F_SPLCMPDIS, "PCI split completion discarded", -1, 1},
  1090. {F_UNXSPLCMP, "PCI unexpected split completion error", -1, 1},
  1091. {F_RCVSPLCMPERR, "PCI received split completion error", -1,
  1092. 1},
  1093. {F_DETCORECCERR, "PCI correctable ECC error",
  1094. STAT_PCI_CORR_ECC, 0},
  1095. {F_DETUNCECCERR, "PCI uncorrectable ECC error", -1, 1},
  1096. {F_PIOPARERR, "PCI PIO FIFO parity error", -1, 1},
  1097. {V_WFPARERR(M_WFPARERR), "PCI write FIFO parity error", -1,
  1098. 1},
  1099. {V_RFPARERR(M_RFPARERR), "PCI read FIFO parity error", -1,
  1100. 1},
  1101. {V_CFPARERR(M_CFPARERR), "PCI command FIFO parity error", -1,
  1102. 1},
  1103. {V_MSIXPARERR(M_MSIXPARERR), "PCI MSI-X table/PBA parity "
  1104. "error", -1, 1},
  1105. {0}
  1106. };
  1107. if (t3_handle_intr_status(adapter, A_PCIX_INT_CAUSE, PCIX_INTR_MASK,
  1108. pcix1_intr_info, adapter->irq_stats))
  1109. t3_fatal_err(adapter);
  1110. }
  1111. /*
  1112. * Interrupt handler for the PCIE module.
  1113. */
  1114. static void pcie_intr_handler(struct adapter *adapter)
  1115. {
  1116. static const struct intr_info pcie_intr_info[] = {
  1117. {F_PEXERR, "PCI PEX error", -1, 1},
  1118. {F_UNXSPLCPLERRR,
  1119. "PCI unexpected split completion DMA read error", -1, 1},
  1120. {F_UNXSPLCPLERRC,
  1121. "PCI unexpected split completion DMA command error", -1, 1},
  1122. {F_PCIE_PIOPARERR, "PCI PIO FIFO parity error", -1, 1},
  1123. {F_PCIE_WFPARERR, "PCI write FIFO parity error", -1, 1},
  1124. {F_PCIE_RFPARERR, "PCI read FIFO parity error", -1, 1},
  1125. {F_PCIE_CFPARERR, "PCI command FIFO parity error", -1, 1},
  1126. {V_PCIE_MSIXPARERR(M_PCIE_MSIXPARERR),
  1127. "PCI MSI-X table/PBA parity error", -1, 1},
  1128. {V_BISTERR(M_BISTERR), "PCI BIST error", -1, 1},
  1129. {0}
  1130. };
  1131. if (t3_handle_intr_status(adapter, A_PCIE_INT_CAUSE, PCIE_INTR_MASK,
  1132. pcie_intr_info, adapter->irq_stats))
  1133. t3_fatal_err(adapter);
  1134. }
  1135. /*
  1136. * TP interrupt handler.
  1137. */
  1138. static void tp_intr_handler(struct adapter *adapter)
  1139. {
  1140. static const struct intr_info tp_intr_info[] = {
  1141. {0xffffff, "TP parity error", -1, 1},
  1142. {0x1000000, "TP out of Rx pages", -1, 1},
  1143. {0x2000000, "TP out of Tx pages", -1, 1},
  1144. {0}
  1145. };
  1146. if (t3_handle_intr_status(adapter, A_TP_INT_CAUSE, 0xffffffff,
  1147. tp_intr_info, NULL))
  1148. t3_fatal_err(adapter);
  1149. }
  1150. /*
  1151. * CIM interrupt handler.
  1152. */
  1153. static void cim_intr_handler(struct adapter *adapter)
  1154. {
  1155. static const struct intr_info cim_intr_info[] = {
  1156. {F_RSVDSPACEINT, "CIM reserved space write", -1, 1},
  1157. {F_SDRAMRANGEINT, "CIM SDRAM address out of range", -1, 1},
  1158. {F_FLASHRANGEINT, "CIM flash address out of range", -1, 1},
  1159. {F_BLKWRBOOTINT, "CIM block write to boot space", -1, 1},
  1160. {F_WRBLKFLASHINT, "CIM write to cached flash space", -1, 1},
  1161. {F_SGLWRFLASHINT, "CIM single write to flash space", -1, 1},
  1162. {F_BLKRDFLASHINT, "CIM block read from flash space", -1, 1},
  1163. {F_BLKWRFLASHINT, "CIM block write to flash space", -1, 1},
  1164. {F_BLKRDCTLINT, "CIM block read from CTL space", -1, 1},
  1165. {F_BLKWRCTLINT, "CIM block write to CTL space", -1, 1},
  1166. {F_BLKRDPLINT, "CIM block read from PL space", -1, 1},
  1167. {F_BLKWRPLINT, "CIM block write to PL space", -1, 1},
  1168. {0}
  1169. };
  1170. if (t3_handle_intr_status(adapter, A_CIM_HOST_INT_CAUSE, 0xffffffff,
  1171. cim_intr_info, NULL))
  1172. t3_fatal_err(adapter);
  1173. }
  1174. /*
  1175. * ULP RX interrupt handler.
  1176. */
  1177. static void ulprx_intr_handler(struct adapter *adapter)
  1178. {
  1179. static const struct intr_info ulprx_intr_info[] = {
  1180. {F_PARERR, "ULP RX parity error", -1, 1},
  1181. {0}
  1182. };
  1183. if (t3_handle_intr_status(adapter, A_ULPRX_INT_CAUSE, 0xffffffff,
  1184. ulprx_intr_info, NULL))
  1185. t3_fatal_err(adapter);
  1186. }
  1187. /*
  1188. * ULP TX interrupt handler.
  1189. */
  1190. static void ulptx_intr_handler(struct adapter *adapter)
  1191. {
  1192. static const struct intr_info ulptx_intr_info[] = {
  1193. {F_PBL_BOUND_ERR_CH0, "ULP TX channel 0 PBL out of bounds",
  1194. STAT_ULP_CH0_PBL_OOB, 0},
  1195. {F_PBL_BOUND_ERR_CH1, "ULP TX channel 1 PBL out of bounds",
  1196. STAT_ULP_CH1_PBL_OOB, 0},
  1197. {0}
  1198. };
  1199. if (t3_handle_intr_status(adapter, A_ULPTX_INT_CAUSE, 0xffffffff,
  1200. ulptx_intr_info, adapter->irq_stats))
  1201. t3_fatal_err(adapter);
  1202. }
  1203. #define ICSPI_FRM_ERR (F_ICSPI0_FIFO2X_RX_FRAMING_ERROR | \
  1204. F_ICSPI1_FIFO2X_RX_FRAMING_ERROR | F_ICSPI0_RX_FRAMING_ERROR | \
  1205. F_ICSPI1_RX_FRAMING_ERROR | F_ICSPI0_TX_FRAMING_ERROR | \
  1206. F_ICSPI1_TX_FRAMING_ERROR)
  1207. #define OESPI_FRM_ERR (F_OESPI0_RX_FRAMING_ERROR | \
  1208. F_OESPI1_RX_FRAMING_ERROR | F_OESPI0_TX_FRAMING_ERROR | \
  1209. F_OESPI1_TX_FRAMING_ERROR | F_OESPI0_OFIFO2X_TX_FRAMING_ERROR | \
  1210. F_OESPI1_OFIFO2X_TX_FRAMING_ERROR)
  1211. /*
  1212. * PM TX interrupt handler.
  1213. */
  1214. static void pmtx_intr_handler(struct adapter *adapter)
  1215. {
  1216. static const struct intr_info pmtx_intr_info[] = {
  1217. {F_ZERO_C_CMD_ERROR, "PMTX 0-length pcmd", -1, 1},
  1218. {ICSPI_FRM_ERR, "PMTX ispi framing error", -1, 1},
  1219. {OESPI_FRM_ERR, "PMTX ospi framing error", -1, 1},
  1220. {V_ICSPI_PAR_ERROR(M_ICSPI_PAR_ERROR),
  1221. "PMTX ispi parity error", -1, 1},
  1222. {V_OESPI_PAR_ERROR(M_OESPI_PAR_ERROR),
  1223. "PMTX ospi parity error", -1, 1},
  1224. {0}
  1225. };
  1226. if (t3_handle_intr_status(adapter, A_PM1_TX_INT_CAUSE, 0xffffffff,
  1227. pmtx_intr_info, NULL))
  1228. t3_fatal_err(adapter);
  1229. }
  1230. #define IESPI_FRM_ERR (F_IESPI0_FIFO2X_RX_FRAMING_ERROR | \
  1231. F_IESPI1_FIFO2X_RX_FRAMING_ERROR | F_IESPI0_RX_FRAMING_ERROR | \
  1232. F_IESPI1_RX_FRAMING_ERROR | F_IESPI0_TX_FRAMING_ERROR | \
  1233. F_IESPI1_TX_FRAMING_ERROR)
  1234. #define OCSPI_FRM_ERR (F_OCSPI0_RX_FRAMING_ERROR | \
  1235. F_OCSPI1_RX_FRAMING_ERROR | F_OCSPI0_TX_FRAMING_ERROR | \
  1236. F_OCSPI1_TX_FRAMING_ERROR | F_OCSPI0_OFIFO2X_TX_FRAMING_ERROR | \
  1237. F_OCSPI1_OFIFO2X_TX_FRAMING_ERROR)
  1238. /*
  1239. * PM RX interrupt handler.
  1240. */
  1241. static void pmrx_intr_handler(struct adapter *adapter)
  1242. {
  1243. static const struct intr_info pmrx_intr_info[] = {
  1244. {F_ZERO_E_CMD_ERROR, "PMRX 0-length pcmd", -1, 1},
  1245. {IESPI_FRM_ERR, "PMRX ispi framing error", -1, 1},
  1246. {OCSPI_FRM_ERR, "PMRX ospi framing error", -1, 1},
  1247. {V_IESPI_PAR_ERROR(M_IESPI_PAR_ERROR),
  1248. "PMRX ispi parity error", -1, 1},
  1249. {V_OCSPI_PAR_ERROR(M_OCSPI_PAR_ERROR),
  1250. "PMRX ospi parity error", -1, 1},
  1251. {0}
  1252. };
  1253. if (t3_handle_intr_status(adapter, A_PM1_RX_INT_CAUSE, 0xffffffff,
  1254. pmrx_intr_info, NULL))
  1255. t3_fatal_err(adapter);
  1256. }
  1257. /*
  1258. * CPL switch interrupt handler.
  1259. */
  1260. static void cplsw_intr_handler(struct adapter *adapter)
  1261. {
  1262. static const struct intr_info cplsw_intr_info[] = {
  1263. /* { F_CIM_OVFL_ERROR, "CPL switch CIM overflow", -1, 1 }, */
  1264. {F_TP_FRAMING_ERROR, "CPL switch TP framing error", -1, 1},
  1265. {F_SGE_FRAMING_ERROR, "CPL switch SGE framing error", -1, 1},
  1266. {F_CIM_FRAMING_ERROR, "CPL switch CIM framing error", -1, 1},
  1267. {F_ZERO_SWITCH_ERROR, "CPL switch no-switch error", -1, 1},
  1268. {0}
  1269. };
  1270. if (t3_handle_intr_status(adapter, A_CPL_INTR_CAUSE, 0xffffffff,
  1271. cplsw_intr_info, NULL))
  1272. t3_fatal_err(adapter);
  1273. }
  1274. /*
  1275. * MPS interrupt handler.
  1276. */
  1277. static void mps_intr_handler(struct adapter *adapter)
  1278. {
  1279. static const struct intr_info mps_intr_info[] = {
  1280. {0x1ff, "MPS parity error", -1, 1},
  1281. {0}
  1282. };
  1283. if (t3_handle_intr_status(adapter, A_MPS_INT_CAUSE, 0xffffffff,
  1284. mps_intr_info, NULL))
  1285. t3_fatal_err(adapter);
  1286. }
  1287. #define MC7_INTR_FATAL (F_UE | V_PE(M_PE) | F_AE)
  1288. /*
  1289. * MC7 interrupt handler.
  1290. */
  1291. static void mc7_intr_handler(struct mc7 *mc7)
  1292. {
  1293. struct adapter *adapter = mc7->adapter;
  1294. u32 cause = t3_read_reg(adapter, mc7->offset + A_MC7_INT_CAUSE);
  1295. if (cause & F_CE) {
  1296. mc7->stats.corr_err++;
  1297. CH_WARN(adapter, "%s MC7 correctable error at addr 0x%x, "
  1298. "data 0x%x 0x%x 0x%x\n", mc7->name,
  1299. t3_read_reg(adapter, mc7->offset + A_MC7_CE_ADDR),
  1300. t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA0),
  1301. t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA1),
  1302. t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA2));
  1303. }
  1304. if (cause & F_UE) {
  1305. mc7->stats.uncorr_err++;
  1306. CH_ALERT(adapter, "%s MC7 uncorrectable error at addr 0x%x, "
  1307. "data 0x%x 0x%x 0x%x\n", mc7->name,
  1308. t3_read_reg(adapter, mc7->offset + A_MC7_UE_ADDR),
  1309. t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA0),
  1310. t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA1),
  1311. t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA2));
  1312. }
  1313. if (G_PE(cause)) {
  1314. mc7->stats.parity_err++;
  1315. CH_ALERT(adapter, "%s MC7 parity error 0x%x\n",
  1316. mc7->name, G_PE(cause));
  1317. }
  1318. if (cause & F_AE) {
  1319. u32 addr = 0;
  1320. if (adapter->params.rev > 0)
  1321. addr = t3_read_reg(adapter,
  1322. mc7->offset + A_MC7_ERR_ADDR);
  1323. mc7->stats.addr_err++;
  1324. CH_ALERT(adapter, "%s MC7 address error: 0x%x\n",
  1325. mc7->name, addr);
  1326. }
  1327. if (cause & MC7_INTR_FATAL)
  1328. t3_fatal_err(adapter);
  1329. t3_write_reg(adapter, mc7->offset + A_MC7_INT_CAUSE, cause);
  1330. }
  1331. #define XGM_INTR_FATAL (V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR) | \
  1332. V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR))
  1333. /*
  1334. * XGMAC interrupt handler.
  1335. */
  1336. static int mac_intr_handler(struct adapter *adap, unsigned int idx)
  1337. {
  1338. struct cmac *mac = &adap2pinfo(adap, idx)->mac;
  1339. u32 cause = t3_read_reg(adap, A_XGM_INT_CAUSE + mac->offset);
  1340. if (cause & V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR)) {
  1341. mac->stats.tx_fifo_parity_err++;
  1342. CH_ALERT(adap, "port%d: MAC TX FIFO parity error\n", idx);
  1343. }
  1344. if (cause & V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR)) {
  1345. mac->stats.rx_fifo_parity_err++;
  1346. CH_ALERT(adap, "port%d: MAC RX FIFO parity error\n", idx);
  1347. }
  1348. if (cause & F_TXFIFO_UNDERRUN)
  1349. mac->stats.tx_fifo_urun++;
  1350. if (cause & F_RXFIFO_OVERFLOW)
  1351. mac->stats.rx_fifo_ovfl++;
  1352. if (cause & V_SERDES_LOS(M_SERDES_LOS))
  1353. mac->stats.serdes_signal_loss++;
  1354. if (cause & F_XAUIPCSCTCERR)
  1355. mac->stats.xaui_pcs_ctc_err++;
  1356. if (cause & F_XAUIPCSALIGNCHANGE)
  1357. mac->stats.xaui_pcs_align_change++;
  1358. t3_write_reg(adap, A_XGM_INT_CAUSE + mac->offset, cause);
  1359. if (cause & XGM_INTR_FATAL)
  1360. t3_fatal_err(adap);
  1361. return cause != 0;
  1362. }
  1363. /*
  1364. * Interrupt handler for PHY events.
  1365. */
  1366. int t3_phy_intr_handler(struct adapter *adapter)
  1367. {
  1368. u32 mask, gpi = adapter_info(adapter)->gpio_intr;
  1369. u32 i, cause = t3_read_reg(adapter, A_T3DBG_INT_CAUSE);
  1370. for_each_port(adapter, i) {
  1371. struct port_info *p = adap2pinfo(adapter, i);
  1372. mask = gpi - (gpi & (gpi - 1));
  1373. gpi -= mask;
  1374. if (!(p->port_type->caps & SUPPORTED_IRQ))
  1375. continue;
  1376. if (cause & mask) {
  1377. int phy_cause = p->phy.ops->intr_handler(&p->phy);
  1378. if (phy_cause & cphy_cause_link_change)
  1379. t3_link_changed(adapter, i);
  1380. if (phy_cause & cphy_cause_fifo_error)
  1381. p->phy.fifo_errors++;
  1382. }
  1383. }
  1384. t3_write_reg(adapter, A_T3DBG_INT_CAUSE, cause);
  1385. return 0;
  1386. }
  1387. /*
  1388. * T3 slow path (non-data) interrupt handler.
  1389. */
  1390. int t3_slow_intr_handler(struct adapter *adapter)
  1391. {
  1392. u32 cause = t3_read_reg(adapter, A_PL_INT_CAUSE0);
  1393. cause &= adapter->slow_intr_mask;
  1394. if (!cause)
  1395. return 0;
  1396. if (cause & F_PCIM0) {
  1397. if (is_pcie(adapter))
  1398. pcie_intr_handler(adapter);
  1399. else
  1400. pci_intr_handler(adapter);
  1401. }
  1402. if (cause & F_SGE3)
  1403. t3_sge_err_intr_handler(adapter);
  1404. if (cause & F_MC7_PMRX)
  1405. mc7_intr_handler(&adapter->pmrx);
  1406. if (cause & F_MC7_PMTX)
  1407. mc7_intr_handler(&adapter->pmtx);
  1408. if (cause & F_MC7_CM)
  1409. mc7_intr_handler(&adapter->cm);
  1410. if (cause & F_CIM)
  1411. cim_intr_handler(adapter);
  1412. if (cause & F_TP1)
  1413. tp_intr_handler(adapter);
  1414. if (cause & F_ULP2_RX)
  1415. ulprx_intr_handler(adapter);
  1416. if (cause & F_ULP2_TX)
  1417. ulptx_intr_handler(adapter);
  1418. if (cause & F_PM1_RX)
  1419. pmrx_intr_handler(adapter);
  1420. if (cause & F_PM1_TX)
  1421. pmtx_intr_handler(adapter);
  1422. if (cause & F_CPL_SWITCH)
  1423. cplsw_intr_handler(adapter);
  1424. if (cause & F_MPS0)
  1425. mps_intr_handler(adapter);
  1426. if (cause & F_MC5A)
  1427. t3_mc5_intr_handler(&adapter->mc5);
  1428. if (cause & F_XGMAC0_0)
  1429. mac_intr_handler(adapter, 0);
  1430. if (cause & F_XGMAC0_1)
  1431. mac_intr_handler(adapter, 1);
  1432. if (cause & F_T3DBG)
  1433. t3_os_ext_intr_handler(adapter);
  1434. /* Clear the interrupts just processed. */
  1435. t3_write_reg(adapter, A_PL_INT_CAUSE0, cause);
  1436. t3_read_reg(adapter, A_PL_INT_CAUSE0); /* flush */
  1437. return 1;
  1438. }
  1439. /**
  1440. * t3_intr_enable - enable interrupts
  1441. * @adapter: the adapter whose interrupts should be enabled
  1442. *
  1443. * Enable interrupts by setting the interrupt enable registers of the
  1444. * various HW modules and then enabling the top-level interrupt
  1445. * concentrator.
  1446. */
  1447. void t3_intr_enable(struct adapter *adapter)
  1448. {
  1449. static const struct addr_val_pair intr_en_avp[] = {
  1450. {A_SG_INT_ENABLE, SGE_INTR_MASK},
  1451. {A_MC7_INT_ENABLE, MC7_INTR_MASK},
  1452. {A_MC7_INT_ENABLE - MC7_PMRX_BASE_ADDR + MC7_PMTX_BASE_ADDR,
  1453. MC7_INTR_MASK},
  1454. {A_MC7_INT_ENABLE - MC7_PMRX_BASE_ADDR + MC7_CM_BASE_ADDR,
  1455. MC7_INTR_MASK},
  1456. {A_MC5_DB_INT_ENABLE, MC5_INTR_MASK},
  1457. {A_ULPRX_INT_ENABLE, ULPRX_INTR_MASK},
  1458. {A_TP_INT_ENABLE, 0x3bfffff},
  1459. {A_PM1_TX_INT_ENABLE, PMTX_INTR_MASK},
  1460. {A_PM1_RX_INT_ENABLE, PMRX_INTR_MASK},
  1461. {A_CIM_HOST_INT_ENABLE, CIM_INTR_MASK},
  1462. {A_MPS_INT_ENABLE, MPS_INTR_MASK},
  1463. };
  1464. adapter->slow_intr_mask = PL_INTR_MASK;
  1465. t3_write_regs(adapter, intr_en_avp, ARRAY_SIZE(intr_en_avp), 0);
  1466. if (adapter->params.rev > 0) {
  1467. t3_write_reg(adapter, A_CPL_INTR_ENABLE,
  1468. CPLSW_INTR_MASK | F_CIM_OVFL_ERROR);
  1469. t3_write_reg(adapter, A_ULPTX_INT_ENABLE,
  1470. ULPTX_INTR_MASK | F_PBL_BOUND_ERR_CH0 |
  1471. F_PBL_BOUND_ERR_CH1);
  1472. } else {
  1473. t3_write_reg(adapter, A_CPL_INTR_ENABLE, CPLSW_INTR_MASK);
  1474. t3_write_reg(adapter, A_ULPTX_INT_ENABLE, ULPTX_INTR_MASK);
  1475. }
  1476. t3_write_reg(adapter, A_T3DBG_GPIO_ACT_LOW,
  1477. adapter_info(adapter)->gpio_intr);
  1478. t3_write_reg(adapter, A_T3DBG_INT_ENABLE,
  1479. adapter_info(adapter)->gpio_intr);
  1480. if (is_pcie(adapter))
  1481. t3_write_reg(adapter, A_PCIE_INT_ENABLE, PCIE_INTR_MASK);
  1482. else
  1483. t3_write_reg(adapter, A_PCIX_INT_ENABLE, PCIX_INTR_MASK);
  1484. t3_write_reg(adapter, A_PL_INT_ENABLE0, adapter->slow_intr_mask);
  1485. t3_read_reg(adapter, A_PL_INT_ENABLE0); /* flush */
  1486. }
  1487. /**
  1488. * t3_intr_disable - disable a card's interrupts
  1489. * @adapter: the adapter whose interrupts should be disabled
  1490. *
  1491. * Disable interrupts. We only disable the top-level interrupt
  1492. * concentrator and the SGE data interrupts.
  1493. */
  1494. void t3_intr_disable(struct adapter *adapter)
  1495. {
  1496. t3_write_reg(adapter, A_PL_INT_ENABLE0, 0);
  1497. t3_read_reg(adapter, A_PL_INT_ENABLE0); /* flush */
  1498. adapter->slow_intr_mask = 0;
  1499. }
  1500. /**
  1501. * t3_intr_clear - clear all interrupts
  1502. * @adapter: the adapter whose interrupts should be cleared
  1503. *
  1504. * Clears all interrupts.
  1505. */
  1506. void t3_intr_clear(struct adapter *adapter)
  1507. {
  1508. static const unsigned int cause_reg_addr[] = {
  1509. A_SG_INT_CAUSE,
  1510. A_SG_RSPQ_FL_STATUS,
  1511. A_PCIX_INT_CAUSE,
  1512. A_MC7_INT_CAUSE,
  1513. A_MC7_INT_CAUSE - MC7_PMRX_BASE_ADDR + MC7_PMTX_BASE_ADDR,
  1514. A_MC7_INT_CAUSE - MC7_PMRX_BASE_ADDR + MC7_CM_BASE_ADDR,
  1515. A_CIM_HOST_INT_CAUSE,
  1516. A_TP_INT_CAUSE,
  1517. A_MC5_DB_INT_CAUSE,
  1518. A_ULPRX_INT_CAUSE,
  1519. A_ULPTX_INT_CAUSE,
  1520. A_CPL_INTR_CAUSE,
  1521. A_PM1_TX_INT_CAUSE,
  1522. A_PM1_RX_INT_CAUSE,
  1523. A_MPS_INT_CAUSE,
  1524. A_T3DBG_INT_CAUSE,
  1525. };
  1526. unsigned int i;
  1527. /* Clear PHY and MAC interrupts for each port. */
  1528. for_each_port(adapter, i)
  1529. t3_port_intr_clear(adapter, i);
  1530. for (i = 0; i < ARRAY_SIZE(cause_reg_addr); ++i)
  1531. t3_write_reg(adapter, cause_reg_addr[i], 0xffffffff);
  1532. t3_write_reg(adapter, A_PL_INT_CAUSE0, 0xffffffff);
  1533. t3_read_reg(adapter, A_PL_INT_CAUSE0); /* flush */
  1534. }
  1535. /**
  1536. * t3_port_intr_enable - enable port-specific interrupts
  1537. * @adapter: associated adapter
  1538. * @idx: index of port whose interrupts should be enabled
  1539. *
  1540. * Enable port-specific (i.e., MAC and PHY) interrupts for the given
  1541. * adapter port.
  1542. */
  1543. void t3_port_intr_enable(struct adapter *adapter, int idx)
  1544. {
  1545. struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
  1546. t3_write_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx), XGM_INTR_MASK);
  1547. t3_read_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx)); /* flush */
  1548. phy->ops->intr_enable(phy);
  1549. }
  1550. /**
  1551. * t3_port_intr_disable - disable port-specific interrupts
  1552. * @adapter: associated adapter
  1553. * @idx: index of port whose interrupts should be disabled
  1554. *
  1555. * Disable port-specific (i.e., MAC and PHY) interrupts for the given
  1556. * adapter port.
  1557. */
  1558. void t3_port_intr_disable(struct adapter *adapter, int idx)
  1559. {
  1560. struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
  1561. t3_write_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx), 0);
  1562. t3_read_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx)); /* flush */
  1563. phy->ops->intr_disable(phy);
  1564. }
  1565. /**
  1566. * t3_port_intr_clear - clear port-specific interrupts
  1567. * @adapter: associated adapter
  1568. * @idx: index of port whose interrupts to clear
  1569. *
  1570. * Clear port-specific (i.e., MAC and PHY) interrupts for the given
  1571. * adapter port.
  1572. */
  1573. void t3_port_intr_clear(struct adapter *adapter, int idx)
  1574. {
  1575. struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
  1576. t3_write_reg(adapter, XGM_REG(A_XGM_INT_CAUSE, idx), 0xffffffff);
  1577. t3_read_reg(adapter, XGM_REG(A_XGM_INT_CAUSE, idx)); /* flush */
  1578. phy->ops->intr_clear(phy);
  1579. }
  1580. /**
  1581. * t3_sge_write_context - write an SGE context
  1582. * @adapter: the adapter
  1583. * @id: the context id
  1584. * @type: the context type
  1585. *
  1586. * Program an SGE context with the values already loaded in the
  1587. * CONTEXT_DATA? registers.
  1588. */
  1589. static int t3_sge_write_context(struct adapter *adapter, unsigned int id,
  1590. unsigned int type)
  1591. {
  1592. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0xffffffff);
  1593. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0xffffffff);
  1594. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0xffffffff);
  1595. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0xffffffff);
  1596. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1597. V_CONTEXT_CMD_OPCODE(1) | type | V_CONTEXT(id));
  1598. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1599. 0, 5, 1);
  1600. }
  1601. /**
  1602. * t3_sge_init_ecntxt - initialize an SGE egress context
  1603. * @adapter: the adapter to configure
  1604. * @id: the context id
  1605. * @gts_enable: whether to enable GTS for the context
  1606. * @type: the egress context type
  1607. * @respq: associated response queue
  1608. * @base_addr: base address of queue
  1609. * @size: number of queue entries
  1610. * @token: uP token
  1611. * @gen: initial generation value for the context
  1612. * @cidx: consumer pointer
  1613. *
  1614. * Initialize an SGE egress context and make it ready for use. If the
  1615. * platform allows concurrent context operations, the caller is
  1616. * responsible for appropriate locking.
  1617. */
  1618. int t3_sge_init_ecntxt(struct adapter *adapter, unsigned int id, int gts_enable,
  1619. enum sge_context_type type, int respq, u64 base_addr,
  1620. unsigned int size, unsigned int token, int gen,
  1621. unsigned int cidx)
  1622. {
  1623. unsigned int credits = type == SGE_CNTXT_OFLD ? 0 : FW_WR_NUM;
  1624. if (base_addr & 0xfff) /* must be 4K aligned */
  1625. return -EINVAL;
  1626. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1627. return -EBUSY;
  1628. base_addr >>= 12;
  1629. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_EC_INDEX(cidx) |
  1630. V_EC_CREDITS(credits) | V_EC_GTS(gts_enable));
  1631. t3_write_reg(adapter, A_SG_CONTEXT_DATA1, V_EC_SIZE(size) |
  1632. V_EC_BASE_LO(base_addr & 0xffff));
  1633. base_addr >>= 16;
  1634. t3_write_reg(adapter, A_SG_CONTEXT_DATA2, base_addr);
  1635. base_addr >>= 32;
  1636. t3_write_reg(adapter, A_SG_CONTEXT_DATA3,
  1637. V_EC_BASE_HI(base_addr & 0xf) | V_EC_RESPQ(respq) |
  1638. V_EC_TYPE(type) | V_EC_GEN(gen) | V_EC_UP_TOKEN(token) |
  1639. F_EC_VALID);
  1640. return t3_sge_write_context(adapter, id, F_EGRESS);
  1641. }
  1642. /**
  1643. * t3_sge_init_flcntxt - initialize an SGE free-buffer list context
  1644. * @adapter: the adapter to configure
  1645. * @id: the context id
  1646. * @gts_enable: whether to enable GTS for the context
  1647. * @base_addr: base address of queue
  1648. * @size: number of queue entries
  1649. * @bsize: size of each buffer for this queue
  1650. * @cong_thres: threshold to signal congestion to upstream producers
  1651. * @gen: initial generation value for the context
  1652. * @cidx: consumer pointer
  1653. *
  1654. * Initialize an SGE free list context and make it ready for use. The
  1655. * caller is responsible for ensuring only one context operation occurs
  1656. * at a time.
  1657. */
  1658. int t3_sge_init_flcntxt(struct adapter *adapter, unsigned int id,
  1659. int gts_enable, u64 base_addr, unsigned int size,
  1660. unsigned int bsize, unsigned int cong_thres, int gen,
  1661. unsigned int cidx)
  1662. {
  1663. if (base_addr & 0xfff) /* must be 4K aligned */
  1664. return -EINVAL;
  1665. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1666. return -EBUSY;
  1667. base_addr >>= 12;
  1668. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, base_addr);
  1669. base_addr >>= 32;
  1670. t3_write_reg(adapter, A_SG_CONTEXT_DATA1,
  1671. V_FL_BASE_HI((u32) base_addr) |
  1672. V_FL_INDEX_LO(cidx & M_FL_INDEX_LO));
  1673. t3_write_reg(adapter, A_SG_CONTEXT_DATA2, V_FL_SIZE(size) |
  1674. V_FL_GEN(gen) | V_FL_INDEX_HI(cidx >> 12) |
  1675. V_FL_ENTRY_SIZE_LO(bsize & M_FL_ENTRY_SIZE_LO));
  1676. t3_write_reg(adapter, A_SG_CONTEXT_DATA3,
  1677. V_FL_ENTRY_SIZE_HI(bsize >> (32 - S_FL_ENTRY_SIZE_LO)) |
  1678. V_FL_CONG_THRES(cong_thres) | V_FL_GTS(gts_enable));
  1679. return t3_sge_write_context(adapter, id, F_FREELIST);
  1680. }
  1681. /**
  1682. * t3_sge_init_rspcntxt - initialize an SGE response queue context
  1683. * @adapter: the adapter to configure
  1684. * @id: the context id
  1685. * @irq_vec_idx: MSI-X interrupt vector index, 0 if no MSI-X, -1 if no IRQ
  1686. * @base_addr: base address of queue
  1687. * @size: number of queue entries
  1688. * @fl_thres: threshold for selecting the normal or jumbo free list
  1689. * @gen: initial generation value for the context
  1690. * @cidx: consumer pointer
  1691. *
  1692. * Initialize an SGE response queue context and make it ready for use.
  1693. * The caller is responsible for ensuring only one context operation
  1694. * occurs at a time.
  1695. */
  1696. int t3_sge_init_rspcntxt(struct adapter *adapter, unsigned int id,
  1697. int irq_vec_idx, u64 base_addr, unsigned int size,
  1698. unsigned int fl_thres, int gen, unsigned int cidx)
  1699. {
  1700. unsigned int intr = 0;
  1701. if (base_addr & 0xfff) /* must be 4K aligned */
  1702. return -EINVAL;
  1703. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1704. return -EBUSY;
  1705. base_addr >>= 12;
  1706. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_CQ_SIZE(size) |
  1707. V_CQ_INDEX(cidx));
  1708. t3_write_reg(adapter, A_SG_CONTEXT_DATA1, base_addr);
  1709. base_addr >>= 32;
  1710. if (irq_vec_idx >= 0)
  1711. intr = V_RQ_MSI_VEC(irq_vec_idx) | F_RQ_INTR_EN;
  1712. t3_write_reg(adapter, A_SG_CONTEXT_DATA2,
  1713. V_CQ_BASE_HI((u32) base_addr) | intr | V_RQ_GEN(gen));
  1714. t3_write_reg(adapter, A_SG_CONTEXT_DATA3, fl_thres);
  1715. return t3_sge_write_context(adapter, id, F_RESPONSEQ);
  1716. }
  1717. /**
  1718. * t3_sge_init_cqcntxt - initialize an SGE completion queue context
  1719. * @adapter: the adapter to configure
  1720. * @id: the context id
  1721. * @base_addr: base address of queue
  1722. * @size: number of queue entries
  1723. * @rspq: response queue for async notifications
  1724. * @ovfl_mode: CQ overflow mode
  1725. * @credits: completion queue credits
  1726. * @credit_thres: the credit threshold
  1727. *
  1728. * Initialize an SGE completion queue context and make it ready for use.
  1729. * The caller is responsible for ensuring only one context operation
  1730. * occurs at a time.
  1731. */
  1732. int t3_sge_init_cqcntxt(struct adapter *adapter, unsigned int id, u64 base_addr,
  1733. unsigned int size, int rspq, int ovfl_mode,
  1734. unsigned int credits, unsigned int credit_thres)
  1735. {
  1736. if (base_addr & 0xfff) /* must be 4K aligned */
  1737. return -EINVAL;
  1738. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1739. return -EBUSY;
  1740. base_addr >>= 12;
  1741. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_CQ_SIZE(size));
  1742. t3_write_reg(adapter, A_SG_CONTEXT_DATA1, base_addr);
  1743. base_addr >>= 32;
  1744. t3_write_reg(adapter, A_SG_CONTEXT_DATA2,
  1745. V_CQ_BASE_HI((u32) base_addr) | V_CQ_RSPQ(rspq) |
  1746. V_CQ_GEN(1) | V_CQ_OVERFLOW_MODE(ovfl_mode));
  1747. t3_write_reg(adapter, A_SG_CONTEXT_DATA3, V_CQ_CREDITS(credits) |
  1748. V_CQ_CREDIT_THRES(credit_thres));
  1749. return t3_sge_write_context(adapter, id, F_CQ);
  1750. }
  1751. /**
  1752. * t3_sge_enable_ecntxt - enable/disable an SGE egress context
  1753. * @adapter: the adapter
  1754. * @id: the egress context id
  1755. * @enable: enable (1) or disable (0) the context
  1756. *
  1757. * Enable or disable an SGE egress context. The caller is responsible for
  1758. * ensuring only one context operation occurs at a time.
  1759. */
  1760. int t3_sge_enable_ecntxt(struct adapter *adapter, unsigned int id, int enable)
  1761. {
  1762. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1763. return -EBUSY;
  1764. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0);
  1765. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1766. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
  1767. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, F_EC_VALID);
  1768. t3_write_reg(adapter, A_SG_CONTEXT_DATA3, V_EC_VALID(enable));
  1769. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1770. V_CONTEXT_CMD_OPCODE(1) | F_EGRESS | V_CONTEXT(id));
  1771. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1772. 0, 5, 1);
  1773. }
  1774. /**
  1775. * t3_sge_disable_fl - disable an SGE free-buffer list
  1776. * @adapter: the adapter
  1777. * @id: the free list context id
  1778. *
  1779. * Disable an SGE free-buffer list. The caller is responsible for
  1780. * ensuring only one context operation occurs at a time.
  1781. */
  1782. int t3_sge_disable_fl(struct adapter *adapter, unsigned int id)
  1783. {
  1784. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1785. return -EBUSY;
  1786. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0);
  1787. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1788. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, V_FL_SIZE(M_FL_SIZE));
  1789. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
  1790. t3_write_reg(adapter, A_SG_CONTEXT_DATA2, 0);
  1791. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1792. V_CONTEXT_CMD_OPCODE(1) | F_FREELIST | V_CONTEXT(id));
  1793. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1794. 0, 5, 1);
  1795. }
  1796. /**
  1797. * t3_sge_disable_rspcntxt - disable an SGE response queue
  1798. * @adapter: the adapter
  1799. * @id: the response queue context id
  1800. *
  1801. * Disable an SGE response queue. The caller is responsible for
  1802. * ensuring only one context operation occurs at a time.
  1803. */
  1804. int t3_sge_disable_rspcntxt(struct adapter *adapter, unsigned int id)
  1805. {
  1806. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1807. return -EBUSY;
  1808. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, V_CQ_SIZE(M_CQ_SIZE));
  1809. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1810. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
  1811. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
  1812. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, 0);
  1813. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1814. V_CONTEXT_CMD_OPCODE(1) | F_RESPONSEQ | V_CONTEXT(id));
  1815. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1816. 0, 5, 1);
  1817. }
  1818. /**
  1819. * t3_sge_disable_cqcntxt - disable an SGE completion queue
  1820. * @adapter: the adapter
  1821. * @id: the completion queue context id
  1822. *
  1823. * Disable an SGE completion queue. The caller is responsible for
  1824. * ensuring only one context operation occurs at a time.
  1825. */
  1826. int t3_sge_disable_cqcntxt(struct adapter *adapter, unsigned int id)
  1827. {
  1828. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1829. return -EBUSY;
  1830. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, V_CQ_SIZE(M_CQ_SIZE));
  1831. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1832. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
  1833. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
  1834. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, 0);
  1835. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1836. V_CONTEXT_CMD_OPCODE(1) | F_CQ | V_CONTEXT(id));
  1837. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1838. 0, 5, 1);
  1839. }
  1840. /**
  1841. * t3_sge_cqcntxt_op - perform an operation on a completion queue context
  1842. * @adapter: the adapter
  1843. * @id: the context id
  1844. * @op: the operation to perform
  1845. *
  1846. * Perform the selected operation on an SGE completion queue context.
  1847. * The caller is responsible for ensuring only one context operation
  1848. * occurs at a time.
  1849. */
  1850. int t3_sge_cqcntxt_op(struct adapter *adapter, unsigned int id, unsigned int op,
  1851. unsigned int credits)
  1852. {
  1853. u32 val;
  1854. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1855. return -EBUSY;
  1856. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, credits << 16);
  1857. t3_write_reg(adapter, A_SG_CONTEXT_CMD, V_CONTEXT_CMD_OPCODE(op) |
  1858. V_CONTEXT(id) | F_CQ);
  1859. if (t3_wait_op_done_val(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1860. 0, 5, 1, &val))
  1861. return -EIO;
  1862. if (op >= 2 && op < 7) {
  1863. if (adapter->params.rev > 0)
  1864. return G_CQ_INDEX(val);
  1865. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1866. V_CONTEXT_CMD_OPCODE(0) | F_CQ | V_CONTEXT(id));
  1867. if (t3_wait_op_done(adapter, A_SG_CONTEXT_CMD,
  1868. F_CONTEXT_CMD_BUSY, 0, 5, 1))
  1869. return -EIO;
  1870. return G_CQ_INDEX(t3_read_reg(adapter, A_SG_CONTEXT_DATA0));
  1871. }
  1872. return 0;
  1873. }
  1874. /**
  1875. * t3_sge_read_context - read an SGE context
  1876. * @type: the context type
  1877. * @adapter: the adapter
  1878. * @id: the context id
  1879. * @data: holds the retrieved context
  1880. *
  1881. * Read an SGE egress context. The caller is responsible for ensuring
  1882. * only one context operation occurs at a time.
  1883. */
  1884. static int t3_sge_read_context(unsigned int type, struct adapter *adapter,
  1885. unsigned int id, u32 data[4])
  1886. {
  1887. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1888. return -EBUSY;
  1889. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1890. V_CONTEXT_CMD_OPCODE(0) | type | V_CONTEXT(id));
  1891. if (t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY, 0,
  1892. 5, 1))
  1893. return -EIO;
  1894. data[0] = t3_read_reg(adapter, A_SG_CONTEXT_DATA0);
  1895. data[1] = t3_read_reg(adapter, A_SG_CONTEXT_DATA1);
  1896. data[2] = t3_read_reg(adapter, A_SG_CONTEXT_DATA2);
  1897. data[3] = t3_read_reg(adapter, A_SG_CONTEXT_DATA3);
  1898. return 0;
  1899. }
  1900. /**
  1901. * t3_sge_read_ecntxt - read an SGE egress context
  1902. * @adapter: the adapter
  1903. * @id: the context id
  1904. * @data: holds the retrieved context
  1905. *
  1906. * Read an SGE egress context. The caller is responsible for ensuring
  1907. * only one context operation occurs at a time.
  1908. */
  1909. int t3_sge_read_ecntxt(struct adapter *adapter, unsigned int id, u32 data[4])
  1910. {
  1911. if (id >= 65536)
  1912. return -EINVAL;
  1913. return t3_sge_read_context(F_EGRESS, adapter, id, data);
  1914. }
  1915. /**
  1916. * t3_sge_read_cq - read an SGE CQ context
  1917. * @adapter: the adapter
  1918. * @id: the context id
  1919. * @data: holds the retrieved context
  1920. *
  1921. * Read an SGE CQ context. The caller is responsible for ensuring
  1922. * only one context operation occurs at a time.
  1923. */
  1924. int t3_sge_read_cq(struct adapter *adapter, unsigned int id, u32 data[4])
  1925. {
  1926. if (id >= 65536)
  1927. return -EINVAL;
  1928. return t3_sge_read_context(F_CQ, adapter, id, data);
  1929. }
  1930. /**
  1931. * t3_sge_read_fl - read an SGE free-list context
  1932. * @adapter: the adapter
  1933. * @id: the context id
  1934. * @data: holds the retrieved context
  1935. *
  1936. * Read an SGE free-list context. The caller is responsible for ensuring
  1937. * only one context operation occurs at a time.
  1938. */
  1939. int t3_sge_read_fl(struct adapter *adapter, unsigned int id, u32 data[4])
  1940. {
  1941. if (id >= SGE_QSETS * 2)
  1942. return -EINVAL;
  1943. return t3_sge_read_context(F_FREELIST, adapter, id, data);
  1944. }
  1945. /**
  1946. * t3_sge_read_rspq - read an SGE response queue context
  1947. * @adapter: the adapter
  1948. * @id: the context id
  1949. * @data: holds the retrieved context
  1950. *
  1951. * Read an SGE response queue context. The caller is responsible for
  1952. * ensuring only one context operation occurs at a time.
  1953. */
  1954. int t3_sge_read_rspq(struct adapter *adapter, unsigned int id, u32 data[4])
  1955. {
  1956. if (id >= SGE_QSETS)
  1957. return -EINVAL;
  1958. return t3_sge_read_context(F_RESPONSEQ, adapter, id, data);
  1959. }
  1960. /**
  1961. * t3_config_rss - configure Rx packet steering
  1962. * @adapter: the adapter
  1963. * @rss_config: RSS settings (written to TP_RSS_CONFIG)
  1964. * @cpus: values for the CPU lookup table (0xff terminated)
  1965. * @rspq: values for the response queue lookup table (0xffff terminated)
  1966. *
  1967. * Programs the receive packet steering logic. @cpus and @rspq provide
  1968. * the values for the CPU and response queue lookup tables. If they
  1969. * provide fewer values than the size of the tables the supplied values
  1970. * are used repeatedly until the tables are fully populated.
  1971. */
  1972. void t3_config_rss(struct adapter *adapter, unsigned int rss_config,
  1973. const u8 * cpus, const u16 *rspq)
  1974. {
  1975. int i, j, cpu_idx = 0, q_idx = 0;
  1976. if (cpus)
  1977. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  1978. u32 val = i << 16;
  1979. for (j = 0; j < 2; ++j) {
  1980. val |= (cpus[cpu_idx++] & 0x3f) << (8 * j);
  1981. if (cpus[cpu_idx] == 0xff)
  1982. cpu_idx = 0;
  1983. }
  1984. t3_write_reg(adapter, A_TP_RSS_LKP_TABLE, val);
  1985. }
  1986. if (rspq)
  1987. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  1988. t3_write_reg(adapter, A_TP_RSS_MAP_TABLE,
  1989. (i << 16) | rspq[q_idx++]);
  1990. if (rspq[q_idx] == 0xffff)
  1991. q_idx = 0;
  1992. }
  1993. t3_write_reg(adapter, A_TP_RSS_CONFIG, rss_config);
  1994. }
  1995. /**
  1996. * t3_read_rss - read the contents of the RSS tables
  1997. * @adapter: the adapter
  1998. * @lkup: holds the contents of the RSS lookup table
  1999. * @map: holds the contents of the RSS map table
  2000. *
  2001. * Reads the contents of the receive packet steering tables.
  2002. */
  2003. int t3_read_rss(struct adapter *adapter, u8 * lkup, u16 *map)
  2004. {
  2005. int i;
  2006. u32 val;
  2007. if (lkup)
  2008. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2009. t3_write_reg(adapter, A_TP_RSS_LKP_TABLE,
  2010. 0xffff0000 | i);
  2011. val = t3_read_reg(adapter, A_TP_RSS_LKP_TABLE);
  2012. if (!(val & 0x80000000))
  2013. return -EAGAIN;
  2014. *lkup++ = val;
  2015. *lkup++ = (val >> 8);
  2016. }
  2017. if (map)
  2018. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2019. t3_write_reg(adapter, A_TP_RSS_MAP_TABLE,
  2020. 0xffff0000 | i);
  2021. val = t3_read_reg(adapter, A_TP_RSS_MAP_TABLE);
  2022. if (!(val & 0x80000000))
  2023. return -EAGAIN;
  2024. *map++ = val;
  2025. }
  2026. return 0;
  2027. }
  2028. /**
  2029. * t3_tp_set_offload_mode - put TP in NIC/offload mode
  2030. * @adap: the adapter
  2031. * @enable: 1 to select offload mode, 0 for regular NIC
  2032. *
  2033. * Switches TP to NIC/offload mode.
  2034. */
  2035. void t3_tp_set_offload_mode(struct adapter *adap, int enable)
  2036. {
  2037. if (is_offload(adap) || !enable)
  2038. t3_set_reg_field(adap, A_TP_IN_CONFIG, F_NICMODE,
  2039. V_NICMODE(!enable));
  2040. }
  2041. /**
  2042. * pm_num_pages - calculate the number of pages of the payload memory
  2043. * @mem_size: the size of the payload memory
  2044. * @pg_size: the size of each payload memory page
  2045. *
  2046. * Calculate the number of pages, each of the given size, that fit in a
  2047. * memory of the specified size, respecting the HW requirement that the
  2048. * number of pages must be a multiple of 24.
  2049. */
  2050. static inline unsigned int pm_num_pages(unsigned int mem_size,
  2051. unsigned int pg_size)
  2052. {
  2053. unsigned int n = mem_size / pg_size;
  2054. return n - n % 24;
  2055. }
  2056. #define mem_region(adap, start, size, reg) \
  2057. t3_write_reg((adap), A_ ## reg, (start)); \
  2058. start += size
  2059. /*
  2060. * partition_mem - partition memory and configure TP memory settings
  2061. * @adap: the adapter
  2062. * @p: the TP parameters
  2063. *
  2064. * Partitions context and payload memory and configures TP's memory
  2065. * registers.
  2066. */
  2067. static void partition_mem(struct adapter *adap, const struct tp_params *p)
  2068. {
  2069. unsigned int m, pstructs, tids = t3_mc5_size(&adap->mc5);
  2070. unsigned int timers = 0, timers_shift = 22;
  2071. if (adap->params.rev > 0) {
  2072. if (tids <= 16 * 1024) {
  2073. timers = 1;
  2074. timers_shift = 16;
  2075. } else if (tids <= 64 * 1024) {
  2076. timers = 2;
  2077. timers_shift = 18;
  2078. } else if (tids <= 256 * 1024) {
  2079. timers = 3;
  2080. timers_shift = 20;
  2081. }
  2082. }
  2083. t3_write_reg(adap, A_TP_PMM_SIZE,
  2084. p->chan_rx_size | (p->chan_tx_size >> 16));
  2085. t3_write_reg(adap, A_TP_PMM_TX_BASE, 0);
  2086. t3_write_reg(adap, A_TP_PMM_TX_PAGE_SIZE, p->tx_pg_size);
  2087. t3_write_reg(adap, A_TP_PMM_TX_MAX_PAGE, p->tx_num_pgs);
  2088. t3_set_reg_field(adap, A_TP_PARA_REG3, V_TXDATAACKIDX(M_TXDATAACKIDX),
  2089. V_TXDATAACKIDX(fls(p->tx_pg_size) - 12));
  2090. t3_write_reg(adap, A_TP_PMM_RX_BASE, 0);
  2091. t3_write_reg(adap, A_TP_PMM_RX_PAGE_SIZE, p->rx_pg_size);
  2092. t3_write_reg(adap, A_TP_PMM_RX_MAX_PAGE, p->rx_num_pgs);
  2093. pstructs = p->rx_num_pgs + p->tx_num_pgs;
  2094. /* Add a bit of headroom and make multiple of 24 */
  2095. pstructs += 48;
  2096. pstructs -= pstructs % 24;
  2097. t3_write_reg(adap, A_TP_CMM_MM_MAX_PSTRUCT, pstructs);
  2098. m = tids * TCB_SIZE;
  2099. mem_region(adap, m, (64 << 10) * 64, SG_EGR_CNTX_BADDR);
  2100. mem_region(adap, m, (64 << 10) * 64, SG_CQ_CONTEXT_BADDR);
  2101. t3_write_reg(adap, A_TP_CMM_TIMER_BASE, V_CMTIMERMAXNUM(timers) | m);
  2102. m += ((p->ntimer_qs - 1) << timers_shift) + (1 << 22);
  2103. mem_region(adap, m, pstructs * 64, TP_CMM_MM_BASE);
  2104. mem_region(adap, m, 64 * (pstructs / 24), TP_CMM_MM_PS_FLST_BASE);
  2105. mem_region(adap, m, 64 * (p->rx_num_pgs / 24), TP_CMM_MM_RX_FLST_BASE);
  2106. mem_region(adap, m, 64 * (p->tx_num_pgs / 24), TP_CMM_MM_TX_FLST_BASE);
  2107. m = (m + 4095) & ~0xfff;
  2108. t3_write_reg(adap, A_CIM_SDRAM_BASE_ADDR, m);
  2109. t3_write_reg(adap, A_CIM_SDRAM_ADDR_SIZE, p->cm_size - m);
  2110. tids = (p->cm_size - m - (3 << 20)) / 3072 - 32;
  2111. m = t3_mc5_size(&adap->mc5) - adap->params.mc5.nservers -
  2112. adap->params.mc5.nfilters - adap->params.mc5.nroutes;
  2113. if (tids < m)
  2114. adap->params.mc5.nservers += m - tids;
  2115. }
  2116. static inline void tp_wr_indirect(struct adapter *adap, unsigned int addr,
  2117. u32 val)
  2118. {
  2119. t3_write_reg(adap, A_TP_PIO_ADDR, addr);
  2120. t3_write_reg(adap, A_TP_PIO_DATA, val);
  2121. }
  2122. static void tp_config(struct adapter *adap, const struct tp_params *p)
  2123. {
  2124. t3_write_reg(adap, A_TP_GLOBAL_CONFIG, F_TXPACINGENABLE | F_PATHMTU |
  2125. F_IPCHECKSUMOFFLOAD | F_UDPCHECKSUMOFFLOAD |
  2126. F_TCPCHECKSUMOFFLOAD | V_IPTTL(64));
  2127. t3_write_reg(adap, A_TP_TCP_OPTIONS, V_MTUDEFAULT(576) |
  2128. F_MTUENABLE | V_WINDOWSCALEMODE(1) |
  2129. V_TIMESTAMPSMODE(1) | V_SACKMODE(1) | V_SACKRX(1));
  2130. t3_write_reg(adap, A_TP_DACK_CONFIG, V_AUTOSTATE3(1) |
  2131. V_AUTOSTATE2(1) | V_AUTOSTATE1(0) |
  2132. V_BYTETHRESHOLD(16384) | V_MSSTHRESHOLD(2) |
  2133. F_AUTOCAREFUL | F_AUTOENABLE | V_DACK_MODE(1));
  2134. t3_set_reg_field(adap, A_TP_IN_CONFIG, F_IPV6ENABLE | F_NICMODE,
  2135. F_IPV6ENABLE | F_NICMODE);
  2136. t3_write_reg(adap, A_TP_TX_RESOURCE_LIMIT, 0x18141814);
  2137. t3_write_reg(adap, A_TP_PARA_REG4, 0x5050105);
  2138. t3_set_reg_field(adap, A_TP_PARA_REG6,
  2139. adap->params.rev > 0 ? F_ENABLEESND : F_T3A_ENABLEESND,
  2140. 0);
  2141. t3_set_reg_field(adap, A_TP_PC_CONFIG,
  2142. F_ENABLEEPCMDAFULL | F_ENABLEOCSPIFULL,
  2143. F_TXDEFERENABLE | F_HEARBEATDACK | F_TXCONGESTIONMODE |
  2144. F_RXCONGESTIONMODE);
  2145. t3_set_reg_field(adap, A_TP_PC_CONFIG2, F_CHDRAFULL, 0);
  2146. if (adap->params.rev > 0) {
  2147. tp_wr_indirect(adap, A_TP_EGRESS_CONFIG, F_REWRITEFORCETOSIZE);
  2148. t3_set_reg_field(adap, A_TP_PARA_REG3, F_TXPACEAUTO,
  2149. F_TXPACEAUTO);
  2150. t3_set_reg_field(adap, A_TP_PC_CONFIG, F_LOCKTID, F_LOCKTID);
  2151. t3_set_reg_field(adap, A_TP_PARA_REG3, 0, F_TXPACEAUTOSTRICT);
  2152. } else
  2153. t3_set_reg_field(adap, A_TP_PARA_REG3, 0, F_TXPACEFIXED);
  2154. t3_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT1, 0x12121212);
  2155. t3_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT0, 0x12121212);
  2156. t3_write_reg(adap, A_TP_MOD_CHANNEL_WEIGHT, 0x1212);
  2157. }
  2158. /* Desired TP timer resolution in usec */
  2159. #define TP_TMR_RES 50
  2160. /* TCP timer values in ms */
  2161. #define TP_DACK_TIMER 50
  2162. #define TP_RTO_MIN 250
  2163. /**
  2164. * tp_set_timers - set TP timing parameters
  2165. * @adap: the adapter to set
  2166. * @core_clk: the core clock frequency in Hz
  2167. *
  2168. * Set TP's timing parameters, such as the various timer resolutions and
  2169. * the TCP timer values.
  2170. */
  2171. static void tp_set_timers(struct adapter *adap, unsigned int core_clk)
  2172. {
  2173. unsigned int tre = fls(core_clk / (1000000 / TP_TMR_RES)) - 1;
  2174. unsigned int dack_re = fls(core_clk / 5000) - 1; /* 200us */
  2175. unsigned int tstamp_re = fls(core_clk / 1000); /* 1ms, at least */
  2176. unsigned int tps = core_clk >> tre;
  2177. t3_write_reg(adap, A_TP_TIMER_RESOLUTION, V_TIMERRESOLUTION(tre) |
  2178. V_DELAYEDACKRESOLUTION(dack_re) |
  2179. V_TIMESTAMPRESOLUTION(tstamp_re));
  2180. t3_write_reg(adap, A_TP_DACK_TIMER,
  2181. (core_clk >> dack_re) / (1000 / TP_DACK_TIMER));
  2182. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG0, 0x3020100);
  2183. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG1, 0x7060504);
  2184. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG2, 0xb0a0908);
  2185. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG3, 0xf0e0d0c);
  2186. t3_write_reg(adap, A_TP_SHIFT_CNT, V_SYNSHIFTMAX(6) |
  2187. V_RXTSHIFTMAXR1(4) | V_RXTSHIFTMAXR2(15) |
  2188. V_PERSHIFTBACKOFFMAX(8) | V_PERSHIFTMAX(8) |
  2189. V_KEEPALIVEMAX(9));
  2190. #define SECONDS * tps
  2191. t3_write_reg(adap, A_TP_MSL, adap->params.rev > 0 ? 0 : 2 SECONDS);
  2192. t3_write_reg(adap, A_TP_RXT_MIN, tps / (1000 / TP_RTO_MIN));
  2193. t3_write_reg(adap, A_TP_RXT_MAX, 64 SECONDS);
  2194. t3_write_reg(adap, A_TP_PERS_MIN, 5 SECONDS);
  2195. t3_write_reg(adap, A_TP_PERS_MAX, 64 SECONDS);
  2196. t3_write_reg(adap, A_TP_KEEP_IDLE, 7200 SECONDS);
  2197. t3_write_reg(adap, A_TP_KEEP_INTVL, 75 SECONDS);
  2198. t3_write_reg(adap, A_TP_INIT_SRTT, 3 SECONDS);
  2199. t3_write_reg(adap, A_TP_FINWAIT2_TIMER, 600 SECONDS);
  2200. #undef SECONDS
  2201. }
  2202. /**
  2203. * t3_tp_set_coalescing_size - set receive coalescing size
  2204. * @adap: the adapter
  2205. * @size: the receive coalescing size
  2206. * @psh: whether a set PSH bit should deliver coalesced data
  2207. *
  2208. * Set the receive coalescing size and PSH bit handling.
  2209. */
  2210. int t3_tp_set_coalescing_size(struct adapter *adap, unsigned int size, int psh)
  2211. {
  2212. u32 val;
  2213. if (size > MAX_RX_COALESCING_LEN)
  2214. return -EINVAL;
  2215. val = t3_read_reg(adap, A_TP_PARA_REG3);
  2216. val &= ~(F_RXCOALESCEENABLE | F_RXCOALESCEPSHEN);
  2217. if (size) {
  2218. val |= F_RXCOALESCEENABLE;
  2219. if (psh)
  2220. val |= F_RXCOALESCEPSHEN;
  2221. t3_write_reg(adap, A_TP_PARA_REG2, V_RXCOALESCESIZE(size) |
  2222. V_MAXRXDATA(MAX_RX_COALESCING_LEN));
  2223. }
  2224. t3_write_reg(adap, A_TP_PARA_REG3, val);
  2225. return 0;
  2226. }
  2227. /**
  2228. * t3_tp_set_max_rxsize - set the max receive size
  2229. * @adap: the adapter
  2230. * @size: the max receive size
  2231. *
  2232. * Set TP's max receive size. This is the limit that applies when
  2233. * receive coalescing is disabled.
  2234. */
  2235. void t3_tp_set_max_rxsize(struct adapter *adap, unsigned int size)
  2236. {
  2237. t3_write_reg(adap, A_TP_PARA_REG7,
  2238. V_PMMAXXFERLEN0(size) | V_PMMAXXFERLEN1(size));
  2239. }
  2240. static void __devinit init_mtus(unsigned short mtus[])
  2241. {
  2242. /*
  2243. * See draft-mathis-plpmtud-00.txt for the values. The min is 88 so
  2244. * it can accomodate max size TCP/IP headers when SACK and timestamps
  2245. * are enabled and still have at least 8 bytes of payload.
  2246. */
  2247. mtus[0] = 88;
  2248. mtus[1] = 256;
  2249. mtus[2] = 512;
  2250. mtus[3] = 576;
  2251. mtus[4] = 808;
  2252. mtus[5] = 1024;
  2253. mtus[6] = 1280;
  2254. mtus[7] = 1492;
  2255. mtus[8] = 1500;
  2256. mtus[9] = 2002;
  2257. mtus[10] = 2048;
  2258. mtus[11] = 4096;
  2259. mtus[12] = 4352;
  2260. mtus[13] = 8192;
  2261. mtus[14] = 9000;
  2262. mtus[15] = 9600;
  2263. }
  2264. /*
  2265. * Initial congestion control parameters.
  2266. */
  2267. static void __devinit init_cong_ctrl(unsigned short *a, unsigned short *b)
  2268. {
  2269. a[0] = a[1] = a[2] = a[3] = a[4] = a[5] = a[6] = a[7] = a[8] = 1;
  2270. a[9] = 2;
  2271. a[10] = 3;
  2272. a[11] = 4;
  2273. a[12] = 5;
  2274. a[13] = 6;
  2275. a[14] = 7;
  2276. a[15] = 8;
  2277. a[16] = 9;
  2278. a[17] = 10;
  2279. a[18] = 14;
  2280. a[19] = 17;
  2281. a[20] = 21;
  2282. a[21] = 25;
  2283. a[22] = 30;
  2284. a[23] = 35;
  2285. a[24] = 45;
  2286. a[25] = 60;
  2287. a[26] = 80;
  2288. a[27] = 100;
  2289. a[28] = 200;
  2290. a[29] = 300;
  2291. a[30] = 400;
  2292. a[31] = 500;
  2293. b[0] = b[1] = b[2] = b[3] = b[4] = b[5] = b[6] = b[7] = b[8] = 0;
  2294. b[9] = b[10] = 1;
  2295. b[11] = b[12] = 2;
  2296. b[13] = b[14] = b[15] = b[16] = 3;
  2297. b[17] = b[18] = b[19] = b[20] = b[21] = 4;
  2298. b[22] = b[23] = b[24] = b[25] = b[26] = b[27] = 5;
  2299. b[28] = b[29] = 6;
  2300. b[30] = b[31] = 7;
  2301. }
  2302. /* The minimum additive increment value for the congestion control table */
  2303. #define CC_MIN_INCR 2U
  2304. /**
  2305. * t3_load_mtus - write the MTU and congestion control HW tables
  2306. * @adap: the adapter
  2307. * @mtus: the unrestricted values for the MTU table
  2308. * @alphs: the values for the congestion control alpha parameter
  2309. * @beta: the values for the congestion control beta parameter
  2310. * @mtu_cap: the maximum permitted effective MTU
  2311. *
  2312. * Write the MTU table with the supplied MTUs capping each at &mtu_cap.
  2313. * Update the high-speed congestion control table with the supplied alpha,
  2314. * beta, and MTUs.
  2315. */
  2316. void t3_load_mtus(struct adapter *adap, unsigned short mtus[NMTUS],
  2317. unsigned short alpha[NCCTRL_WIN],
  2318. unsigned short beta[NCCTRL_WIN], unsigned short mtu_cap)
  2319. {
  2320. static const unsigned int avg_pkts[NCCTRL_WIN] = {
  2321. 2, 6, 10, 14, 20, 28, 40, 56, 80, 112, 160, 224, 320, 448, 640,
  2322. 896, 1281, 1792, 2560, 3584, 5120, 7168, 10240, 14336, 20480,
  2323. 28672, 40960, 57344, 81920, 114688, 163840, 229376
  2324. };
  2325. unsigned int i, w;
  2326. for (i = 0; i < NMTUS; ++i) {
  2327. unsigned int mtu = min(mtus[i], mtu_cap);
  2328. unsigned int log2 = fls(mtu);
  2329. if (!(mtu & ((1 << log2) >> 2))) /* round */
  2330. log2--;
  2331. t3_write_reg(adap, A_TP_MTU_TABLE,
  2332. (i << 24) | (log2 << 16) | mtu);
  2333. for (w = 0; w < NCCTRL_WIN; ++w) {
  2334. unsigned int inc;
  2335. inc = max(((mtu - 40) * alpha[w]) / avg_pkts[w],
  2336. CC_MIN_INCR);
  2337. t3_write_reg(adap, A_TP_CCTRL_TABLE, (i << 21) |
  2338. (w << 16) | (beta[w] << 13) | inc);
  2339. }
  2340. }
  2341. }
  2342. /**
  2343. * t3_read_hw_mtus - returns the values in the HW MTU table
  2344. * @adap: the adapter
  2345. * @mtus: where to store the HW MTU values
  2346. *
  2347. * Reads the HW MTU table.
  2348. */
  2349. void t3_read_hw_mtus(struct adapter *adap, unsigned short mtus[NMTUS])
  2350. {
  2351. int i;
  2352. for (i = 0; i < NMTUS; ++i) {
  2353. unsigned int val;
  2354. t3_write_reg(adap, A_TP_MTU_TABLE, 0xff000000 | i);
  2355. val = t3_read_reg(adap, A_TP_MTU_TABLE);
  2356. mtus[i] = val & 0x3fff;
  2357. }
  2358. }
  2359. /**
  2360. * t3_get_cong_cntl_tab - reads the congestion control table
  2361. * @adap: the adapter
  2362. * @incr: where to store the alpha values
  2363. *
  2364. * Reads the additive increments programmed into the HW congestion
  2365. * control table.
  2366. */
  2367. void t3_get_cong_cntl_tab(struct adapter *adap,
  2368. unsigned short incr[NMTUS][NCCTRL_WIN])
  2369. {
  2370. unsigned int mtu, w;
  2371. for (mtu = 0; mtu < NMTUS; ++mtu)
  2372. for (w = 0; w < NCCTRL_WIN; ++w) {
  2373. t3_write_reg(adap, A_TP_CCTRL_TABLE,
  2374. 0xffff0000 | (mtu << 5) | w);
  2375. incr[mtu][w] = t3_read_reg(adap, A_TP_CCTRL_TABLE) &
  2376. 0x1fff;
  2377. }
  2378. }
  2379. /**
  2380. * t3_tp_get_mib_stats - read TP's MIB counters
  2381. * @adap: the adapter
  2382. * @tps: holds the returned counter values
  2383. *
  2384. * Returns the values of TP's MIB counters.
  2385. */
  2386. void t3_tp_get_mib_stats(struct adapter *adap, struct tp_mib_stats *tps)
  2387. {
  2388. t3_read_indirect(adap, A_TP_MIB_INDEX, A_TP_MIB_RDATA, (u32 *) tps,
  2389. sizeof(*tps) / sizeof(u32), 0);
  2390. }
  2391. #define ulp_region(adap, name, start, len) \
  2392. t3_write_reg((adap), A_ULPRX_ ## name ## _LLIMIT, (start)); \
  2393. t3_write_reg((adap), A_ULPRX_ ## name ## _ULIMIT, \
  2394. (start) + (len) - 1); \
  2395. start += len
  2396. #define ulptx_region(adap, name, start, len) \
  2397. t3_write_reg((adap), A_ULPTX_ ## name ## _LLIMIT, (start)); \
  2398. t3_write_reg((adap), A_ULPTX_ ## name ## _ULIMIT, \
  2399. (start) + (len) - 1)
  2400. static void ulp_config(struct adapter *adap, const struct tp_params *p)
  2401. {
  2402. unsigned int m = p->chan_rx_size;
  2403. ulp_region(adap, ISCSI, m, p->chan_rx_size / 8);
  2404. ulp_region(adap, TDDP, m, p->chan_rx_size / 8);
  2405. ulptx_region(adap, TPT, m, p->chan_rx_size / 4);
  2406. ulp_region(adap, STAG, m, p->chan_rx_size / 4);
  2407. ulp_region(adap, RQ, m, p->chan_rx_size / 4);
  2408. ulptx_region(adap, PBL, m, p->chan_rx_size / 4);
  2409. ulp_region(adap, PBL, m, p->chan_rx_size / 4);
  2410. t3_write_reg(adap, A_ULPRX_TDDP_TAGMASK, 0xffffffff);
  2411. }
  2412. void t3_config_trace_filter(struct adapter *adapter,
  2413. const struct trace_params *tp, int filter_index,
  2414. int invert, int enable)
  2415. {
  2416. u32 addr, key[4], mask[4];
  2417. key[0] = tp->sport | (tp->sip << 16);
  2418. key[1] = (tp->sip >> 16) | (tp->dport << 16);
  2419. key[2] = tp->dip;
  2420. key[3] = tp->proto | (tp->vlan << 8) | (tp->intf << 20);
  2421. mask[0] = tp->sport_mask | (tp->sip_mask << 16);
  2422. mask[1] = (tp->sip_mask >> 16) | (tp->dport_mask << 16);
  2423. mask[2] = tp->dip_mask;
  2424. mask[3] = tp->proto_mask | (tp->vlan_mask << 8) | (tp->intf_mask << 20);
  2425. if (invert)
  2426. key[3] |= (1 << 29);
  2427. if (enable)
  2428. key[3] |= (1 << 28);
  2429. addr = filter_index ? A_TP_RX_TRC_KEY0 : A_TP_TX_TRC_KEY0;
  2430. tp_wr_indirect(adapter, addr++, key[0]);
  2431. tp_wr_indirect(adapter, addr++, mask[0]);
  2432. tp_wr_indirect(adapter, addr++, key[1]);
  2433. tp_wr_indirect(adapter, addr++, mask[1]);
  2434. tp_wr_indirect(adapter, addr++, key[2]);
  2435. tp_wr_indirect(adapter, addr++, mask[2]);
  2436. tp_wr_indirect(adapter, addr++, key[3]);
  2437. tp_wr_indirect(adapter, addr, mask[3]);
  2438. t3_read_reg(adapter, A_TP_PIO_DATA);
  2439. }
  2440. /**
  2441. * t3_config_sched - configure a HW traffic scheduler
  2442. * @adap: the adapter
  2443. * @kbps: target rate in Kbps
  2444. * @sched: the scheduler index
  2445. *
  2446. * Configure a HW scheduler for the target rate
  2447. */
  2448. int t3_config_sched(struct adapter *adap, unsigned int kbps, int sched)
  2449. {
  2450. unsigned int v, tps, cpt, bpt, delta, mindelta = ~0;
  2451. unsigned int clk = adap->params.vpd.cclk * 1000;
  2452. unsigned int selected_cpt = 0, selected_bpt = 0;
  2453. if (kbps > 0) {
  2454. kbps *= 125; /* -> bytes */
  2455. for (cpt = 1; cpt <= 255; cpt++) {
  2456. tps = clk / cpt;
  2457. bpt = (kbps + tps / 2) / tps;
  2458. if (bpt > 0 && bpt <= 255) {
  2459. v = bpt * tps;
  2460. delta = v >= kbps ? v - kbps : kbps - v;
  2461. if (delta <= mindelta) {
  2462. mindelta = delta;
  2463. selected_cpt = cpt;
  2464. selected_bpt = bpt;
  2465. }
  2466. } else if (selected_cpt)
  2467. break;
  2468. }
  2469. if (!selected_cpt)
  2470. return -EINVAL;
  2471. }
  2472. t3_write_reg(adap, A_TP_TM_PIO_ADDR,
  2473. A_TP_TX_MOD_Q1_Q0_RATE_LIMIT - sched / 2);
  2474. v = t3_read_reg(adap, A_TP_TM_PIO_DATA);
  2475. if (sched & 1)
  2476. v = (v & 0xffff) | (selected_cpt << 16) | (selected_bpt << 24);
  2477. else
  2478. v = (v & 0xffff0000) | selected_cpt | (selected_bpt << 8);
  2479. t3_write_reg(adap, A_TP_TM_PIO_DATA, v);
  2480. return 0;
  2481. }
  2482. static int tp_init(struct adapter *adap, const struct tp_params *p)
  2483. {
  2484. int busy = 0;
  2485. tp_config(adap, p);
  2486. t3_set_vlan_accel(adap, 3, 0);
  2487. if (is_offload(adap)) {
  2488. tp_set_timers(adap, adap->params.vpd.cclk * 1000);
  2489. t3_write_reg(adap, A_TP_RESET, F_FLSTINITENABLE);
  2490. busy = t3_wait_op_done(adap, A_TP_RESET, F_FLSTINITENABLE,
  2491. 0, 1000, 5);
  2492. if (busy)
  2493. CH_ERR(adap, "TP initialization timed out\n");
  2494. }
  2495. if (!busy)
  2496. t3_write_reg(adap, A_TP_RESET, F_TPRESET);
  2497. return busy;
  2498. }
  2499. int t3_mps_set_active_ports(struct adapter *adap, unsigned int port_mask)
  2500. {
  2501. if (port_mask & ~((1 << adap->params.nports) - 1))
  2502. return -EINVAL;
  2503. t3_set_reg_field(adap, A_MPS_CFG, F_PORT1ACTIVE | F_PORT0ACTIVE,
  2504. port_mask << S_PORT0ACTIVE);
  2505. return 0;
  2506. }
  2507. /*
  2508. * Perform the bits of HW initialization that are dependent on the number
  2509. * of available ports.
  2510. */
  2511. static void init_hw_for_avail_ports(struct adapter *adap, int nports)
  2512. {
  2513. int i;
  2514. if (nports == 1) {
  2515. t3_set_reg_field(adap, A_ULPRX_CTL, F_ROUND_ROBIN, 0);
  2516. t3_set_reg_field(adap, A_ULPTX_CONFIG, F_CFG_RR_ARB, 0);
  2517. t3_write_reg(adap, A_MPS_CFG, F_TPRXPORTEN | F_TPTXPORT0EN |
  2518. F_PORT0ACTIVE | F_ENFORCEPKT);
  2519. t3_write_reg(adap, A_PM1_TX_CFG, 0xc000c000);
  2520. } else {
  2521. t3_set_reg_field(adap, A_ULPRX_CTL, 0, F_ROUND_ROBIN);
  2522. t3_set_reg_field(adap, A_ULPTX_CONFIG, 0, F_CFG_RR_ARB);
  2523. t3_write_reg(adap, A_ULPTX_DMA_WEIGHT,
  2524. V_D1_WEIGHT(16) | V_D0_WEIGHT(16));
  2525. t3_write_reg(adap, A_MPS_CFG, F_TPTXPORT0EN | F_TPTXPORT1EN |
  2526. F_TPRXPORTEN | F_PORT0ACTIVE | F_PORT1ACTIVE |
  2527. F_ENFORCEPKT);
  2528. t3_write_reg(adap, A_PM1_TX_CFG, 0x80008000);
  2529. t3_set_reg_field(adap, A_TP_PC_CONFIG, 0, F_TXTOSQUEUEMAPMODE);
  2530. t3_write_reg(adap, A_TP_TX_MOD_QUEUE_REQ_MAP,
  2531. V_TX_MOD_QUEUE_REQ_MAP(0xaa));
  2532. for (i = 0; i < 16; i++)
  2533. t3_write_reg(adap, A_TP_TX_MOD_QUE_TABLE,
  2534. (i << 16) | 0x1010);
  2535. }
  2536. }
  2537. static int calibrate_xgm(struct adapter *adapter)
  2538. {
  2539. if (uses_xaui(adapter)) {
  2540. unsigned int v, i;
  2541. for (i = 0; i < 5; ++i) {
  2542. t3_write_reg(adapter, A_XGM_XAUI_IMP, 0);
  2543. t3_read_reg(adapter, A_XGM_XAUI_IMP);
  2544. msleep(1);
  2545. v = t3_read_reg(adapter, A_XGM_XAUI_IMP);
  2546. if (!(v & (F_XGM_CALFAULT | F_CALBUSY))) {
  2547. t3_write_reg(adapter, A_XGM_XAUI_IMP,
  2548. V_XAUIIMP(G_CALIMP(v) >> 2));
  2549. return 0;
  2550. }
  2551. }
  2552. CH_ERR(adapter, "MAC calibration failed\n");
  2553. return -1;
  2554. } else {
  2555. t3_write_reg(adapter, A_XGM_RGMII_IMP,
  2556. V_RGMIIIMPPD(2) | V_RGMIIIMPPU(3));
  2557. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_XGM_IMPSETUPDATE,
  2558. F_XGM_IMPSETUPDATE);
  2559. }
  2560. return 0;
  2561. }
  2562. static void calibrate_xgm_t3b(struct adapter *adapter)
  2563. {
  2564. if (!uses_xaui(adapter)) {
  2565. t3_write_reg(adapter, A_XGM_RGMII_IMP, F_CALRESET |
  2566. F_CALUPDATE | V_RGMIIIMPPD(2) | V_RGMIIIMPPU(3));
  2567. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_CALRESET, 0);
  2568. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, 0,
  2569. F_XGM_IMPSETUPDATE);
  2570. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_XGM_IMPSETUPDATE,
  2571. 0);
  2572. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_CALUPDATE, 0);
  2573. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, 0, F_CALUPDATE);
  2574. }
  2575. }
  2576. struct mc7_timing_params {
  2577. unsigned char ActToPreDly;
  2578. unsigned char ActToRdWrDly;
  2579. unsigned char PreCyc;
  2580. unsigned char RefCyc[5];
  2581. unsigned char BkCyc;
  2582. unsigned char WrToRdDly;
  2583. unsigned char RdToWrDly;
  2584. };
  2585. /*
  2586. * Write a value to a register and check that the write completed. These
  2587. * writes normally complete in a cycle or two, so one read should suffice.
  2588. * The very first read exists to flush the posted write to the device.
  2589. */
  2590. static int wrreg_wait(struct adapter *adapter, unsigned int addr, u32 val)
  2591. {
  2592. t3_write_reg(adapter, addr, val);
  2593. t3_read_reg(adapter, addr); /* flush */
  2594. if (!(t3_read_reg(adapter, addr) & F_BUSY))
  2595. return 0;
  2596. CH_ERR(adapter, "write to MC7 register 0x%x timed out\n", addr);
  2597. return -EIO;
  2598. }
  2599. static int mc7_init(struct mc7 *mc7, unsigned int mc7_clock, int mem_type)
  2600. {
  2601. static const unsigned int mc7_mode[] = {
  2602. 0x632, 0x642, 0x652, 0x432, 0x442
  2603. };
  2604. static const struct mc7_timing_params mc7_timings[] = {
  2605. {12, 3, 4, {20, 28, 34, 52, 0}, 15, 6, 4},
  2606. {12, 4, 5, {20, 28, 34, 52, 0}, 16, 7, 4},
  2607. {12, 5, 6, {20, 28, 34, 52, 0}, 17, 8, 4},
  2608. {9, 3, 4, {15, 21, 26, 39, 0}, 12, 6, 4},
  2609. {9, 4, 5, {15, 21, 26, 39, 0}, 13, 7, 4}
  2610. };
  2611. u32 val;
  2612. unsigned int width, density, slow, attempts;
  2613. struct adapter *adapter = mc7->adapter;
  2614. const struct mc7_timing_params *p = &mc7_timings[mem_type];
  2615. if (!mc7->size)
  2616. return 0;
  2617. val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
  2618. slow = val & F_SLOW;
  2619. width = G_WIDTH(val);
  2620. density = G_DEN(val);
  2621. t3_write_reg(adapter, mc7->offset + A_MC7_CFG, val | F_IFEN);
  2622. val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG); /* flush */
  2623. msleep(1);
  2624. if (!slow) {
  2625. t3_write_reg(adapter, mc7->offset + A_MC7_CAL, F_SGL_CAL_EN);
  2626. t3_read_reg(adapter, mc7->offset + A_MC7_CAL);
  2627. msleep(1);
  2628. if (t3_read_reg(adapter, mc7->offset + A_MC7_CAL) &
  2629. (F_BUSY | F_SGL_CAL_EN | F_CAL_FAULT)) {
  2630. CH_ERR(adapter, "%s MC7 calibration timed out\n",
  2631. mc7->name);
  2632. goto out_fail;
  2633. }
  2634. }
  2635. t3_write_reg(adapter, mc7->offset + A_MC7_PARM,
  2636. V_ACTTOPREDLY(p->ActToPreDly) |
  2637. V_ACTTORDWRDLY(p->ActToRdWrDly) | V_PRECYC(p->PreCyc) |
  2638. V_REFCYC(p->RefCyc[density]) | V_BKCYC(p->BkCyc) |
  2639. V_WRTORDDLY(p->WrToRdDly) | V_RDTOWRDLY(p->RdToWrDly));
  2640. t3_write_reg(adapter, mc7->offset + A_MC7_CFG,
  2641. val | F_CLKEN | F_TERM150);
  2642. t3_read_reg(adapter, mc7->offset + A_MC7_CFG); /* flush */
  2643. if (!slow)
  2644. t3_set_reg_field(adapter, mc7->offset + A_MC7_DLL, F_DLLENB,
  2645. F_DLLENB);
  2646. udelay(1);
  2647. val = slow ? 3 : 6;
  2648. if (wrreg_wait(adapter, mc7->offset + A_MC7_PRE, 0) ||
  2649. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE2, 0) ||
  2650. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE3, 0) ||
  2651. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val))
  2652. goto out_fail;
  2653. if (!slow) {
  2654. t3_write_reg(adapter, mc7->offset + A_MC7_MODE, 0x100);
  2655. t3_set_reg_field(adapter, mc7->offset + A_MC7_DLL, F_DLLRST, 0);
  2656. udelay(5);
  2657. }
  2658. if (wrreg_wait(adapter, mc7->offset + A_MC7_PRE, 0) ||
  2659. wrreg_wait(adapter, mc7->offset + A_MC7_REF, 0) ||
  2660. wrreg_wait(adapter, mc7->offset + A_MC7_REF, 0) ||
  2661. wrreg_wait(adapter, mc7->offset + A_MC7_MODE,
  2662. mc7_mode[mem_type]) ||
  2663. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val | 0x380) ||
  2664. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val))
  2665. goto out_fail;
  2666. /* clock value is in KHz */
  2667. mc7_clock = mc7_clock * 7812 + mc7_clock / 2; /* ns */
  2668. mc7_clock /= 1000000; /* KHz->MHz, ns->us */
  2669. t3_write_reg(adapter, mc7->offset + A_MC7_REF,
  2670. F_PERREFEN | V_PREREFDIV(mc7_clock));
  2671. t3_read_reg(adapter, mc7->offset + A_MC7_REF); /* flush */
  2672. t3_write_reg(adapter, mc7->offset + A_MC7_ECC, F_ECCGENEN | F_ECCCHKEN);
  2673. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_DATA, 0);
  2674. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_ADDR_BEG, 0);
  2675. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_ADDR_END,
  2676. (mc7->size << width) - 1);
  2677. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_OP, V_OP(1));
  2678. t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP); /* flush */
  2679. attempts = 50;
  2680. do {
  2681. msleep(250);
  2682. val = t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP);
  2683. } while ((val & F_BUSY) && --attempts);
  2684. if (val & F_BUSY) {
  2685. CH_ERR(adapter, "%s MC7 BIST timed out\n", mc7->name);
  2686. goto out_fail;
  2687. }
  2688. /* Enable normal memory accesses. */
  2689. t3_set_reg_field(adapter, mc7->offset + A_MC7_CFG, 0, F_RDY);
  2690. return 0;
  2691. out_fail:
  2692. return -1;
  2693. }
  2694. static void config_pcie(struct adapter *adap)
  2695. {
  2696. static const u16 ack_lat[4][6] = {
  2697. {237, 416, 559, 1071, 2095, 4143},
  2698. {128, 217, 289, 545, 1057, 2081},
  2699. {73, 118, 154, 282, 538, 1050},
  2700. {67, 107, 86, 150, 278, 534}
  2701. };
  2702. static const u16 rpl_tmr[4][6] = {
  2703. {711, 1248, 1677, 3213, 6285, 12429},
  2704. {384, 651, 867, 1635, 3171, 6243},
  2705. {219, 354, 462, 846, 1614, 3150},
  2706. {201, 321, 258, 450, 834, 1602}
  2707. };
  2708. u16 val;
  2709. unsigned int log2_width, pldsize;
  2710. unsigned int fst_trn_rx, fst_trn_tx, acklat, rpllmt;
  2711. pci_read_config_word(adap->pdev,
  2712. adap->params.pci.pcie_cap_addr + PCI_EXP_DEVCTL,
  2713. &val);
  2714. pldsize = (val & PCI_EXP_DEVCTL_PAYLOAD) >> 5;
  2715. pci_read_config_word(adap->pdev,
  2716. adap->params.pci.pcie_cap_addr + PCI_EXP_LNKCTL,
  2717. &val);
  2718. fst_trn_tx = G_NUMFSTTRNSEQ(t3_read_reg(adap, A_PCIE_PEX_CTRL0));
  2719. fst_trn_rx = adap->params.rev == 0 ? fst_trn_tx :
  2720. G_NUMFSTTRNSEQRX(t3_read_reg(adap, A_PCIE_MODE));
  2721. log2_width = fls(adap->params.pci.width) - 1;
  2722. acklat = ack_lat[log2_width][pldsize];
  2723. if (val & 1) /* check LOsEnable */
  2724. acklat += fst_trn_tx * 4;
  2725. rpllmt = rpl_tmr[log2_width][pldsize] + fst_trn_rx * 4;
  2726. if (adap->params.rev == 0)
  2727. t3_set_reg_field(adap, A_PCIE_PEX_CTRL1,
  2728. V_T3A_ACKLAT(M_T3A_ACKLAT),
  2729. V_T3A_ACKLAT(acklat));
  2730. else
  2731. t3_set_reg_field(adap, A_PCIE_PEX_CTRL1, V_ACKLAT(M_ACKLAT),
  2732. V_ACKLAT(acklat));
  2733. t3_set_reg_field(adap, A_PCIE_PEX_CTRL0, V_REPLAYLMT(M_REPLAYLMT),
  2734. V_REPLAYLMT(rpllmt));
  2735. t3_write_reg(adap, A_PCIE_PEX_ERR, 0xffffffff);
  2736. t3_set_reg_field(adap, A_PCIE_CFG, F_PCIE_CLIDECEN, F_PCIE_CLIDECEN);
  2737. }
  2738. /*
  2739. * Initialize and configure T3 HW modules. This performs the
  2740. * initialization steps that need to be done once after a card is reset.
  2741. * MAC and PHY initialization is handled separarely whenever a port is enabled.
  2742. *
  2743. * fw_params are passed to FW and their value is platform dependent. Only the
  2744. * top 8 bits are available for use, the rest must be 0.
  2745. */
  2746. int t3_init_hw(struct adapter *adapter, u32 fw_params)
  2747. {
  2748. int err = -EIO, attempts = 100;
  2749. const struct vpd_params *vpd = &adapter->params.vpd;
  2750. if (adapter->params.rev > 0)
  2751. calibrate_xgm_t3b(adapter);
  2752. else if (calibrate_xgm(adapter))
  2753. goto out_err;
  2754. if (vpd->mclk) {
  2755. partition_mem(adapter, &adapter->params.tp);
  2756. if (mc7_init(&adapter->pmrx, vpd->mclk, vpd->mem_timing) ||
  2757. mc7_init(&adapter->pmtx, vpd->mclk, vpd->mem_timing) ||
  2758. mc7_init(&adapter->cm, vpd->mclk, vpd->mem_timing) ||
  2759. t3_mc5_init(&adapter->mc5, adapter->params.mc5.nservers,
  2760. adapter->params.mc5.nfilters,
  2761. adapter->params.mc5.nroutes))
  2762. goto out_err;
  2763. }
  2764. if (tp_init(adapter, &adapter->params.tp))
  2765. goto out_err;
  2766. t3_tp_set_coalescing_size(adapter,
  2767. min(adapter->params.sge.max_pkt_size,
  2768. MAX_RX_COALESCING_LEN), 1);
  2769. t3_tp_set_max_rxsize(adapter,
  2770. min(adapter->params.sge.max_pkt_size, 16384U));
  2771. ulp_config(adapter, &adapter->params.tp);
  2772. if (is_pcie(adapter))
  2773. config_pcie(adapter);
  2774. else
  2775. t3_set_reg_field(adapter, A_PCIX_CFG, 0, F_CLIDECEN);
  2776. t3_write_reg(adapter, A_PM1_RX_CFG, 0xf000f000);
  2777. init_hw_for_avail_ports(adapter, adapter->params.nports);
  2778. t3_sge_init(adapter, &adapter->params.sge);
  2779. t3_write_reg(adapter, A_CIM_HOST_ACC_DATA, vpd->uclk | fw_params);
  2780. t3_write_reg(adapter, A_CIM_BOOT_CFG,
  2781. V_BOOTADDR(FW_FLASH_BOOT_ADDR >> 2));
  2782. t3_read_reg(adapter, A_CIM_BOOT_CFG); /* flush */
  2783. do { /* wait for uP to initialize */
  2784. msleep(20);
  2785. } while (t3_read_reg(adapter, A_CIM_HOST_ACC_DATA) && --attempts);
  2786. if (!attempts) {
  2787. CH_ERR(adapter, "uP initialization timed out\n");
  2788. goto out_err;
  2789. }
  2790. err = 0;
  2791. out_err:
  2792. return err;
  2793. }
  2794. /**
  2795. * get_pci_mode - determine a card's PCI mode
  2796. * @adapter: the adapter
  2797. * @p: where to store the PCI settings
  2798. *
  2799. * Determines a card's PCI mode and associated parameters, such as speed
  2800. * and width.
  2801. */
  2802. static void __devinit get_pci_mode(struct adapter *adapter,
  2803. struct pci_params *p)
  2804. {
  2805. static unsigned short speed_map[] = { 33, 66, 100, 133 };
  2806. u32 pci_mode, pcie_cap;
  2807. pcie_cap = pci_find_capability(adapter->pdev, PCI_CAP_ID_EXP);
  2808. if (pcie_cap) {
  2809. u16 val;
  2810. p->variant = PCI_VARIANT_PCIE;
  2811. p->pcie_cap_addr = pcie_cap;
  2812. pci_read_config_word(adapter->pdev, pcie_cap + PCI_EXP_LNKSTA,
  2813. &val);
  2814. p->width = (val >> 4) & 0x3f;
  2815. return;
  2816. }
  2817. pci_mode = t3_read_reg(adapter, A_PCIX_MODE);
  2818. p->speed = speed_map[G_PCLKRANGE(pci_mode)];
  2819. p->width = (pci_mode & F_64BIT) ? 64 : 32;
  2820. pci_mode = G_PCIXINITPAT(pci_mode);
  2821. if (pci_mode == 0)
  2822. p->variant = PCI_VARIANT_PCI;
  2823. else if (pci_mode < 4)
  2824. p->variant = PCI_VARIANT_PCIX_MODE1_PARITY;
  2825. else if (pci_mode < 8)
  2826. p->variant = PCI_VARIANT_PCIX_MODE1_ECC;
  2827. else
  2828. p->variant = PCI_VARIANT_PCIX_266_MODE2;
  2829. }
  2830. /**
  2831. * init_link_config - initialize a link's SW state
  2832. * @lc: structure holding the link state
  2833. * @ai: information about the current card
  2834. *
  2835. * Initializes the SW state maintained for each link, including the link's
  2836. * capabilities and default speed/duplex/flow-control/autonegotiation
  2837. * settings.
  2838. */
  2839. static void __devinit init_link_config(struct link_config *lc,
  2840. unsigned int caps)
  2841. {
  2842. lc->supported = caps;
  2843. lc->requested_speed = lc->speed = SPEED_INVALID;
  2844. lc->requested_duplex = lc->duplex = DUPLEX_INVALID;
  2845. lc->requested_fc = lc->fc = PAUSE_RX | PAUSE_TX;
  2846. if (lc->supported & SUPPORTED_Autoneg) {
  2847. lc->advertising = lc->supported;
  2848. lc->autoneg = AUTONEG_ENABLE;
  2849. lc->requested_fc |= PAUSE_AUTONEG;
  2850. } else {
  2851. lc->advertising = 0;
  2852. lc->autoneg = AUTONEG_DISABLE;
  2853. }
  2854. }
  2855. /**
  2856. * mc7_calc_size - calculate MC7 memory size
  2857. * @cfg: the MC7 configuration
  2858. *
  2859. * Calculates the size of an MC7 memory in bytes from the value of its
  2860. * configuration register.
  2861. */
  2862. static unsigned int __devinit mc7_calc_size(u32 cfg)
  2863. {
  2864. unsigned int width = G_WIDTH(cfg);
  2865. unsigned int banks = !!(cfg & F_BKS) + 1;
  2866. unsigned int org = !!(cfg & F_ORG) + 1;
  2867. unsigned int density = G_DEN(cfg);
  2868. unsigned int MBs = ((256 << density) * banks) / (org << width);
  2869. return MBs << 20;
  2870. }
  2871. static void __devinit mc7_prep(struct adapter *adapter, struct mc7 *mc7,
  2872. unsigned int base_addr, const char *name)
  2873. {
  2874. u32 cfg;
  2875. mc7->adapter = adapter;
  2876. mc7->name = name;
  2877. mc7->offset = base_addr - MC7_PMRX_BASE_ADDR;
  2878. cfg = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
  2879. mc7->size = mc7->size = G_DEN(cfg) == M_DEN ? 0 : mc7_calc_size(cfg);
  2880. mc7->width = G_WIDTH(cfg);
  2881. }
  2882. void mac_prep(struct cmac *mac, struct adapter *adapter, int index)
  2883. {
  2884. mac->adapter = adapter;
  2885. mac->offset = (XGMAC0_1_BASE_ADDR - XGMAC0_0_BASE_ADDR) * index;
  2886. mac->nucast = 1;
  2887. if (adapter->params.rev == 0 && uses_xaui(adapter)) {
  2888. t3_write_reg(adapter, A_XGM_SERDES_CTRL + mac->offset,
  2889. is_10G(adapter) ? 0x2901c04 : 0x2301c04);
  2890. t3_set_reg_field(adapter, A_XGM_PORT_CFG + mac->offset,
  2891. F_ENRGMII, 0);
  2892. }
  2893. }
  2894. void early_hw_init(struct adapter *adapter, const struct adapter_info *ai)
  2895. {
  2896. u32 val = V_PORTSPEED(is_10G(adapter) ? 3 : 2);
  2897. mi1_init(adapter, ai);
  2898. t3_write_reg(adapter, A_I2C_CFG, /* set for 80KHz */
  2899. V_I2C_CLKDIV(adapter->params.vpd.cclk / 80 - 1));
  2900. t3_write_reg(adapter, A_T3DBG_GPIO_EN,
  2901. ai->gpio_out | F_GPIO0_OEN | F_GPIO0_OUT_VAL);
  2902. t3_write_reg(adapter, A_MC5_DB_SERVER_INDEX, 0);
  2903. if (adapter->params.rev == 0 || !uses_xaui(adapter))
  2904. val |= F_ENRGMII;
  2905. /* Enable MAC clocks so we can access the registers */
  2906. t3_write_reg(adapter, A_XGM_PORT_CFG, val);
  2907. t3_read_reg(adapter, A_XGM_PORT_CFG);
  2908. val |= F_CLKDIVRESET_;
  2909. t3_write_reg(adapter, A_XGM_PORT_CFG, val);
  2910. t3_read_reg(adapter, A_XGM_PORT_CFG);
  2911. t3_write_reg(adapter, XGM_REG(A_XGM_PORT_CFG, 1), val);
  2912. t3_read_reg(adapter, A_XGM_PORT_CFG);
  2913. }
  2914. /*
  2915. * Reset the adapter.
  2916. * Older PCIe cards lose their config space during reset, PCI-X
  2917. * ones don't.
  2918. */
  2919. int t3_reset_adapter(struct adapter *adapter)
  2920. {
  2921. int i, save_and_restore_pcie =
  2922. adapter->params.rev < T3_REV_B2 && is_pcie(adapter);
  2923. uint16_t devid = 0;
  2924. if (save_and_restore_pcie)
  2925. pci_save_state(adapter->pdev);
  2926. t3_write_reg(adapter, A_PL_RST, F_CRSTWRM | F_CRSTWRMMODE);
  2927. /*
  2928. * Delay. Give Some time to device to reset fully.
  2929. * XXX The delay time should be modified.
  2930. */
  2931. for (i = 0; i < 10; i++) {
  2932. msleep(50);
  2933. pci_read_config_word(adapter->pdev, 0x00, &devid);
  2934. if (devid == 0x1425)
  2935. break;
  2936. }
  2937. if (devid != 0x1425)
  2938. return -1;
  2939. if (save_and_restore_pcie)
  2940. pci_restore_state(adapter->pdev);
  2941. return 0;
  2942. }
  2943. /*
  2944. * Initialize adapter SW state for the various HW modules, set initial values
  2945. * for some adapter tunables, take PHYs out of reset, and initialize the MDIO
  2946. * interface.
  2947. */
  2948. int __devinit t3_prep_adapter(struct adapter *adapter,
  2949. const struct adapter_info *ai, int reset)
  2950. {
  2951. int ret;
  2952. unsigned int i, j = 0;
  2953. get_pci_mode(adapter, &adapter->params.pci);
  2954. adapter->params.info = ai;
  2955. adapter->params.nports = ai->nports;
  2956. adapter->params.rev = t3_read_reg(adapter, A_PL_REV);
  2957. adapter->params.linkpoll_period = 0;
  2958. adapter->params.stats_update_period = is_10G(adapter) ?
  2959. MAC_STATS_ACCUM_SECS : (MAC_STATS_ACCUM_SECS * 10);
  2960. adapter->params.pci.vpd_cap_addr =
  2961. pci_find_capability(adapter->pdev, PCI_CAP_ID_VPD);
  2962. ret = get_vpd_params(adapter, &adapter->params.vpd);
  2963. if (ret < 0)
  2964. return ret;
  2965. if (reset && t3_reset_adapter(adapter))
  2966. return -1;
  2967. t3_sge_prep(adapter, &adapter->params.sge);
  2968. if (adapter->params.vpd.mclk) {
  2969. struct tp_params *p = &adapter->params.tp;
  2970. mc7_prep(adapter, &adapter->pmrx, MC7_PMRX_BASE_ADDR, "PMRX");
  2971. mc7_prep(adapter, &adapter->pmtx, MC7_PMTX_BASE_ADDR, "PMTX");
  2972. mc7_prep(adapter, &adapter->cm, MC7_CM_BASE_ADDR, "CM");
  2973. p->nchan = ai->nports;
  2974. p->pmrx_size = t3_mc7_size(&adapter->pmrx);
  2975. p->pmtx_size = t3_mc7_size(&adapter->pmtx);
  2976. p->cm_size = t3_mc7_size(&adapter->cm);
  2977. p->chan_rx_size = p->pmrx_size / 2; /* only 1 Rx channel */
  2978. p->chan_tx_size = p->pmtx_size / p->nchan;
  2979. p->rx_pg_size = 64 * 1024;
  2980. p->tx_pg_size = is_10G(adapter) ? 64 * 1024 : 16 * 1024;
  2981. p->rx_num_pgs = pm_num_pages(p->chan_rx_size, p->rx_pg_size);
  2982. p->tx_num_pgs = pm_num_pages(p->chan_tx_size, p->tx_pg_size);
  2983. p->ntimer_qs = p->cm_size >= (128 << 20) ||
  2984. adapter->params.rev > 0 ? 12 : 6;
  2985. }
  2986. adapter->params.offload = t3_mc7_size(&adapter->pmrx) &&
  2987. t3_mc7_size(&adapter->pmtx) &&
  2988. t3_mc7_size(&adapter->cm);
  2989. if (is_offload(adapter)) {
  2990. adapter->params.mc5.nservers = DEFAULT_NSERVERS;
  2991. adapter->params.mc5.nfilters = adapter->params.rev > 0 ?
  2992. DEFAULT_NFILTERS : 0;
  2993. adapter->params.mc5.nroutes = 0;
  2994. t3_mc5_prep(adapter, &adapter->mc5, MC5_MODE_144_BIT);
  2995. init_mtus(adapter->params.mtus);
  2996. init_cong_ctrl(adapter->params.a_wnd, adapter->params.b_wnd);
  2997. }
  2998. early_hw_init(adapter, ai);
  2999. for_each_port(adapter, i) {
  3000. u8 hw_addr[6];
  3001. struct port_info *p = adap2pinfo(adapter, i);
  3002. while (!adapter->params.vpd.port_type[j])
  3003. ++j;
  3004. p->port_type = &port_types[adapter->params.vpd.port_type[j]];
  3005. p->port_type->phy_prep(&p->phy, adapter, ai->phy_base_addr + j,
  3006. ai->mdio_ops);
  3007. mac_prep(&p->mac, adapter, j);
  3008. ++j;
  3009. /*
  3010. * The VPD EEPROM stores the base Ethernet address for the
  3011. * card. A port's address is derived from the base by adding
  3012. * the port's index to the base's low octet.
  3013. */
  3014. memcpy(hw_addr, adapter->params.vpd.eth_base, 5);
  3015. hw_addr[5] = adapter->params.vpd.eth_base[5] + i;
  3016. memcpy(adapter->port[i]->dev_addr, hw_addr,
  3017. ETH_ALEN);
  3018. memcpy(adapter->port[i]->perm_addr, hw_addr,
  3019. ETH_ALEN);
  3020. init_link_config(&p->link_config, p->port_type->caps);
  3021. p->phy.ops->power_down(&p->phy, 1);
  3022. if (!(p->port_type->caps & SUPPORTED_IRQ))
  3023. adapter->params.linkpoll_period = 10;
  3024. }
  3025. return 0;
  3026. }
  3027. void t3_led_ready(struct adapter *adapter)
  3028. {
  3029. t3_set_reg_field(adapter, A_T3DBG_GPIO_EN, F_GPIO0_OUT_VAL,
  3030. F_GPIO0_OUT_VAL);
  3031. }