regs.h 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227
  1. #define A_SG_CONTROL 0x0
  2. #define S_DROPPKT 20
  3. #define V_DROPPKT(x) ((x) << S_DROPPKT)
  4. #define F_DROPPKT V_DROPPKT(1U)
  5. #define S_EGRGENCTRL 19
  6. #define V_EGRGENCTRL(x) ((x) << S_EGRGENCTRL)
  7. #define F_EGRGENCTRL V_EGRGENCTRL(1U)
  8. #define S_USERSPACESIZE 14
  9. #define M_USERSPACESIZE 0x1f
  10. #define V_USERSPACESIZE(x) ((x) << S_USERSPACESIZE)
  11. #define S_HOSTPAGESIZE 11
  12. #define M_HOSTPAGESIZE 0x7
  13. #define V_HOSTPAGESIZE(x) ((x) << S_HOSTPAGESIZE)
  14. #define S_FLMODE 9
  15. #define V_FLMODE(x) ((x) << S_FLMODE)
  16. #define F_FLMODE V_FLMODE(1U)
  17. #define S_PKTSHIFT 6
  18. #define M_PKTSHIFT 0x7
  19. #define V_PKTSHIFT(x) ((x) << S_PKTSHIFT)
  20. #define S_ONEINTMULTQ 5
  21. #define V_ONEINTMULTQ(x) ((x) << S_ONEINTMULTQ)
  22. #define F_ONEINTMULTQ V_ONEINTMULTQ(1U)
  23. #define S_BIGENDIANINGRESS 2
  24. #define V_BIGENDIANINGRESS(x) ((x) << S_BIGENDIANINGRESS)
  25. #define F_BIGENDIANINGRESS V_BIGENDIANINGRESS(1U)
  26. #define S_ISCSICOALESCING 1
  27. #define V_ISCSICOALESCING(x) ((x) << S_ISCSICOALESCING)
  28. #define F_ISCSICOALESCING V_ISCSICOALESCING(1U)
  29. #define S_GLOBALENABLE 0
  30. #define V_GLOBALENABLE(x) ((x) << S_GLOBALENABLE)
  31. #define F_GLOBALENABLE V_GLOBALENABLE(1U)
  32. #define S_AVOIDCQOVFL 24
  33. #define V_AVOIDCQOVFL(x) ((x) << S_AVOIDCQOVFL)
  34. #define F_AVOIDCQOVFL V_AVOIDCQOVFL(1U)
  35. #define S_OPTONEINTMULTQ 23
  36. #define V_OPTONEINTMULTQ(x) ((x) << S_OPTONEINTMULTQ)
  37. #define F_OPTONEINTMULTQ V_OPTONEINTMULTQ(1U)
  38. #define S_CQCRDTCTRL 22
  39. #define V_CQCRDTCTRL(x) ((x) << S_CQCRDTCTRL)
  40. #define F_CQCRDTCTRL V_CQCRDTCTRL(1U)
  41. #define A_SG_KDOORBELL 0x4
  42. #define S_SELEGRCNTX 31
  43. #define V_SELEGRCNTX(x) ((x) << S_SELEGRCNTX)
  44. #define F_SELEGRCNTX V_SELEGRCNTX(1U)
  45. #define S_EGRCNTX 0
  46. #define M_EGRCNTX 0xffff
  47. #define V_EGRCNTX(x) ((x) << S_EGRCNTX)
  48. #define A_SG_GTS 0x8
  49. #define S_RSPQ 29
  50. #define M_RSPQ 0x7
  51. #define V_RSPQ(x) ((x) << S_RSPQ)
  52. #define G_RSPQ(x) (((x) >> S_RSPQ) & M_RSPQ)
  53. #define S_NEWTIMER 16
  54. #define M_NEWTIMER 0x1fff
  55. #define V_NEWTIMER(x) ((x) << S_NEWTIMER)
  56. #define S_NEWINDEX 0
  57. #define M_NEWINDEX 0xffff
  58. #define V_NEWINDEX(x) ((x) << S_NEWINDEX)
  59. #define A_SG_CONTEXT_CMD 0xc
  60. #define S_CONTEXT_CMD_OPCODE 28
  61. #define M_CONTEXT_CMD_OPCODE 0xf
  62. #define V_CONTEXT_CMD_OPCODE(x) ((x) << S_CONTEXT_CMD_OPCODE)
  63. #define S_CONTEXT_CMD_BUSY 27
  64. #define V_CONTEXT_CMD_BUSY(x) ((x) << S_CONTEXT_CMD_BUSY)
  65. #define F_CONTEXT_CMD_BUSY V_CONTEXT_CMD_BUSY(1U)
  66. #define S_CQ_CREDIT 20
  67. #define M_CQ_CREDIT 0x7f
  68. #define V_CQ_CREDIT(x) ((x) << S_CQ_CREDIT)
  69. #define G_CQ_CREDIT(x) (((x) >> S_CQ_CREDIT) & M_CQ_CREDIT)
  70. #define S_CQ 19
  71. #define V_CQ(x) ((x) << S_CQ)
  72. #define F_CQ V_CQ(1U)
  73. #define S_RESPONSEQ 18
  74. #define V_RESPONSEQ(x) ((x) << S_RESPONSEQ)
  75. #define F_RESPONSEQ V_RESPONSEQ(1U)
  76. #define S_EGRESS 17
  77. #define V_EGRESS(x) ((x) << S_EGRESS)
  78. #define F_EGRESS V_EGRESS(1U)
  79. #define S_FREELIST 16
  80. #define V_FREELIST(x) ((x) << S_FREELIST)
  81. #define F_FREELIST V_FREELIST(1U)
  82. #define S_CONTEXT 0
  83. #define M_CONTEXT 0xffff
  84. #define V_CONTEXT(x) ((x) << S_CONTEXT)
  85. #define G_CONTEXT(x) (((x) >> S_CONTEXT) & M_CONTEXT)
  86. #define A_SG_CONTEXT_DATA0 0x10
  87. #define A_SG_CONTEXT_DATA1 0x14
  88. #define A_SG_CONTEXT_DATA2 0x18
  89. #define A_SG_CONTEXT_DATA3 0x1c
  90. #define A_SG_CONTEXT_MASK0 0x20
  91. #define A_SG_CONTEXT_MASK1 0x24
  92. #define A_SG_CONTEXT_MASK2 0x28
  93. #define A_SG_CONTEXT_MASK3 0x2c
  94. #define A_SG_RSPQ_CREDIT_RETURN 0x30
  95. #define S_CREDITS 0
  96. #define M_CREDITS 0xffff
  97. #define V_CREDITS(x) ((x) << S_CREDITS)
  98. #define A_SG_DATA_INTR 0x34
  99. #define S_ERRINTR 31
  100. #define V_ERRINTR(x) ((x) << S_ERRINTR)
  101. #define F_ERRINTR V_ERRINTR(1U)
  102. #define A_SG_HI_DRB_HI_THRSH 0x38
  103. #define A_SG_HI_DRB_LO_THRSH 0x3c
  104. #define A_SG_LO_DRB_HI_THRSH 0x40
  105. #define A_SG_LO_DRB_LO_THRSH 0x44
  106. #define A_SG_RSPQ_FL_STATUS 0x4c
  107. #define S_RSPQ0DISABLED 8
  108. #define A_SG_EGR_RCQ_DRB_THRSH 0x54
  109. #define S_HIRCQDRBTHRSH 16
  110. #define M_HIRCQDRBTHRSH 0x7ff
  111. #define V_HIRCQDRBTHRSH(x) ((x) << S_HIRCQDRBTHRSH)
  112. #define S_LORCQDRBTHRSH 0
  113. #define M_LORCQDRBTHRSH 0x7ff
  114. #define V_LORCQDRBTHRSH(x) ((x) << S_LORCQDRBTHRSH)
  115. #define A_SG_EGR_CNTX_BADDR 0x58
  116. #define A_SG_INT_CAUSE 0x5c
  117. #define S_RSPQDISABLED 3
  118. #define V_RSPQDISABLED(x) ((x) << S_RSPQDISABLED)
  119. #define F_RSPQDISABLED V_RSPQDISABLED(1U)
  120. #define S_RSPQCREDITOVERFOW 2
  121. #define V_RSPQCREDITOVERFOW(x) ((x) << S_RSPQCREDITOVERFOW)
  122. #define F_RSPQCREDITOVERFOW V_RSPQCREDITOVERFOW(1U)
  123. #define A_SG_INT_ENABLE 0x60
  124. #define A_SG_CMDQ_CREDIT_TH 0x64
  125. #define S_TIMEOUT 8
  126. #define M_TIMEOUT 0xffffff
  127. #define V_TIMEOUT(x) ((x) << S_TIMEOUT)
  128. #define S_THRESHOLD 0
  129. #define M_THRESHOLD 0xff
  130. #define V_THRESHOLD(x) ((x) << S_THRESHOLD)
  131. #define A_SG_TIMER_TICK 0x68
  132. #define A_SG_CQ_CONTEXT_BADDR 0x6c
  133. #define A_SG_OCO_BASE 0x70
  134. #define S_BASE1 16
  135. #define M_BASE1 0xffff
  136. #define V_BASE1(x) ((x) << S_BASE1)
  137. #define A_SG_DRB_PRI_THRESH 0x74
  138. #define A_PCIX_INT_ENABLE 0x80
  139. #define S_MSIXPARERR 22
  140. #define M_MSIXPARERR 0x7
  141. #define V_MSIXPARERR(x) ((x) << S_MSIXPARERR)
  142. #define S_CFPARERR 18
  143. #define M_CFPARERR 0xf
  144. #define V_CFPARERR(x) ((x) << S_CFPARERR)
  145. #define S_RFPARERR 14
  146. #define M_RFPARERR 0xf
  147. #define V_RFPARERR(x) ((x) << S_RFPARERR)
  148. #define S_WFPARERR 12
  149. #define M_WFPARERR 0x3
  150. #define V_WFPARERR(x) ((x) << S_WFPARERR)
  151. #define S_PIOPARERR 11
  152. #define V_PIOPARERR(x) ((x) << S_PIOPARERR)
  153. #define F_PIOPARERR V_PIOPARERR(1U)
  154. #define S_DETUNCECCERR 10
  155. #define V_DETUNCECCERR(x) ((x) << S_DETUNCECCERR)
  156. #define F_DETUNCECCERR V_DETUNCECCERR(1U)
  157. #define S_DETCORECCERR 9
  158. #define V_DETCORECCERR(x) ((x) << S_DETCORECCERR)
  159. #define F_DETCORECCERR V_DETCORECCERR(1U)
  160. #define S_RCVSPLCMPERR 8
  161. #define V_RCVSPLCMPERR(x) ((x) << S_RCVSPLCMPERR)
  162. #define F_RCVSPLCMPERR V_RCVSPLCMPERR(1U)
  163. #define S_UNXSPLCMP 7
  164. #define V_UNXSPLCMP(x) ((x) << S_UNXSPLCMP)
  165. #define F_UNXSPLCMP V_UNXSPLCMP(1U)
  166. #define S_SPLCMPDIS 6
  167. #define V_SPLCMPDIS(x) ((x) << S_SPLCMPDIS)
  168. #define F_SPLCMPDIS V_SPLCMPDIS(1U)
  169. #define S_DETPARERR 5
  170. #define V_DETPARERR(x) ((x) << S_DETPARERR)
  171. #define F_DETPARERR V_DETPARERR(1U)
  172. #define S_SIGSYSERR 4
  173. #define V_SIGSYSERR(x) ((x) << S_SIGSYSERR)
  174. #define F_SIGSYSERR V_SIGSYSERR(1U)
  175. #define S_RCVMSTABT 3
  176. #define V_RCVMSTABT(x) ((x) << S_RCVMSTABT)
  177. #define F_RCVMSTABT V_RCVMSTABT(1U)
  178. #define S_RCVTARABT 2
  179. #define V_RCVTARABT(x) ((x) << S_RCVTARABT)
  180. #define F_RCVTARABT V_RCVTARABT(1U)
  181. #define S_SIGTARABT 1
  182. #define V_SIGTARABT(x) ((x) << S_SIGTARABT)
  183. #define F_SIGTARABT V_SIGTARABT(1U)
  184. #define S_MSTDETPARERR 0
  185. #define V_MSTDETPARERR(x) ((x) << S_MSTDETPARERR)
  186. #define F_MSTDETPARERR V_MSTDETPARERR(1U)
  187. #define A_PCIX_INT_CAUSE 0x84
  188. #define A_PCIX_CFG 0x88
  189. #define S_CLIDECEN 18
  190. #define V_CLIDECEN(x) ((x) << S_CLIDECEN)
  191. #define F_CLIDECEN V_CLIDECEN(1U)
  192. #define A_PCIX_MODE 0x8c
  193. #define S_PCLKRANGE 6
  194. #define M_PCLKRANGE 0x3
  195. #define V_PCLKRANGE(x) ((x) << S_PCLKRANGE)
  196. #define G_PCLKRANGE(x) (((x) >> S_PCLKRANGE) & M_PCLKRANGE)
  197. #define S_PCIXINITPAT 2
  198. #define M_PCIXINITPAT 0xf
  199. #define V_PCIXINITPAT(x) ((x) << S_PCIXINITPAT)
  200. #define G_PCIXINITPAT(x) (((x) >> S_PCIXINITPAT) & M_PCIXINITPAT)
  201. #define S_64BIT 0
  202. #define V_64BIT(x) ((x) << S_64BIT)
  203. #define F_64BIT V_64BIT(1U)
  204. #define A_PCIE_INT_ENABLE 0x80
  205. #define S_BISTERR 15
  206. #define M_BISTERR 0xff
  207. #define V_BISTERR(x) ((x) << S_BISTERR)
  208. #define S_PCIE_MSIXPARERR 12
  209. #define M_PCIE_MSIXPARERR 0x7
  210. #define V_PCIE_MSIXPARERR(x) ((x) << S_PCIE_MSIXPARERR)
  211. #define S_PCIE_CFPARERR 11
  212. #define V_PCIE_CFPARERR(x) ((x) << S_PCIE_CFPARERR)
  213. #define F_PCIE_CFPARERR V_PCIE_CFPARERR(1U)
  214. #define S_PCIE_RFPARERR 10
  215. #define V_PCIE_RFPARERR(x) ((x) << S_PCIE_RFPARERR)
  216. #define F_PCIE_RFPARERR V_PCIE_RFPARERR(1U)
  217. #define S_PCIE_WFPARERR 9
  218. #define V_PCIE_WFPARERR(x) ((x) << S_PCIE_WFPARERR)
  219. #define F_PCIE_WFPARERR V_PCIE_WFPARERR(1U)
  220. #define S_PCIE_PIOPARERR 8
  221. #define V_PCIE_PIOPARERR(x) ((x) << S_PCIE_PIOPARERR)
  222. #define F_PCIE_PIOPARERR V_PCIE_PIOPARERR(1U)
  223. #define S_UNXSPLCPLERRC 7
  224. #define V_UNXSPLCPLERRC(x) ((x) << S_UNXSPLCPLERRC)
  225. #define F_UNXSPLCPLERRC V_UNXSPLCPLERRC(1U)
  226. #define S_UNXSPLCPLERRR 6
  227. #define V_UNXSPLCPLERRR(x) ((x) << S_UNXSPLCPLERRR)
  228. #define F_UNXSPLCPLERRR V_UNXSPLCPLERRR(1U)
  229. #define S_PEXERR 0
  230. #define V_PEXERR(x) ((x) << S_PEXERR)
  231. #define F_PEXERR V_PEXERR(1U)
  232. #define A_PCIE_INT_CAUSE 0x84
  233. #define A_PCIE_CFG 0x88
  234. #define S_PCIE_CLIDECEN 16
  235. #define V_PCIE_CLIDECEN(x) ((x) << S_PCIE_CLIDECEN)
  236. #define F_PCIE_CLIDECEN V_PCIE_CLIDECEN(1U)
  237. #define S_CRSTWRMMODE 0
  238. #define V_CRSTWRMMODE(x) ((x) << S_CRSTWRMMODE)
  239. #define F_CRSTWRMMODE V_CRSTWRMMODE(1U)
  240. #define A_PCIE_MODE 0x8c
  241. #define S_NUMFSTTRNSEQRX 10
  242. #define M_NUMFSTTRNSEQRX 0xff
  243. #define V_NUMFSTTRNSEQRX(x) ((x) << S_NUMFSTTRNSEQRX)
  244. #define G_NUMFSTTRNSEQRX(x) (((x) >> S_NUMFSTTRNSEQRX) & M_NUMFSTTRNSEQRX)
  245. #define A_PCIE_PEX_CTRL0 0x98
  246. #define S_NUMFSTTRNSEQ 22
  247. #define M_NUMFSTTRNSEQ 0xff
  248. #define V_NUMFSTTRNSEQ(x) ((x) << S_NUMFSTTRNSEQ)
  249. #define G_NUMFSTTRNSEQ(x) (((x) >> S_NUMFSTTRNSEQ) & M_NUMFSTTRNSEQ)
  250. #define S_REPLAYLMT 2
  251. #define M_REPLAYLMT 0xfffff
  252. #define V_REPLAYLMT(x) ((x) << S_REPLAYLMT)
  253. #define A_PCIE_PEX_CTRL1 0x9c
  254. #define S_T3A_ACKLAT 0
  255. #define M_T3A_ACKLAT 0x7ff
  256. #define V_T3A_ACKLAT(x) ((x) << S_T3A_ACKLAT)
  257. #define S_ACKLAT 0
  258. #define M_ACKLAT 0x1fff
  259. #define V_ACKLAT(x) ((x) << S_ACKLAT)
  260. #define A_PCIE_PEX_ERR 0xa4
  261. #define A_T3DBG_GPIO_EN 0xd0
  262. #define S_GPIO11_OEN 27
  263. #define V_GPIO11_OEN(x) ((x) << S_GPIO11_OEN)
  264. #define F_GPIO11_OEN V_GPIO11_OEN(1U)
  265. #define S_GPIO10_OEN 26
  266. #define V_GPIO10_OEN(x) ((x) << S_GPIO10_OEN)
  267. #define F_GPIO10_OEN V_GPIO10_OEN(1U)
  268. #define S_GPIO7_OEN 23
  269. #define V_GPIO7_OEN(x) ((x) << S_GPIO7_OEN)
  270. #define F_GPIO7_OEN V_GPIO7_OEN(1U)
  271. #define S_GPIO6_OEN 22
  272. #define V_GPIO6_OEN(x) ((x) << S_GPIO6_OEN)
  273. #define F_GPIO6_OEN V_GPIO6_OEN(1U)
  274. #define S_GPIO5_OEN 21
  275. #define V_GPIO5_OEN(x) ((x) << S_GPIO5_OEN)
  276. #define F_GPIO5_OEN V_GPIO5_OEN(1U)
  277. #define S_GPIO4_OEN 20
  278. #define V_GPIO4_OEN(x) ((x) << S_GPIO4_OEN)
  279. #define F_GPIO4_OEN V_GPIO4_OEN(1U)
  280. #define S_GPIO2_OEN 18
  281. #define V_GPIO2_OEN(x) ((x) << S_GPIO2_OEN)
  282. #define F_GPIO2_OEN V_GPIO2_OEN(1U)
  283. #define S_GPIO1_OEN 17
  284. #define V_GPIO1_OEN(x) ((x) << S_GPIO1_OEN)
  285. #define F_GPIO1_OEN V_GPIO1_OEN(1U)
  286. #define S_GPIO0_OEN 16
  287. #define V_GPIO0_OEN(x) ((x) << S_GPIO0_OEN)
  288. #define F_GPIO0_OEN V_GPIO0_OEN(1U)
  289. #define S_GPIO10_OUT_VAL 10
  290. #define V_GPIO10_OUT_VAL(x) ((x) << S_GPIO10_OUT_VAL)
  291. #define F_GPIO10_OUT_VAL V_GPIO10_OUT_VAL(1U)
  292. #define S_GPIO7_OUT_VAL 7
  293. #define V_GPIO7_OUT_VAL(x) ((x) << S_GPIO7_OUT_VAL)
  294. #define F_GPIO7_OUT_VAL V_GPIO7_OUT_VAL(1U)
  295. #define S_GPIO6_OUT_VAL 6
  296. #define V_GPIO6_OUT_VAL(x) ((x) << S_GPIO6_OUT_VAL)
  297. #define F_GPIO6_OUT_VAL V_GPIO6_OUT_VAL(1U)
  298. #define S_GPIO5_OUT_VAL 5
  299. #define V_GPIO5_OUT_VAL(x) ((x) << S_GPIO5_OUT_VAL)
  300. #define F_GPIO5_OUT_VAL V_GPIO5_OUT_VAL(1U)
  301. #define S_GPIO4_OUT_VAL 4
  302. #define V_GPIO4_OUT_VAL(x) ((x) << S_GPIO4_OUT_VAL)
  303. #define F_GPIO4_OUT_VAL V_GPIO4_OUT_VAL(1U)
  304. #define S_GPIO2_OUT_VAL 2
  305. #define V_GPIO2_OUT_VAL(x) ((x) << S_GPIO2_OUT_VAL)
  306. #define F_GPIO2_OUT_VAL V_GPIO2_OUT_VAL(1U)
  307. #define S_GPIO1_OUT_VAL 1
  308. #define V_GPIO1_OUT_VAL(x) ((x) << S_GPIO1_OUT_VAL)
  309. #define F_GPIO1_OUT_VAL V_GPIO1_OUT_VAL(1U)
  310. #define S_GPIO0_OUT_VAL 0
  311. #define V_GPIO0_OUT_VAL(x) ((x) << S_GPIO0_OUT_VAL)
  312. #define F_GPIO0_OUT_VAL V_GPIO0_OUT_VAL(1U)
  313. #define A_T3DBG_INT_ENABLE 0xd8
  314. #define S_GPIO11 11
  315. #define V_GPIO11(x) ((x) << S_GPIO11)
  316. #define F_GPIO11 V_GPIO11(1U)
  317. #define S_GPIO10 10
  318. #define V_GPIO10(x) ((x) << S_GPIO10)
  319. #define F_GPIO10 V_GPIO10(1U)
  320. #define S_GPIO7 7
  321. #define V_GPIO7(x) ((x) << S_GPIO7)
  322. #define F_GPIO7 V_GPIO7(1U)
  323. #define S_GPIO6 6
  324. #define V_GPIO6(x) ((x) << S_GPIO6)
  325. #define F_GPIO6 V_GPIO6(1U)
  326. #define S_GPIO5 5
  327. #define V_GPIO5(x) ((x) << S_GPIO5)
  328. #define F_GPIO5 V_GPIO5(1U)
  329. #define S_GPIO4 4
  330. #define V_GPIO4(x) ((x) << S_GPIO4)
  331. #define F_GPIO4 V_GPIO4(1U)
  332. #define S_GPIO3 3
  333. #define V_GPIO3(x) ((x) << S_GPIO3)
  334. #define F_GPIO3 V_GPIO3(1U)
  335. #define S_GPIO2 2
  336. #define V_GPIO2(x) ((x) << S_GPIO2)
  337. #define F_GPIO2 V_GPIO2(1U)
  338. #define S_GPIO1 1
  339. #define V_GPIO1(x) ((x) << S_GPIO1)
  340. #define F_GPIO1 V_GPIO1(1U)
  341. #define S_GPIO0 0
  342. #define V_GPIO0(x) ((x) << S_GPIO0)
  343. #define F_GPIO0 V_GPIO0(1U)
  344. #define A_T3DBG_INT_CAUSE 0xdc
  345. #define A_T3DBG_GPIO_ACT_LOW 0xf0
  346. #define MC7_PMRX_BASE_ADDR 0x100
  347. #define A_MC7_CFG 0x100
  348. #define S_IFEN 13
  349. #define V_IFEN(x) ((x) << S_IFEN)
  350. #define F_IFEN V_IFEN(1U)
  351. #define S_TERM150 11
  352. #define V_TERM150(x) ((x) << S_TERM150)
  353. #define F_TERM150 V_TERM150(1U)
  354. #define S_SLOW 10
  355. #define V_SLOW(x) ((x) << S_SLOW)
  356. #define F_SLOW V_SLOW(1U)
  357. #define S_WIDTH 8
  358. #define M_WIDTH 0x3
  359. #define V_WIDTH(x) ((x) << S_WIDTH)
  360. #define G_WIDTH(x) (((x) >> S_WIDTH) & M_WIDTH)
  361. #define S_BKS 6
  362. #define V_BKS(x) ((x) << S_BKS)
  363. #define F_BKS V_BKS(1U)
  364. #define S_ORG 5
  365. #define V_ORG(x) ((x) << S_ORG)
  366. #define F_ORG V_ORG(1U)
  367. #define S_DEN 2
  368. #define M_DEN 0x7
  369. #define V_DEN(x) ((x) << S_DEN)
  370. #define G_DEN(x) (((x) >> S_DEN) & M_DEN)
  371. #define S_RDY 1
  372. #define V_RDY(x) ((x) << S_RDY)
  373. #define F_RDY V_RDY(1U)
  374. #define S_CLKEN 0
  375. #define V_CLKEN(x) ((x) << S_CLKEN)
  376. #define F_CLKEN V_CLKEN(1U)
  377. #define A_MC7_MODE 0x104
  378. #define S_BUSY 31
  379. #define V_BUSY(x) ((x) << S_BUSY)
  380. #define F_BUSY V_BUSY(1U)
  381. #define S_BUSY 31
  382. #define V_BUSY(x) ((x) << S_BUSY)
  383. #define F_BUSY V_BUSY(1U)
  384. #define A_MC7_EXT_MODE1 0x108
  385. #define A_MC7_EXT_MODE2 0x10c
  386. #define A_MC7_EXT_MODE3 0x110
  387. #define A_MC7_PRE 0x114
  388. #define A_MC7_REF 0x118
  389. #define S_PREREFDIV 1
  390. #define M_PREREFDIV 0x3fff
  391. #define V_PREREFDIV(x) ((x) << S_PREREFDIV)
  392. #define S_PERREFEN 0
  393. #define V_PERREFEN(x) ((x) << S_PERREFEN)
  394. #define F_PERREFEN V_PERREFEN(1U)
  395. #define A_MC7_DLL 0x11c
  396. #define S_DLLENB 1
  397. #define V_DLLENB(x) ((x) << S_DLLENB)
  398. #define F_DLLENB V_DLLENB(1U)
  399. #define S_DLLRST 0
  400. #define V_DLLRST(x) ((x) << S_DLLRST)
  401. #define F_DLLRST V_DLLRST(1U)
  402. #define A_MC7_PARM 0x120
  403. #define S_ACTTOPREDLY 26
  404. #define M_ACTTOPREDLY 0xf
  405. #define V_ACTTOPREDLY(x) ((x) << S_ACTTOPREDLY)
  406. #define S_ACTTORDWRDLY 23
  407. #define M_ACTTORDWRDLY 0x7
  408. #define V_ACTTORDWRDLY(x) ((x) << S_ACTTORDWRDLY)
  409. #define S_PRECYC 20
  410. #define M_PRECYC 0x7
  411. #define V_PRECYC(x) ((x) << S_PRECYC)
  412. #define S_REFCYC 13
  413. #define M_REFCYC 0x7f
  414. #define V_REFCYC(x) ((x) << S_REFCYC)
  415. #define S_BKCYC 8
  416. #define M_BKCYC 0x1f
  417. #define V_BKCYC(x) ((x) << S_BKCYC)
  418. #define S_WRTORDDLY 4
  419. #define M_WRTORDDLY 0xf
  420. #define V_WRTORDDLY(x) ((x) << S_WRTORDDLY)
  421. #define S_RDTOWRDLY 0
  422. #define M_RDTOWRDLY 0xf
  423. #define V_RDTOWRDLY(x) ((x) << S_RDTOWRDLY)
  424. #define A_MC7_CAL 0x128
  425. #define S_BUSY 31
  426. #define V_BUSY(x) ((x) << S_BUSY)
  427. #define F_BUSY V_BUSY(1U)
  428. #define S_BUSY 31
  429. #define V_BUSY(x) ((x) << S_BUSY)
  430. #define F_BUSY V_BUSY(1U)
  431. #define S_CAL_FAULT 30
  432. #define V_CAL_FAULT(x) ((x) << S_CAL_FAULT)
  433. #define F_CAL_FAULT V_CAL_FAULT(1U)
  434. #define S_SGL_CAL_EN 20
  435. #define V_SGL_CAL_EN(x) ((x) << S_SGL_CAL_EN)
  436. #define F_SGL_CAL_EN V_SGL_CAL_EN(1U)
  437. #define A_MC7_ERR_ADDR 0x12c
  438. #define A_MC7_ECC 0x130
  439. #define S_ECCCHKEN 1
  440. #define V_ECCCHKEN(x) ((x) << S_ECCCHKEN)
  441. #define F_ECCCHKEN V_ECCCHKEN(1U)
  442. #define S_ECCGENEN 0
  443. #define V_ECCGENEN(x) ((x) << S_ECCGENEN)
  444. #define F_ECCGENEN V_ECCGENEN(1U)
  445. #define A_MC7_CE_ADDR 0x134
  446. #define A_MC7_CE_DATA0 0x138
  447. #define A_MC7_CE_DATA1 0x13c
  448. #define A_MC7_CE_DATA2 0x140
  449. #define S_DATA 0
  450. #define M_DATA 0xff
  451. #define G_DATA(x) (((x) >> S_DATA) & M_DATA)
  452. #define A_MC7_UE_ADDR 0x144
  453. #define A_MC7_UE_DATA0 0x148
  454. #define A_MC7_UE_DATA1 0x14c
  455. #define A_MC7_UE_DATA2 0x150
  456. #define A_MC7_BD_ADDR 0x154
  457. #define S_ADDR 3
  458. #define M_ADDR 0x1fffffff
  459. #define A_MC7_BD_DATA0 0x158
  460. #define A_MC7_BD_DATA1 0x15c
  461. #define A_MC7_BD_OP 0x164
  462. #define S_OP 0
  463. #define V_OP(x) ((x) << S_OP)
  464. #define F_OP V_OP(1U)
  465. #define F_OP V_OP(1U)
  466. #define A_SF_OP 0x6dc
  467. #define A_MC7_BIST_ADDR_BEG 0x168
  468. #define A_MC7_BIST_ADDR_END 0x16c
  469. #define A_MC7_BIST_DATA 0x170
  470. #define A_MC7_BIST_OP 0x174
  471. #define S_CONT 3
  472. #define V_CONT(x) ((x) << S_CONT)
  473. #define F_CONT V_CONT(1U)
  474. #define F_CONT V_CONT(1U)
  475. #define A_MC7_INT_ENABLE 0x178
  476. #define S_AE 17
  477. #define V_AE(x) ((x) << S_AE)
  478. #define F_AE V_AE(1U)
  479. #define S_PE 2
  480. #define M_PE 0x7fff
  481. #define V_PE(x) ((x) << S_PE)
  482. #define G_PE(x) (((x) >> S_PE) & M_PE)
  483. #define S_UE 1
  484. #define V_UE(x) ((x) << S_UE)
  485. #define F_UE V_UE(1U)
  486. #define S_CE 0
  487. #define V_CE(x) ((x) << S_CE)
  488. #define F_CE V_CE(1U)
  489. #define A_MC7_INT_CAUSE 0x17c
  490. #define MC7_PMTX_BASE_ADDR 0x180
  491. #define MC7_CM_BASE_ADDR 0x200
  492. #define A_CIM_BOOT_CFG 0x280
  493. #define S_BOOTADDR 2
  494. #define M_BOOTADDR 0x3fffffff
  495. #define V_BOOTADDR(x) ((x) << S_BOOTADDR)
  496. #define A_CIM_SDRAM_BASE_ADDR 0x28c
  497. #define A_CIM_SDRAM_ADDR_SIZE 0x290
  498. #define A_CIM_HOST_INT_ENABLE 0x298
  499. #define A_CIM_HOST_INT_CAUSE 0x29c
  500. #define S_BLKWRPLINT 12
  501. #define V_BLKWRPLINT(x) ((x) << S_BLKWRPLINT)
  502. #define F_BLKWRPLINT V_BLKWRPLINT(1U)
  503. #define S_BLKRDPLINT 11
  504. #define V_BLKRDPLINT(x) ((x) << S_BLKRDPLINT)
  505. #define F_BLKRDPLINT V_BLKRDPLINT(1U)
  506. #define S_BLKWRCTLINT 10
  507. #define V_BLKWRCTLINT(x) ((x) << S_BLKWRCTLINT)
  508. #define F_BLKWRCTLINT V_BLKWRCTLINT(1U)
  509. #define S_BLKRDCTLINT 9
  510. #define V_BLKRDCTLINT(x) ((x) << S_BLKRDCTLINT)
  511. #define F_BLKRDCTLINT V_BLKRDCTLINT(1U)
  512. #define S_BLKWRFLASHINT 8
  513. #define V_BLKWRFLASHINT(x) ((x) << S_BLKWRFLASHINT)
  514. #define F_BLKWRFLASHINT V_BLKWRFLASHINT(1U)
  515. #define S_BLKRDFLASHINT 7
  516. #define V_BLKRDFLASHINT(x) ((x) << S_BLKRDFLASHINT)
  517. #define F_BLKRDFLASHINT V_BLKRDFLASHINT(1U)
  518. #define S_SGLWRFLASHINT 6
  519. #define V_SGLWRFLASHINT(x) ((x) << S_SGLWRFLASHINT)
  520. #define F_SGLWRFLASHINT V_SGLWRFLASHINT(1U)
  521. #define S_WRBLKFLASHINT 5
  522. #define V_WRBLKFLASHINT(x) ((x) << S_WRBLKFLASHINT)
  523. #define F_WRBLKFLASHINT V_WRBLKFLASHINT(1U)
  524. #define S_BLKWRBOOTINT 4
  525. #define V_BLKWRBOOTINT(x) ((x) << S_BLKWRBOOTINT)
  526. #define F_BLKWRBOOTINT V_BLKWRBOOTINT(1U)
  527. #define S_FLASHRANGEINT 2
  528. #define V_FLASHRANGEINT(x) ((x) << S_FLASHRANGEINT)
  529. #define F_FLASHRANGEINT V_FLASHRANGEINT(1U)
  530. #define S_SDRAMRANGEINT 1
  531. #define V_SDRAMRANGEINT(x) ((x) << S_SDRAMRANGEINT)
  532. #define F_SDRAMRANGEINT V_SDRAMRANGEINT(1U)
  533. #define S_RSVDSPACEINT 0
  534. #define V_RSVDSPACEINT(x) ((x) << S_RSVDSPACEINT)
  535. #define F_RSVDSPACEINT V_RSVDSPACEINT(1U)
  536. #define A_CIM_HOST_ACC_CTRL 0x2b0
  537. #define S_HOSTBUSY 17
  538. #define V_HOSTBUSY(x) ((x) << S_HOSTBUSY)
  539. #define F_HOSTBUSY V_HOSTBUSY(1U)
  540. #define A_CIM_HOST_ACC_DATA 0x2b4
  541. #define A_TP_IN_CONFIG 0x300
  542. #define S_NICMODE 14
  543. #define V_NICMODE(x) ((x) << S_NICMODE)
  544. #define F_NICMODE V_NICMODE(1U)
  545. #define F_NICMODE V_NICMODE(1U)
  546. #define S_IPV6ENABLE 15
  547. #define V_IPV6ENABLE(x) ((x) << S_IPV6ENABLE)
  548. #define F_IPV6ENABLE V_IPV6ENABLE(1U)
  549. #define A_TP_OUT_CONFIG 0x304
  550. #define S_VLANEXTRACTIONENABLE 12
  551. #define A_TP_GLOBAL_CONFIG 0x308
  552. #define S_TXPACINGENABLE 24
  553. #define V_TXPACINGENABLE(x) ((x) << S_TXPACINGENABLE)
  554. #define F_TXPACINGENABLE V_TXPACINGENABLE(1U)
  555. #define S_PATHMTU 15
  556. #define V_PATHMTU(x) ((x) << S_PATHMTU)
  557. #define F_PATHMTU V_PATHMTU(1U)
  558. #define S_IPCHECKSUMOFFLOAD 13
  559. #define V_IPCHECKSUMOFFLOAD(x) ((x) << S_IPCHECKSUMOFFLOAD)
  560. #define F_IPCHECKSUMOFFLOAD V_IPCHECKSUMOFFLOAD(1U)
  561. #define S_UDPCHECKSUMOFFLOAD 12
  562. #define V_UDPCHECKSUMOFFLOAD(x) ((x) << S_UDPCHECKSUMOFFLOAD)
  563. #define F_UDPCHECKSUMOFFLOAD V_UDPCHECKSUMOFFLOAD(1U)
  564. #define S_TCPCHECKSUMOFFLOAD 11
  565. #define V_TCPCHECKSUMOFFLOAD(x) ((x) << S_TCPCHECKSUMOFFLOAD)
  566. #define F_TCPCHECKSUMOFFLOAD V_TCPCHECKSUMOFFLOAD(1U)
  567. #define S_IPTTL 0
  568. #define M_IPTTL 0xff
  569. #define V_IPTTL(x) ((x) << S_IPTTL)
  570. #define A_TP_CMM_MM_BASE 0x314
  571. #define A_TP_CMM_TIMER_BASE 0x318
  572. #define S_CMTIMERMAXNUM 28
  573. #define M_CMTIMERMAXNUM 0x3
  574. #define V_CMTIMERMAXNUM(x) ((x) << S_CMTIMERMAXNUM)
  575. #define A_TP_PMM_SIZE 0x31c
  576. #define A_TP_PMM_TX_BASE 0x320
  577. #define A_TP_PMM_RX_BASE 0x328
  578. #define A_TP_PMM_RX_PAGE_SIZE 0x32c
  579. #define A_TP_PMM_RX_MAX_PAGE 0x330
  580. #define A_TP_PMM_TX_PAGE_SIZE 0x334
  581. #define A_TP_PMM_TX_MAX_PAGE 0x338
  582. #define A_TP_TCP_OPTIONS 0x340
  583. #define S_MTUDEFAULT 16
  584. #define M_MTUDEFAULT 0xffff
  585. #define V_MTUDEFAULT(x) ((x) << S_MTUDEFAULT)
  586. #define S_MTUENABLE 10
  587. #define V_MTUENABLE(x) ((x) << S_MTUENABLE)
  588. #define F_MTUENABLE V_MTUENABLE(1U)
  589. #define S_SACKRX 8
  590. #define V_SACKRX(x) ((x) << S_SACKRX)
  591. #define F_SACKRX V_SACKRX(1U)
  592. #define S_SACKMODE 4
  593. #define M_SACKMODE 0x3
  594. #define V_SACKMODE(x) ((x) << S_SACKMODE)
  595. #define S_WINDOWSCALEMODE 2
  596. #define M_WINDOWSCALEMODE 0x3
  597. #define V_WINDOWSCALEMODE(x) ((x) << S_WINDOWSCALEMODE)
  598. #define S_TIMESTAMPSMODE 0
  599. #define M_TIMESTAMPSMODE 0x3
  600. #define V_TIMESTAMPSMODE(x) ((x) << S_TIMESTAMPSMODE)
  601. #define A_TP_DACK_CONFIG 0x344
  602. #define S_AUTOSTATE3 30
  603. #define M_AUTOSTATE3 0x3
  604. #define V_AUTOSTATE3(x) ((x) << S_AUTOSTATE3)
  605. #define S_AUTOSTATE2 28
  606. #define M_AUTOSTATE2 0x3
  607. #define V_AUTOSTATE2(x) ((x) << S_AUTOSTATE2)
  608. #define S_AUTOSTATE1 26
  609. #define M_AUTOSTATE1 0x3
  610. #define V_AUTOSTATE1(x) ((x) << S_AUTOSTATE1)
  611. #define S_BYTETHRESHOLD 5
  612. #define M_BYTETHRESHOLD 0xfffff
  613. #define V_BYTETHRESHOLD(x) ((x) << S_BYTETHRESHOLD)
  614. #define S_MSSTHRESHOLD 3
  615. #define M_MSSTHRESHOLD 0x3
  616. #define V_MSSTHRESHOLD(x) ((x) << S_MSSTHRESHOLD)
  617. #define S_AUTOCAREFUL 2
  618. #define V_AUTOCAREFUL(x) ((x) << S_AUTOCAREFUL)
  619. #define F_AUTOCAREFUL V_AUTOCAREFUL(1U)
  620. #define S_AUTOENABLE 1
  621. #define V_AUTOENABLE(x) ((x) << S_AUTOENABLE)
  622. #define F_AUTOENABLE V_AUTOENABLE(1U)
  623. #define S_DACK_MODE 0
  624. #define V_DACK_MODE(x) ((x) << S_DACK_MODE)
  625. #define F_DACK_MODE V_DACK_MODE(1U)
  626. #define A_TP_PC_CONFIG 0x348
  627. #define S_TXTOSQUEUEMAPMODE 26
  628. #define V_TXTOSQUEUEMAPMODE(x) ((x) << S_TXTOSQUEUEMAPMODE)
  629. #define F_TXTOSQUEUEMAPMODE V_TXTOSQUEUEMAPMODE(1U)
  630. #define S_ENABLEEPCMDAFULL 23
  631. #define V_ENABLEEPCMDAFULL(x) ((x) << S_ENABLEEPCMDAFULL)
  632. #define F_ENABLEEPCMDAFULL V_ENABLEEPCMDAFULL(1U)
  633. #define S_MODULATEUNIONMODE 22
  634. #define V_MODULATEUNIONMODE(x) ((x) << S_MODULATEUNIONMODE)
  635. #define F_MODULATEUNIONMODE V_MODULATEUNIONMODE(1U)
  636. #define S_TXDEFERENABLE 20
  637. #define V_TXDEFERENABLE(x) ((x) << S_TXDEFERENABLE)
  638. #define F_TXDEFERENABLE V_TXDEFERENABLE(1U)
  639. #define S_RXCONGESTIONMODE 19
  640. #define V_RXCONGESTIONMODE(x) ((x) << S_RXCONGESTIONMODE)
  641. #define F_RXCONGESTIONMODE V_RXCONGESTIONMODE(1U)
  642. #define S_HEARBEATDACK 16
  643. #define V_HEARBEATDACK(x) ((x) << S_HEARBEATDACK)
  644. #define F_HEARBEATDACK V_HEARBEATDACK(1U)
  645. #define S_TXCONGESTIONMODE 15
  646. #define V_TXCONGESTIONMODE(x) ((x) << S_TXCONGESTIONMODE)
  647. #define F_TXCONGESTIONMODE V_TXCONGESTIONMODE(1U)
  648. #define S_ENABLEOCSPIFULL 30
  649. #define V_ENABLEOCSPIFULL(x) ((x) << S_ENABLEOCSPIFULL)
  650. #define F_ENABLEOCSPIFULL V_ENABLEOCSPIFULL(1U)
  651. #define S_LOCKTID 28
  652. #define V_LOCKTID(x) ((x) << S_LOCKTID)
  653. #define F_LOCKTID V_LOCKTID(1U)
  654. #define A_TP_PC_CONFIG2 0x34c
  655. #define S_CHDRAFULL 4
  656. #define V_CHDRAFULL(x) ((x) << S_CHDRAFULL)
  657. #define F_CHDRAFULL V_CHDRAFULL(1U)
  658. #define A_TP_TCP_BACKOFF_REG0 0x350
  659. #define A_TP_TCP_BACKOFF_REG1 0x354
  660. #define A_TP_TCP_BACKOFF_REG2 0x358
  661. #define A_TP_TCP_BACKOFF_REG3 0x35c
  662. #define A_TP_PARA_REG2 0x368
  663. #define S_MAXRXDATA 16
  664. #define M_MAXRXDATA 0xffff
  665. #define V_MAXRXDATA(x) ((x) << S_MAXRXDATA)
  666. #define S_RXCOALESCESIZE 0
  667. #define M_RXCOALESCESIZE 0xffff
  668. #define V_RXCOALESCESIZE(x) ((x) << S_RXCOALESCESIZE)
  669. #define A_TP_PARA_REG3 0x36c
  670. #define S_TXDATAACKIDX 16
  671. #define M_TXDATAACKIDX 0xf
  672. #define V_TXDATAACKIDX(x) ((x) << S_TXDATAACKIDX)
  673. #define S_TXPACEAUTOSTRICT 10
  674. #define V_TXPACEAUTOSTRICT(x) ((x) << S_TXPACEAUTOSTRICT)
  675. #define F_TXPACEAUTOSTRICT V_TXPACEAUTOSTRICT(1U)
  676. #define S_TXPACEFIXED 9
  677. #define V_TXPACEFIXED(x) ((x) << S_TXPACEFIXED)
  678. #define F_TXPACEFIXED V_TXPACEFIXED(1U)
  679. #define S_TXPACEAUTO 8
  680. #define V_TXPACEAUTO(x) ((x) << S_TXPACEAUTO)
  681. #define F_TXPACEAUTO V_TXPACEAUTO(1U)
  682. #define S_RXCOALESCEENABLE 1
  683. #define V_RXCOALESCEENABLE(x) ((x) << S_RXCOALESCEENABLE)
  684. #define F_RXCOALESCEENABLE V_RXCOALESCEENABLE(1U)
  685. #define S_RXCOALESCEPSHEN 0
  686. #define V_RXCOALESCEPSHEN(x) ((x) << S_RXCOALESCEPSHEN)
  687. #define F_RXCOALESCEPSHEN V_RXCOALESCEPSHEN(1U)
  688. #define A_TP_PARA_REG4 0x370
  689. #define A_TP_PARA_REG6 0x378
  690. #define S_T3A_ENABLEESND 13
  691. #define V_T3A_ENABLEESND(x) ((x) << S_T3A_ENABLEESND)
  692. #define F_T3A_ENABLEESND V_T3A_ENABLEESND(1U)
  693. #define S_ENABLEESND 11
  694. #define V_ENABLEESND(x) ((x) << S_ENABLEESND)
  695. #define F_ENABLEESND V_ENABLEESND(1U)
  696. #define A_TP_PARA_REG7 0x37c
  697. #define S_PMMAXXFERLEN1 16
  698. #define M_PMMAXXFERLEN1 0xffff
  699. #define V_PMMAXXFERLEN1(x) ((x) << S_PMMAXXFERLEN1)
  700. #define S_PMMAXXFERLEN0 0
  701. #define M_PMMAXXFERLEN0 0xffff
  702. #define V_PMMAXXFERLEN0(x) ((x) << S_PMMAXXFERLEN0)
  703. #define A_TP_TIMER_RESOLUTION 0x390
  704. #define S_TIMERRESOLUTION 16
  705. #define M_TIMERRESOLUTION 0xff
  706. #define V_TIMERRESOLUTION(x) ((x) << S_TIMERRESOLUTION)
  707. #define S_TIMESTAMPRESOLUTION 8
  708. #define M_TIMESTAMPRESOLUTION 0xff
  709. #define V_TIMESTAMPRESOLUTION(x) ((x) << S_TIMESTAMPRESOLUTION)
  710. #define S_DELAYEDACKRESOLUTION 0
  711. #define M_DELAYEDACKRESOLUTION 0xff
  712. #define V_DELAYEDACKRESOLUTION(x) ((x) << S_DELAYEDACKRESOLUTION)
  713. #define A_TP_MSL 0x394
  714. #define A_TP_RXT_MIN 0x398
  715. #define A_TP_RXT_MAX 0x39c
  716. #define A_TP_PERS_MIN 0x3a0
  717. #define A_TP_PERS_MAX 0x3a4
  718. #define A_TP_KEEP_IDLE 0x3a8
  719. #define A_TP_KEEP_INTVL 0x3ac
  720. #define A_TP_INIT_SRTT 0x3b0
  721. #define A_TP_DACK_TIMER 0x3b4
  722. #define A_TP_FINWAIT2_TIMER 0x3b8
  723. #define A_TP_SHIFT_CNT 0x3c0
  724. #define S_SYNSHIFTMAX 24
  725. #define M_SYNSHIFTMAX 0xff
  726. #define V_SYNSHIFTMAX(x) ((x) << S_SYNSHIFTMAX)
  727. #define S_RXTSHIFTMAXR1 20
  728. #define M_RXTSHIFTMAXR1 0xf
  729. #define V_RXTSHIFTMAXR1(x) ((x) << S_RXTSHIFTMAXR1)
  730. #define S_RXTSHIFTMAXR2 16
  731. #define M_RXTSHIFTMAXR2 0xf
  732. #define V_RXTSHIFTMAXR2(x) ((x) << S_RXTSHIFTMAXR2)
  733. #define S_PERSHIFTBACKOFFMAX 12
  734. #define M_PERSHIFTBACKOFFMAX 0xf
  735. #define V_PERSHIFTBACKOFFMAX(x) ((x) << S_PERSHIFTBACKOFFMAX)
  736. #define S_PERSHIFTMAX 8
  737. #define M_PERSHIFTMAX 0xf
  738. #define V_PERSHIFTMAX(x) ((x) << S_PERSHIFTMAX)
  739. #define S_KEEPALIVEMAX 0
  740. #define M_KEEPALIVEMAX 0xff
  741. #define V_KEEPALIVEMAX(x) ((x) << S_KEEPALIVEMAX)
  742. #define A_TP_MTU_PORT_TABLE 0x3d0
  743. #define A_TP_CCTRL_TABLE 0x3dc
  744. #define A_TP_MTU_TABLE 0x3e4
  745. #define A_TP_RSS_MAP_TABLE 0x3e8
  746. #define A_TP_RSS_LKP_TABLE 0x3ec
  747. #define A_TP_RSS_CONFIG 0x3f0
  748. #define S_TNL4TUPEN 29
  749. #define V_TNL4TUPEN(x) ((x) << S_TNL4TUPEN)
  750. #define F_TNL4TUPEN V_TNL4TUPEN(1U)
  751. #define S_TNL2TUPEN 28
  752. #define V_TNL2TUPEN(x) ((x) << S_TNL2TUPEN)
  753. #define F_TNL2TUPEN V_TNL2TUPEN(1U)
  754. #define S_TNLPRTEN 26
  755. #define V_TNLPRTEN(x) ((x) << S_TNLPRTEN)
  756. #define F_TNLPRTEN V_TNLPRTEN(1U)
  757. #define S_TNLMAPEN 25
  758. #define V_TNLMAPEN(x) ((x) << S_TNLMAPEN)
  759. #define F_TNLMAPEN V_TNLMAPEN(1U)
  760. #define S_TNLLKPEN 24
  761. #define V_TNLLKPEN(x) ((x) << S_TNLLKPEN)
  762. #define F_TNLLKPEN V_TNLLKPEN(1U)
  763. #define S_RRCPLCPUSIZE 4
  764. #define M_RRCPLCPUSIZE 0x7
  765. #define V_RRCPLCPUSIZE(x) ((x) << S_RRCPLCPUSIZE)
  766. #define S_RQFEEDBACKENABLE 3
  767. #define V_RQFEEDBACKENABLE(x) ((x) << S_RQFEEDBACKENABLE)
  768. #define F_RQFEEDBACKENABLE V_RQFEEDBACKENABLE(1U)
  769. #define S_DISABLE 0
  770. #define A_TP_TM_PIO_ADDR 0x418
  771. #define A_TP_TM_PIO_DATA 0x41c
  772. #define A_TP_TX_MOD_QUE_TABLE 0x420
  773. #define A_TP_TX_RESOURCE_LIMIT 0x424
  774. #define A_TP_TX_MOD_QUEUE_REQ_MAP 0x428
  775. #define S_TX_MOD_QUEUE_REQ_MAP 0
  776. #define M_TX_MOD_QUEUE_REQ_MAP 0xff
  777. #define V_TX_MOD_QUEUE_REQ_MAP(x) ((x) << S_TX_MOD_QUEUE_REQ_MAP)
  778. #define A_TP_TX_MOD_QUEUE_WEIGHT1 0x42c
  779. #define A_TP_TX_MOD_QUEUE_WEIGHT0 0x430
  780. #define A_TP_MOD_CHANNEL_WEIGHT 0x434
  781. #define A_TP_PIO_ADDR 0x440
  782. #define A_TP_PIO_DATA 0x444
  783. #define A_TP_RESET 0x44c
  784. #define S_FLSTINITENABLE 1
  785. #define V_FLSTINITENABLE(x) ((x) << S_FLSTINITENABLE)
  786. #define F_FLSTINITENABLE V_FLSTINITENABLE(1U)
  787. #define S_TPRESET 0
  788. #define V_TPRESET(x) ((x) << S_TPRESET)
  789. #define F_TPRESET V_TPRESET(1U)
  790. #define A_TP_CMM_MM_RX_FLST_BASE 0x460
  791. #define A_TP_CMM_MM_TX_FLST_BASE 0x464
  792. #define A_TP_CMM_MM_PS_FLST_BASE 0x468
  793. #define A_TP_MIB_INDEX 0x450
  794. #define A_TP_MIB_RDATA 0x454
  795. #define A_TP_CMM_MM_MAX_PSTRUCT 0x46c
  796. #define A_TP_INT_ENABLE 0x470
  797. #define A_TP_INT_CAUSE 0x474
  798. #define A_TP_TX_MOD_Q1_Q0_RATE_LIMIT 0x8
  799. #define A_TP_TX_DROP_CFG_CH0 0x12b
  800. #define A_TP_TX_DROP_MODE 0x12f
  801. #define A_TP_EGRESS_CONFIG 0x145
  802. #define S_REWRITEFORCETOSIZE 0
  803. #define V_REWRITEFORCETOSIZE(x) ((x) << S_REWRITEFORCETOSIZE)
  804. #define F_REWRITEFORCETOSIZE V_REWRITEFORCETOSIZE(1U)
  805. #define A_TP_TX_TRC_KEY0 0x20
  806. #define A_TP_RX_TRC_KEY0 0x120
  807. #define A_TP_TX_DROP_CNT_CH0 0x12d
  808. #define S_TXDROPCNTCH0RCVD 0
  809. #define M_TXDROPCNTCH0RCVD 0xffff
  810. #define V_TXDROPCNTCH0RCVD(x) ((x) << S_TXDROPCNTCH0RCVD)
  811. #define G_TXDROPCNTCH0RCVD(x) (((x) >> S_TXDROPCNTCH0RCVD) & \
  812. M_TXDROPCNTCH0RCVD)
  813. #define A_ULPRX_CTL 0x500
  814. #define S_ROUND_ROBIN 4
  815. #define V_ROUND_ROBIN(x) ((x) << S_ROUND_ROBIN)
  816. #define F_ROUND_ROBIN V_ROUND_ROBIN(1U)
  817. #define A_ULPRX_INT_ENABLE 0x504
  818. #define S_PARERR 0
  819. #define V_PARERR(x) ((x) << S_PARERR)
  820. #define F_PARERR V_PARERR(1U)
  821. #define A_ULPRX_INT_CAUSE 0x508
  822. #define A_ULPRX_ISCSI_LLIMIT 0x50c
  823. #define A_ULPRX_ISCSI_ULIMIT 0x510
  824. #define A_ULPRX_ISCSI_TAGMASK 0x514
  825. #define S_HPZ0 0
  826. #define M_HPZ0 0xf
  827. #define V_HPZ0(x) ((x) << S_HPZ0)
  828. #define G_HPZ0(x) (((x) >> S_HPZ0) & M_HPZ0)
  829. #define A_ULPRX_TDDP_LLIMIT 0x51c
  830. #define A_ULPRX_TDDP_ULIMIT 0x520
  831. #define A_ULPRX_TDDP_PSZ 0x528
  832. #define A_ULPRX_STAG_LLIMIT 0x52c
  833. #define A_ULPRX_STAG_ULIMIT 0x530
  834. #define A_ULPRX_RQ_LLIMIT 0x534
  835. #define A_ULPRX_RQ_LLIMIT 0x534
  836. #define A_ULPRX_RQ_ULIMIT 0x538
  837. #define A_ULPRX_RQ_ULIMIT 0x538
  838. #define A_ULPRX_PBL_LLIMIT 0x53c
  839. #define A_ULPRX_PBL_ULIMIT 0x540
  840. #define A_ULPRX_PBL_ULIMIT 0x540
  841. #define A_ULPRX_TDDP_TAGMASK 0x524
  842. #define A_ULPRX_RQ_LLIMIT 0x534
  843. #define A_ULPRX_RQ_LLIMIT 0x534
  844. #define A_ULPRX_RQ_ULIMIT 0x538
  845. #define A_ULPRX_RQ_ULIMIT 0x538
  846. #define A_ULPRX_PBL_ULIMIT 0x540
  847. #define A_ULPRX_PBL_ULIMIT 0x540
  848. #define A_ULPTX_CONFIG 0x580
  849. #define S_CFG_RR_ARB 0
  850. #define V_CFG_RR_ARB(x) ((x) << S_CFG_RR_ARB)
  851. #define F_CFG_RR_ARB V_CFG_RR_ARB(1U)
  852. #define A_ULPTX_INT_ENABLE 0x584
  853. #define S_PBL_BOUND_ERR_CH1 1
  854. #define V_PBL_BOUND_ERR_CH1(x) ((x) << S_PBL_BOUND_ERR_CH1)
  855. #define F_PBL_BOUND_ERR_CH1 V_PBL_BOUND_ERR_CH1(1U)
  856. #define S_PBL_BOUND_ERR_CH0 0
  857. #define V_PBL_BOUND_ERR_CH0(x) ((x) << S_PBL_BOUND_ERR_CH0)
  858. #define F_PBL_BOUND_ERR_CH0 V_PBL_BOUND_ERR_CH0(1U)
  859. #define A_ULPTX_INT_CAUSE 0x588
  860. #define A_ULPTX_TPT_LLIMIT 0x58c
  861. #define A_ULPTX_TPT_ULIMIT 0x590
  862. #define A_ULPTX_PBL_LLIMIT 0x594
  863. #define A_ULPTX_PBL_ULIMIT 0x598
  864. #define A_ULPTX_DMA_WEIGHT 0x5ac
  865. #define S_D1_WEIGHT 16
  866. #define M_D1_WEIGHT 0xffff
  867. #define V_D1_WEIGHT(x) ((x) << S_D1_WEIGHT)
  868. #define S_D0_WEIGHT 0
  869. #define M_D0_WEIGHT 0xffff
  870. #define V_D0_WEIGHT(x) ((x) << S_D0_WEIGHT)
  871. #define A_PM1_RX_CFG 0x5c0
  872. #define A_PM1_RX_INT_ENABLE 0x5d8
  873. #define S_ZERO_E_CMD_ERROR 18
  874. #define V_ZERO_E_CMD_ERROR(x) ((x) << S_ZERO_E_CMD_ERROR)
  875. #define F_ZERO_E_CMD_ERROR V_ZERO_E_CMD_ERROR(1U)
  876. #define S_IESPI0_FIFO2X_RX_FRAMING_ERROR 17
  877. #define V_IESPI0_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_IESPI0_FIFO2X_RX_FRAMING_ERROR)
  878. #define F_IESPI0_FIFO2X_RX_FRAMING_ERROR V_IESPI0_FIFO2X_RX_FRAMING_ERROR(1U)
  879. #define S_IESPI1_FIFO2X_RX_FRAMING_ERROR 16
  880. #define V_IESPI1_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_IESPI1_FIFO2X_RX_FRAMING_ERROR)
  881. #define F_IESPI1_FIFO2X_RX_FRAMING_ERROR V_IESPI1_FIFO2X_RX_FRAMING_ERROR(1U)
  882. #define S_IESPI0_RX_FRAMING_ERROR 15
  883. #define V_IESPI0_RX_FRAMING_ERROR(x) ((x) << S_IESPI0_RX_FRAMING_ERROR)
  884. #define F_IESPI0_RX_FRAMING_ERROR V_IESPI0_RX_FRAMING_ERROR(1U)
  885. #define S_IESPI1_RX_FRAMING_ERROR 14
  886. #define V_IESPI1_RX_FRAMING_ERROR(x) ((x) << S_IESPI1_RX_FRAMING_ERROR)
  887. #define F_IESPI1_RX_FRAMING_ERROR V_IESPI1_RX_FRAMING_ERROR(1U)
  888. #define S_IESPI0_TX_FRAMING_ERROR 13
  889. #define V_IESPI0_TX_FRAMING_ERROR(x) ((x) << S_IESPI0_TX_FRAMING_ERROR)
  890. #define F_IESPI0_TX_FRAMING_ERROR V_IESPI0_TX_FRAMING_ERROR(1U)
  891. #define S_IESPI1_TX_FRAMING_ERROR 12
  892. #define V_IESPI1_TX_FRAMING_ERROR(x) ((x) << S_IESPI1_TX_FRAMING_ERROR)
  893. #define F_IESPI1_TX_FRAMING_ERROR V_IESPI1_TX_FRAMING_ERROR(1U)
  894. #define S_OCSPI0_RX_FRAMING_ERROR 11
  895. #define V_OCSPI0_RX_FRAMING_ERROR(x) ((x) << S_OCSPI0_RX_FRAMING_ERROR)
  896. #define F_OCSPI0_RX_FRAMING_ERROR V_OCSPI0_RX_FRAMING_ERROR(1U)
  897. #define S_OCSPI1_RX_FRAMING_ERROR 10
  898. #define V_OCSPI1_RX_FRAMING_ERROR(x) ((x) << S_OCSPI1_RX_FRAMING_ERROR)
  899. #define F_OCSPI1_RX_FRAMING_ERROR V_OCSPI1_RX_FRAMING_ERROR(1U)
  900. #define S_OCSPI0_TX_FRAMING_ERROR 9
  901. #define V_OCSPI0_TX_FRAMING_ERROR(x) ((x) << S_OCSPI0_TX_FRAMING_ERROR)
  902. #define F_OCSPI0_TX_FRAMING_ERROR V_OCSPI0_TX_FRAMING_ERROR(1U)
  903. #define S_OCSPI1_TX_FRAMING_ERROR 8
  904. #define V_OCSPI1_TX_FRAMING_ERROR(x) ((x) << S_OCSPI1_TX_FRAMING_ERROR)
  905. #define F_OCSPI1_TX_FRAMING_ERROR V_OCSPI1_TX_FRAMING_ERROR(1U)
  906. #define S_OCSPI0_OFIFO2X_TX_FRAMING_ERROR 7
  907. #define V_OCSPI0_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OCSPI0_OFIFO2X_TX_FRAMING_ERROR)
  908. #define F_OCSPI0_OFIFO2X_TX_FRAMING_ERROR V_OCSPI0_OFIFO2X_TX_FRAMING_ERROR(1U)
  909. #define S_OCSPI1_OFIFO2X_TX_FRAMING_ERROR 6
  910. #define V_OCSPI1_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OCSPI1_OFIFO2X_TX_FRAMING_ERROR)
  911. #define F_OCSPI1_OFIFO2X_TX_FRAMING_ERROR V_OCSPI1_OFIFO2X_TX_FRAMING_ERROR(1U)
  912. #define S_IESPI_PAR_ERROR 3
  913. #define M_IESPI_PAR_ERROR 0x7
  914. #define V_IESPI_PAR_ERROR(x) ((x) << S_IESPI_PAR_ERROR)
  915. #define S_OCSPI_PAR_ERROR 0
  916. #define M_OCSPI_PAR_ERROR 0x7
  917. #define V_OCSPI_PAR_ERROR(x) ((x) << S_OCSPI_PAR_ERROR)
  918. #define A_PM1_RX_INT_CAUSE 0x5dc
  919. #define A_PM1_TX_CFG 0x5e0
  920. #define A_PM1_TX_INT_ENABLE 0x5f8
  921. #define S_ZERO_C_CMD_ERROR 18
  922. #define V_ZERO_C_CMD_ERROR(x) ((x) << S_ZERO_C_CMD_ERROR)
  923. #define F_ZERO_C_CMD_ERROR V_ZERO_C_CMD_ERROR(1U)
  924. #define S_ICSPI0_FIFO2X_RX_FRAMING_ERROR 17
  925. #define V_ICSPI0_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_ICSPI0_FIFO2X_RX_FRAMING_ERROR)
  926. #define F_ICSPI0_FIFO2X_RX_FRAMING_ERROR V_ICSPI0_FIFO2X_RX_FRAMING_ERROR(1U)
  927. #define S_ICSPI1_FIFO2X_RX_FRAMING_ERROR 16
  928. #define V_ICSPI1_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_ICSPI1_FIFO2X_RX_FRAMING_ERROR)
  929. #define F_ICSPI1_FIFO2X_RX_FRAMING_ERROR V_ICSPI1_FIFO2X_RX_FRAMING_ERROR(1U)
  930. #define S_ICSPI0_RX_FRAMING_ERROR 15
  931. #define V_ICSPI0_RX_FRAMING_ERROR(x) ((x) << S_ICSPI0_RX_FRAMING_ERROR)
  932. #define F_ICSPI0_RX_FRAMING_ERROR V_ICSPI0_RX_FRAMING_ERROR(1U)
  933. #define S_ICSPI1_RX_FRAMING_ERROR 14
  934. #define V_ICSPI1_RX_FRAMING_ERROR(x) ((x) << S_ICSPI1_RX_FRAMING_ERROR)
  935. #define F_ICSPI1_RX_FRAMING_ERROR V_ICSPI1_RX_FRAMING_ERROR(1U)
  936. #define S_ICSPI0_TX_FRAMING_ERROR 13
  937. #define V_ICSPI0_TX_FRAMING_ERROR(x) ((x) << S_ICSPI0_TX_FRAMING_ERROR)
  938. #define F_ICSPI0_TX_FRAMING_ERROR V_ICSPI0_TX_FRAMING_ERROR(1U)
  939. #define S_ICSPI1_TX_FRAMING_ERROR 12
  940. #define V_ICSPI1_TX_FRAMING_ERROR(x) ((x) << S_ICSPI1_TX_FRAMING_ERROR)
  941. #define F_ICSPI1_TX_FRAMING_ERROR V_ICSPI1_TX_FRAMING_ERROR(1U)
  942. #define S_OESPI0_RX_FRAMING_ERROR 11
  943. #define V_OESPI0_RX_FRAMING_ERROR(x) ((x) << S_OESPI0_RX_FRAMING_ERROR)
  944. #define F_OESPI0_RX_FRAMING_ERROR V_OESPI0_RX_FRAMING_ERROR(1U)
  945. #define S_OESPI1_RX_FRAMING_ERROR 10
  946. #define V_OESPI1_RX_FRAMING_ERROR(x) ((x) << S_OESPI1_RX_FRAMING_ERROR)
  947. #define F_OESPI1_RX_FRAMING_ERROR V_OESPI1_RX_FRAMING_ERROR(1U)
  948. #define S_OESPI0_TX_FRAMING_ERROR 9
  949. #define V_OESPI0_TX_FRAMING_ERROR(x) ((x) << S_OESPI0_TX_FRAMING_ERROR)
  950. #define F_OESPI0_TX_FRAMING_ERROR V_OESPI0_TX_FRAMING_ERROR(1U)
  951. #define S_OESPI1_TX_FRAMING_ERROR 8
  952. #define V_OESPI1_TX_FRAMING_ERROR(x) ((x) << S_OESPI1_TX_FRAMING_ERROR)
  953. #define F_OESPI1_TX_FRAMING_ERROR V_OESPI1_TX_FRAMING_ERROR(1U)
  954. #define S_OESPI0_OFIFO2X_TX_FRAMING_ERROR 7
  955. #define V_OESPI0_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OESPI0_OFIFO2X_TX_FRAMING_ERROR)
  956. #define F_OESPI0_OFIFO2X_TX_FRAMING_ERROR V_OESPI0_OFIFO2X_TX_FRAMING_ERROR(1U)
  957. #define S_OESPI1_OFIFO2X_TX_FRAMING_ERROR 6
  958. #define V_OESPI1_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OESPI1_OFIFO2X_TX_FRAMING_ERROR)
  959. #define F_OESPI1_OFIFO2X_TX_FRAMING_ERROR V_OESPI1_OFIFO2X_TX_FRAMING_ERROR(1U)
  960. #define S_ICSPI_PAR_ERROR 3
  961. #define M_ICSPI_PAR_ERROR 0x7
  962. #define V_ICSPI_PAR_ERROR(x) ((x) << S_ICSPI_PAR_ERROR)
  963. #define S_OESPI_PAR_ERROR 0
  964. #define M_OESPI_PAR_ERROR 0x7
  965. #define V_OESPI_PAR_ERROR(x) ((x) << S_OESPI_PAR_ERROR)
  966. #define A_PM1_TX_INT_CAUSE 0x5fc
  967. #define A_MPS_CFG 0x600
  968. #define S_TPRXPORTEN 4
  969. #define V_TPRXPORTEN(x) ((x) << S_TPRXPORTEN)
  970. #define F_TPRXPORTEN V_TPRXPORTEN(1U)
  971. #define S_TPTXPORT1EN 3
  972. #define V_TPTXPORT1EN(x) ((x) << S_TPTXPORT1EN)
  973. #define F_TPTXPORT1EN V_TPTXPORT1EN(1U)
  974. #define S_TPTXPORT0EN 2
  975. #define V_TPTXPORT0EN(x) ((x) << S_TPTXPORT0EN)
  976. #define F_TPTXPORT0EN V_TPTXPORT0EN(1U)
  977. #define S_PORT1ACTIVE 1
  978. #define V_PORT1ACTIVE(x) ((x) << S_PORT1ACTIVE)
  979. #define F_PORT1ACTIVE V_PORT1ACTIVE(1U)
  980. #define S_PORT0ACTIVE 0
  981. #define V_PORT0ACTIVE(x) ((x) << S_PORT0ACTIVE)
  982. #define F_PORT0ACTIVE V_PORT0ACTIVE(1U)
  983. #define S_ENFORCEPKT 11
  984. #define V_ENFORCEPKT(x) ((x) << S_ENFORCEPKT)
  985. #define F_ENFORCEPKT V_ENFORCEPKT(1U)
  986. #define A_MPS_INT_ENABLE 0x61c
  987. #define S_MCAPARERRENB 6
  988. #define M_MCAPARERRENB 0x7
  989. #define V_MCAPARERRENB(x) ((x) << S_MCAPARERRENB)
  990. #define S_RXTPPARERRENB 4
  991. #define M_RXTPPARERRENB 0x3
  992. #define V_RXTPPARERRENB(x) ((x) << S_RXTPPARERRENB)
  993. #define S_TX1TPPARERRENB 2
  994. #define M_TX1TPPARERRENB 0x3
  995. #define V_TX1TPPARERRENB(x) ((x) << S_TX1TPPARERRENB)
  996. #define S_TX0TPPARERRENB 0
  997. #define M_TX0TPPARERRENB 0x3
  998. #define V_TX0TPPARERRENB(x) ((x) << S_TX0TPPARERRENB)
  999. #define A_MPS_INT_CAUSE 0x620
  1000. #define S_MCAPARERR 6
  1001. #define M_MCAPARERR 0x7
  1002. #define V_MCAPARERR(x) ((x) << S_MCAPARERR)
  1003. #define S_RXTPPARERR 4
  1004. #define M_RXTPPARERR 0x3
  1005. #define V_RXTPPARERR(x) ((x) << S_RXTPPARERR)
  1006. #define S_TX1TPPARERR 2
  1007. #define M_TX1TPPARERR 0x3
  1008. #define V_TX1TPPARERR(x) ((x) << S_TX1TPPARERR)
  1009. #define S_TX0TPPARERR 0
  1010. #define M_TX0TPPARERR 0x3
  1011. #define V_TX0TPPARERR(x) ((x) << S_TX0TPPARERR)
  1012. #define A_CPL_SWITCH_CNTRL 0x640
  1013. #define A_CPL_INTR_ENABLE 0x650
  1014. #define S_CIM_OVFL_ERROR 4
  1015. #define V_CIM_OVFL_ERROR(x) ((x) << S_CIM_OVFL_ERROR)
  1016. #define F_CIM_OVFL_ERROR V_CIM_OVFL_ERROR(1U)
  1017. #define S_TP_FRAMING_ERROR 3
  1018. #define V_TP_FRAMING_ERROR(x) ((x) << S_TP_FRAMING_ERROR)
  1019. #define F_TP_FRAMING_ERROR V_TP_FRAMING_ERROR(1U)
  1020. #define S_SGE_FRAMING_ERROR 2
  1021. #define V_SGE_FRAMING_ERROR(x) ((x) << S_SGE_FRAMING_ERROR)
  1022. #define F_SGE_FRAMING_ERROR V_SGE_FRAMING_ERROR(1U)
  1023. #define S_CIM_FRAMING_ERROR 1
  1024. #define V_CIM_FRAMING_ERROR(x) ((x) << S_CIM_FRAMING_ERROR)
  1025. #define F_CIM_FRAMING_ERROR V_CIM_FRAMING_ERROR(1U)
  1026. #define S_ZERO_SWITCH_ERROR 0
  1027. #define V_ZERO_SWITCH_ERROR(x) ((x) << S_ZERO_SWITCH_ERROR)
  1028. #define F_ZERO_SWITCH_ERROR V_ZERO_SWITCH_ERROR(1U)
  1029. #define A_CPL_INTR_CAUSE 0x654
  1030. #define A_CPL_MAP_TBL_DATA 0x65c
  1031. #define A_SMB_GLOBAL_TIME_CFG 0x660
  1032. #define A_I2C_CFG 0x6a0
  1033. #define S_I2C_CLKDIV 0
  1034. #define M_I2C_CLKDIV 0xfff
  1035. #define V_I2C_CLKDIV(x) ((x) << S_I2C_CLKDIV)
  1036. #define A_MI1_CFG 0x6b0
  1037. #define S_CLKDIV 5
  1038. #define M_CLKDIV 0xff
  1039. #define V_CLKDIV(x) ((x) << S_CLKDIV)
  1040. #define S_ST 3
  1041. #define M_ST 0x3
  1042. #define V_ST(x) ((x) << S_ST)
  1043. #define G_ST(x) (((x) >> S_ST) & M_ST)
  1044. #define S_PREEN 2
  1045. #define V_PREEN(x) ((x) << S_PREEN)
  1046. #define F_PREEN V_PREEN(1U)
  1047. #define S_MDIINV 1
  1048. #define V_MDIINV(x) ((x) << S_MDIINV)
  1049. #define F_MDIINV V_MDIINV(1U)
  1050. #define S_MDIEN 0
  1051. #define V_MDIEN(x) ((x) << S_MDIEN)
  1052. #define F_MDIEN V_MDIEN(1U)
  1053. #define A_MI1_ADDR 0x6b4
  1054. #define S_PHYADDR 5
  1055. #define M_PHYADDR 0x1f
  1056. #define V_PHYADDR(x) ((x) << S_PHYADDR)
  1057. #define S_REGADDR 0
  1058. #define M_REGADDR 0x1f
  1059. #define V_REGADDR(x) ((x) << S_REGADDR)
  1060. #define A_MI1_DATA 0x6b8
  1061. #define A_MI1_OP 0x6bc
  1062. #define S_MDI_OP 0
  1063. #define M_MDI_OP 0x3
  1064. #define V_MDI_OP(x) ((x) << S_MDI_OP)
  1065. #define A_SF_DATA 0x6d8
  1066. #define A_SF_OP 0x6dc
  1067. #define S_BYTECNT 1
  1068. #define M_BYTECNT 0x3
  1069. #define V_BYTECNT(x) ((x) << S_BYTECNT)
  1070. #define A_PL_INT_ENABLE0 0x6e0
  1071. #define S_T3DBG 23
  1072. #define V_T3DBG(x) ((x) << S_T3DBG)
  1073. #define F_T3DBG V_T3DBG(1U)
  1074. #define S_XGMAC0_1 20
  1075. #define V_XGMAC0_1(x) ((x) << S_XGMAC0_1)
  1076. #define F_XGMAC0_1 V_XGMAC0_1(1U)
  1077. #define S_XGMAC0_0 19
  1078. #define V_XGMAC0_0(x) ((x) << S_XGMAC0_0)
  1079. #define F_XGMAC0_0 V_XGMAC0_0(1U)
  1080. #define S_MC5A 18
  1081. #define V_MC5A(x) ((x) << S_MC5A)
  1082. #define F_MC5A V_MC5A(1U)
  1083. #define S_CPL_SWITCH 12
  1084. #define V_CPL_SWITCH(x) ((x) << S_CPL_SWITCH)
  1085. #define F_CPL_SWITCH V_CPL_SWITCH(1U)
  1086. #define S_MPS0 11
  1087. #define V_MPS0(x) ((x) << S_MPS0)
  1088. #define F_MPS0 V_MPS0(1U)
  1089. #define S_PM1_TX 10
  1090. #define V_PM1_TX(x) ((x) << S_PM1_TX)
  1091. #define F_PM1_TX V_PM1_TX(1U)
  1092. #define S_PM1_RX 9
  1093. #define V_PM1_RX(x) ((x) << S_PM1_RX)
  1094. #define F_PM1_RX V_PM1_RX(1U)
  1095. #define S_ULP2_TX 8
  1096. #define V_ULP2_TX(x) ((x) << S_ULP2_TX)
  1097. #define F_ULP2_TX V_ULP2_TX(1U)
  1098. #define S_ULP2_RX 7
  1099. #define V_ULP2_RX(x) ((x) << S_ULP2_RX)
  1100. #define F_ULP2_RX V_ULP2_RX(1U)
  1101. #define S_TP1 6
  1102. #define V_TP1(x) ((x) << S_TP1)
  1103. #define F_TP1 V_TP1(1U)
  1104. #define S_CIM 5
  1105. #define V_CIM(x) ((x) << S_CIM)
  1106. #define F_CIM V_CIM(1U)
  1107. #define S_MC7_CM 4
  1108. #define V_MC7_CM(x) ((x) << S_MC7_CM)
  1109. #define F_MC7_CM V_MC7_CM(1U)
  1110. #define S_MC7_PMTX 3
  1111. #define V_MC7_PMTX(x) ((x) << S_MC7_PMTX)
  1112. #define F_MC7_PMTX V_MC7_PMTX(1U)
  1113. #define S_MC7_PMRX 2
  1114. #define V_MC7_PMRX(x) ((x) << S_MC7_PMRX)
  1115. #define F_MC7_PMRX V_MC7_PMRX(1U)
  1116. #define S_PCIM0 1
  1117. #define V_PCIM0(x) ((x) << S_PCIM0)
  1118. #define F_PCIM0 V_PCIM0(1U)
  1119. #define S_SGE3 0
  1120. #define V_SGE3(x) ((x) << S_SGE3)
  1121. #define F_SGE3 V_SGE3(1U)
  1122. #define A_PL_INT_CAUSE0 0x6e4
  1123. #define A_PL_RST 0x6f0
  1124. #define S_CRSTWRM 1
  1125. #define V_CRSTWRM(x) ((x) << S_CRSTWRM)
  1126. #define F_CRSTWRM V_CRSTWRM(1U)
  1127. #define A_PL_REV 0x6f4
  1128. #define A_PL_CLI 0x6f8
  1129. #define A_MC5_DB_CONFIG 0x704
  1130. #define S_TMTYPEHI 30
  1131. #define V_TMTYPEHI(x) ((x) << S_TMTYPEHI)
  1132. #define F_TMTYPEHI V_TMTYPEHI(1U)
  1133. #define S_TMPARTSIZE 28
  1134. #define M_TMPARTSIZE 0x3
  1135. #define V_TMPARTSIZE(x) ((x) << S_TMPARTSIZE)
  1136. #define G_TMPARTSIZE(x) (((x) >> S_TMPARTSIZE) & M_TMPARTSIZE)
  1137. #define S_TMTYPE 26
  1138. #define M_TMTYPE 0x3
  1139. #define V_TMTYPE(x) ((x) << S_TMTYPE)
  1140. #define G_TMTYPE(x) (((x) >> S_TMTYPE) & M_TMTYPE)
  1141. #define S_COMPEN 17
  1142. #define V_COMPEN(x) ((x) << S_COMPEN)
  1143. #define F_COMPEN V_COMPEN(1U)
  1144. #define S_PRTYEN 6
  1145. #define V_PRTYEN(x) ((x) << S_PRTYEN)
  1146. #define F_PRTYEN V_PRTYEN(1U)
  1147. #define S_MBUSEN 5
  1148. #define V_MBUSEN(x) ((x) << S_MBUSEN)
  1149. #define F_MBUSEN V_MBUSEN(1U)
  1150. #define S_DBGIEN 4
  1151. #define V_DBGIEN(x) ((x) << S_DBGIEN)
  1152. #define F_DBGIEN V_DBGIEN(1U)
  1153. #define S_TMRDY 2
  1154. #define V_TMRDY(x) ((x) << S_TMRDY)
  1155. #define F_TMRDY V_TMRDY(1U)
  1156. #define S_TMRST 1
  1157. #define V_TMRST(x) ((x) << S_TMRST)
  1158. #define F_TMRST V_TMRST(1U)
  1159. #define S_TMMODE 0
  1160. #define V_TMMODE(x) ((x) << S_TMMODE)
  1161. #define F_TMMODE V_TMMODE(1U)
  1162. #define F_TMMODE V_TMMODE(1U)
  1163. #define A_MC5_DB_ROUTING_TABLE_INDEX 0x70c
  1164. #define A_MC5_DB_FILTER_TABLE 0x710
  1165. #define A_MC5_DB_SERVER_INDEX 0x714
  1166. #define A_MC5_DB_RSP_LATENCY 0x720
  1167. #define S_RDLAT 16
  1168. #define M_RDLAT 0x1f
  1169. #define V_RDLAT(x) ((x) << S_RDLAT)
  1170. #define S_LRNLAT 8
  1171. #define M_LRNLAT 0x1f
  1172. #define V_LRNLAT(x) ((x) << S_LRNLAT)
  1173. #define S_SRCHLAT 0
  1174. #define M_SRCHLAT 0x1f
  1175. #define V_SRCHLAT(x) ((x) << S_SRCHLAT)
  1176. #define A_MC5_DB_PART_ID_INDEX 0x72c
  1177. #define A_MC5_DB_INT_ENABLE 0x740
  1178. #define S_DELACTEMPTY 18
  1179. #define V_DELACTEMPTY(x) ((x) << S_DELACTEMPTY)
  1180. #define F_DELACTEMPTY V_DELACTEMPTY(1U)
  1181. #define S_DISPQPARERR 17
  1182. #define V_DISPQPARERR(x) ((x) << S_DISPQPARERR)
  1183. #define F_DISPQPARERR V_DISPQPARERR(1U)
  1184. #define S_REQQPARERR 16
  1185. #define V_REQQPARERR(x) ((x) << S_REQQPARERR)
  1186. #define F_REQQPARERR V_REQQPARERR(1U)
  1187. #define S_UNKNOWNCMD 15
  1188. #define V_UNKNOWNCMD(x) ((x) << S_UNKNOWNCMD)
  1189. #define F_UNKNOWNCMD V_UNKNOWNCMD(1U)
  1190. #define S_NFASRCHFAIL 8
  1191. #define V_NFASRCHFAIL(x) ((x) << S_NFASRCHFAIL)
  1192. #define F_NFASRCHFAIL V_NFASRCHFAIL(1U)
  1193. #define S_ACTRGNFULL 7
  1194. #define V_ACTRGNFULL(x) ((x) << S_ACTRGNFULL)
  1195. #define F_ACTRGNFULL V_ACTRGNFULL(1U)
  1196. #define S_PARITYERR 6
  1197. #define V_PARITYERR(x) ((x) << S_PARITYERR)
  1198. #define F_PARITYERR V_PARITYERR(1U)
  1199. #define A_MC5_DB_INT_CAUSE 0x744
  1200. #define A_MC5_DB_DBGI_CONFIG 0x774
  1201. #define A_MC5_DB_DBGI_REQ_CMD 0x778
  1202. #define A_MC5_DB_DBGI_REQ_ADDR0 0x77c
  1203. #define A_MC5_DB_DBGI_REQ_ADDR1 0x780
  1204. #define A_MC5_DB_DBGI_REQ_ADDR2 0x784
  1205. #define A_MC5_DB_DBGI_REQ_DATA0 0x788
  1206. #define A_MC5_DB_DBGI_REQ_DATA1 0x78c
  1207. #define A_MC5_DB_DBGI_REQ_DATA2 0x790
  1208. #define A_MC5_DB_DBGI_RSP_STATUS 0x7b0
  1209. #define S_DBGIRSPVALID 0
  1210. #define V_DBGIRSPVALID(x) ((x) << S_DBGIRSPVALID)
  1211. #define F_DBGIRSPVALID V_DBGIRSPVALID(1U)
  1212. #define A_MC5_DB_DBGI_RSP_DATA0 0x7b4
  1213. #define A_MC5_DB_DBGI_RSP_DATA1 0x7b8
  1214. #define A_MC5_DB_DBGI_RSP_DATA2 0x7bc
  1215. #define A_MC5_DB_POPEN_DATA_WR_CMD 0x7cc
  1216. #define A_MC5_DB_POPEN_MASK_WR_CMD 0x7d0
  1217. #define A_MC5_DB_AOPEN_SRCH_CMD 0x7d4
  1218. #define A_MC5_DB_AOPEN_LRN_CMD 0x7d8
  1219. #define A_MC5_DB_SYN_SRCH_CMD 0x7dc
  1220. #define A_MC5_DB_SYN_LRN_CMD 0x7e0
  1221. #define A_MC5_DB_ACK_SRCH_CMD 0x7e4
  1222. #define A_MC5_DB_ACK_LRN_CMD 0x7e8
  1223. #define A_MC5_DB_ILOOKUP_CMD 0x7ec
  1224. #define A_MC5_DB_ELOOKUP_CMD 0x7f0
  1225. #define A_MC5_DB_DATA_WRITE_CMD 0x7f4
  1226. #define A_MC5_DB_DATA_READ_CMD 0x7f8
  1227. #define XGMAC0_0_BASE_ADDR 0x800
  1228. #define A_XGM_TX_CTRL 0x800
  1229. #define S_TXEN 0
  1230. #define V_TXEN(x) ((x) << S_TXEN)
  1231. #define F_TXEN V_TXEN(1U)
  1232. #define A_XGM_TX_CFG 0x804
  1233. #define S_TXPAUSEEN 0
  1234. #define V_TXPAUSEEN(x) ((x) << S_TXPAUSEEN)
  1235. #define F_TXPAUSEEN V_TXPAUSEEN(1U)
  1236. #define A_XGM_TX_PAUSE_QUANTA 0x808
  1237. #define A_XGM_RX_CTRL 0x80c
  1238. #define S_RXEN 0
  1239. #define V_RXEN(x) ((x) << S_RXEN)
  1240. #define F_RXEN V_RXEN(1U)
  1241. #define A_XGM_RX_CFG 0x810
  1242. #define S_DISPAUSEFRAMES 9
  1243. #define V_DISPAUSEFRAMES(x) ((x) << S_DISPAUSEFRAMES)
  1244. #define F_DISPAUSEFRAMES V_DISPAUSEFRAMES(1U)
  1245. #define S_EN1536BFRAMES 8
  1246. #define V_EN1536BFRAMES(x) ((x) << S_EN1536BFRAMES)
  1247. #define F_EN1536BFRAMES V_EN1536BFRAMES(1U)
  1248. #define S_ENJUMBO 7
  1249. #define V_ENJUMBO(x) ((x) << S_ENJUMBO)
  1250. #define F_ENJUMBO V_ENJUMBO(1U)
  1251. #define S_RMFCS 6
  1252. #define V_RMFCS(x) ((x) << S_RMFCS)
  1253. #define F_RMFCS V_RMFCS(1U)
  1254. #define S_ENHASHMCAST 2
  1255. #define V_ENHASHMCAST(x) ((x) << S_ENHASHMCAST)
  1256. #define F_ENHASHMCAST V_ENHASHMCAST(1U)
  1257. #define S_COPYALLFRAMES 0
  1258. #define V_COPYALLFRAMES(x) ((x) << S_COPYALLFRAMES)
  1259. #define F_COPYALLFRAMES V_COPYALLFRAMES(1U)
  1260. #define A_XGM_RX_HASH_LOW 0x814
  1261. #define A_XGM_RX_HASH_HIGH 0x818
  1262. #define A_XGM_RX_EXACT_MATCH_LOW_1 0x81c
  1263. #define A_XGM_RX_EXACT_MATCH_HIGH_1 0x820
  1264. #define A_XGM_RX_EXACT_MATCH_LOW_2 0x824
  1265. #define A_XGM_RX_EXACT_MATCH_LOW_3 0x82c
  1266. #define A_XGM_RX_EXACT_MATCH_LOW_4 0x834
  1267. #define A_XGM_RX_EXACT_MATCH_LOW_5 0x83c
  1268. #define A_XGM_RX_EXACT_MATCH_LOW_6 0x844
  1269. #define A_XGM_RX_EXACT_MATCH_LOW_7 0x84c
  1270. #define A_XGM_RX_EXACT_MATCH_LOW_8 0x854
  1271. #define A_XGM_STAT_CTRL 0x880
  1272. #define S_CLRSTATS 2
  1273. #define V_CLRSTATS(x) ((x) << S_CLRSTATS)
  1274. #define F_CLRSTATS V_CLRSTATS(1U)
  1275. #define A_XGM_RXFIFO_CFG 0x884
  1276. #define S_RXFIFOPAUSEHWM 17
  1277. #define M_RXFIFOPAUSEHWM 0xfff
  1278. #define V_RXFIFOPAUSEHWM(x) ((x) << S_RXFIFOPAUSEHWM)
  1279. #define G_RXFIFOPAUSEHWM(x) (((x) >> S_RXFIFOPAUSEHWM) & M_RXFIFOPAUSEHWM)
  1280. #define S_RXFIFOPAUSELWM 5
  1281. #define M_RXFIFOPAUSELWM 0xfff
  1282. #define V_RXFIFOPAUSELWM(x) ((x) << S_RXFIFOPAUSELWM)
  1283. #define G_RXFIFOPAUSELWM(x) (((x) >> S_RXFIFOPAUSELWM) & M_RXFIFOPAUSELWM)
  1284. #define S_RXSTRFRWRD 1
  1285. #define V_RXSTRFRWRD(x) ((x) << S_RXSTRFRWRD)
  1286. #define F_RXSTRFRWRD V_RXSTRFRWRD(1U)
  1287. #define S_DISERRFRAMES 0
  1288. #define V_DISERRFRAMES(x) ((x) << S_DISERRFRAMES)
  1289. #define F_DISERRFRAMES V_DISERRFRAMES(1U)
  1290. #define A_XGM_TXFIFO_CFG 0x888
  1291. #define S_TXIPG 13
  1292. #define M_TXIPG 0xff
  1293. #define V_TXIPG(x) ((x) << S_TXIPG)
  1294. #define G_TXIPG(x) (((x) >> S_TXIPG) & M_TXIPG)
  1295. #define S_TXFIFOTHRESH 4
  1296. #define M_TXFIFOTHRESH 0x1ff
  1297. #define V_TXFIFOTHRESH(x) ((x) << S_TXFIFOTHRESH)
  1298. #define S_ENDROPPKT 21
  1299. #define V_ENDROPPKT(x) ((x) << S_ENDROPPKT)
  1300. #define F_ENDROPPKT V_ENDROPPKT(1U)
  1301. #define A_XGM_SERDES_CTRL 0x890
  1302. #define A_XGM_SERDES_CTRL0 0x8e0
  1303. #define S_SERDESRESET_ 24
  1304. #define V_SERDESRESET_(x) ((x) << S_SERDESRESET_)
  1305. #define F_SERDESRESET_ V_SERDESRESET_(1U)
  1306. #define S_RXENABLE 4
  1307. #define V_RXENABLE(x) ((x) << S_RXENABLE)
  1308. #define F_RXENABLE V_RXENABLE(1U)
  1309. #define S_TXENABLE 3
  1310. #define V_TXENABLE(x) ((x) << S_TXENABLE)
  1311. #define F_TXENABLE V_TXENABLE(1U)
  1312. #define A_XGM_PAUSE_TIMER 0x890
  1313. #define A_XGM_RGMII_IMP 0x89c
  1314. #define S_XGM_IMPSETUPDATE 6
  1315. #define V_XGM_IMPSETUPDATE(x) ((x) << S_XGM_IMPSETUPDATE)
  1316. #define F_XGM_IMPSETUPDATE V_XGM_IMPSETUPDATE(1U)
  1317. #define S_RGMIIIMPPD 3
  1318. #define M_RGMIIIMPPD 0x7
  1319. #define V_RGMIIIMPPD(x) ((x) << S_RGMIIIMPPD)
  1320. #define S_RGMIIIMPPU 0
  1321. #define M_RGMIIIMPPU 0x7
  1322. #define V_RGMIIIMPPU(x) ((x) << S_RGMIIIMPPU)
  1323. #define S_CALRESET 8
  1324. #define V_CALRESET(x) ((x) << S_CALRESET)
  1325. #define F_CALRESET V_CALRESET(1U)
  1326. #define S_CALUPDATE 7
  1327. #define V_CALUPDATE(x) ((x) << S_CALUPDATE)
  1328. #define F_CALUPDATE V_CALUPDATE(1U)
  1329. #define A_XGM_XAUI_IMP 0x8a0
  1330. #define S_CALBUSY 31
  1331. #define V_CALBUSY(x) ((x) << S_CALBUSY)
  1332. #define F_CALBUSY V_CALBUSY(1U)
  1333. #define S_XGM_CALFAULT 29
  1334. #define V_XGM_CALFAULT(x) ((x) << S_XGM_CALFAULT)
  1335. #define F_XGM_CALFAULT V_XGM_CALFAULT(1U)
  1336. #define S_CALIMP 24
  1337. #define M_CALIMP 0x1f
  1338. #define V_CALIMP(x) ((x) << S_CALIMP)
  1339. #define G_CALIMP(x) (((x) >> S_CALIMP) & M_CALIMP)
  1340. #define S_XAUIIMP 0
  1341. #define M_XAUIIMP 0x7
  1342. #define V_XAUIIMP(x) ((x) << S_XAUIIMP)
  1343. #define A_XGM_RX_MAX_PKT_SIZE 0x8a8
  1344. #define A_XGM_RX_MAX_PKT_SIZE_ERR_CNT 0x9a4
  1345. #define A_XGM_RESET_CTRL 0x8ac
  1346. #define S_XG2G_RESET_ 3
  1347. #define V_XG2G_RESET_(x) ((x) << S_XG2G_RESET_)
  1348. #define F_XG2G_RESET_ V_XG2G_RESET_(1U)
  1349. #define S_RGMII_RESET_ 2
  1350. #define V_RGMII_RESET_(x) ((x) << S_RGMII_RESET_)
  1351. #define F_RGMII_RESET_ V_RGMII_RESET_(1U)
  1352. #define S_PCS_RESET_ 1
  1353. #define V_PCS_RESET_(x) ((x) << S_PCS_RESET_)
  1354. #define F_PCS_RESET_ V_PCS_RESET_(1U)
  1355. #define S_MAC_RESET_ 0
  1356. #define V_MAC_RESET_(x) ((x) << S_MAC_RESET_)
  1357. #define F_MAC_RESET_ V_MAC_RESET_(1U)
  1358. #define A_XGM_PORT_CFG 0x8b8
  1359. #define S_CLKDIVRESET_ 3
  1360. #define V_CLKDIVRESET_(x) ((x) << S_CLKDIVRESET_)
  1361. #define F_CLKDIVRESET_ V_CLKDIVRESET_(1U)
  1362. #define S_PORTSPEED 1
  1363. #define M_PORTSPEED 0x3
  1364. #define V_PORTSPEED(x) ((x) << S_PORTSPEED)
  1365. #define S_ENRGMII 0
  1366. #define V_ENRGMII(x) ((x) << S_ENRGMII)
  1367. #define F_ENRGMII V_ENRGMII(1U)
  1368. #define A_XGM_INT_ENABLE 0x8d4
  1369. #define S_TXFIFO_PRTY_ERR 17
  1370. #define M_TXFIFO_PRTY_ERR 0x7
  1371. #define V_TXFIFO_PRTY_ERR(x) ((x) << S_TXFIFO_PRTY_ERR)
  1372. #define S_RXFIFO_PRTY_ERR 14
  1373. #define M_RXFIFO_PRTY_ERR 0x7
  1374. #define V_RXFIFO_PRTY_ERR(x) ((x) << S_RXFIFO_PRTY_ERR)
  1375. #define S_TXFIFO_UNDERRUN 13
  1376. #define V_TXFIFO_UNDERRUN(x) ((x) << S_TXFIFO_UNDERRUN)
  1377. #define F_TXFIFO_UNDERRUN V_TXFIFO_UNDERRUN(1U)
  1378. #define S_RXFIFO_OVERFLOW 12
  1379. #define V_RXFIFO_OVERFLOW(x) ((x) << S_RXFIFO_OVERFLOW)
  1380. #define F_RXFIFO_OVERFLOW V_RXFIFO_OVERFLOW(1U)
  1381. #define S_SERDES_LOS 4
  1382. #define M_SERDES_LOS 0xf
  1383. #define V_SERDES_LOS(x) ((x) << S_SERDES_LOS)
  1384. #define S_XAUIPCSCTCERR 3
  1385. #define V_XAUIPCSCTCERR(x) ((x) << S_XAUIPCSCTCERR)
  1386. #define F_XAUIPCSCTCERR V_XAUIPCSCTCERR(1U)
  1387. #define S_XAUIPCSALIGNCHANGE 2
  1388. #define V_XAUIPCSALIGNCHANGE(x) ((x) << S_XAUIPCSALIGNCHANGE)
  1389. #define F_XAUIPCSALIGNCHANGE V_XAUIPCSALIGNCHANGE(1U)
  1390. #define A_XGM_INT_CAUSE 0x8d8
  1391. #define A_XGM_XAUI_ACT_CTRL 0x8dc
  1392. #define S_TXACTENABLE 1
  1393. #define V_TXACTENABLE(x) ((x) << S_TXACTENABLE)
  1394. #define F_TXACTENABLE V_TXACTENABLE(1U)
  1395. #define A_XGM_SERDES_CTRL0 0x8e0
  1396. #define S_RESET3 23
  1397. #define V_RESET3(x) ((x) << S_RESET3)
  1398. #define F_RESET3 V_RESET3(1U)
  1399. #define S_RESET2 22
  1400. #define V_RESET2(x) ((x) << S_RESET2)
  1401. #define F_RESET2 V_RESET2(1U)
  1402. #define S_RESET1 21
  1403. #define V_RESET1(x) ((x) << S_RESET1)
  1404. #define F_RESET1 V_RESET1(1U)
  1405. #define S_RESET0 20
  1406. #define V_RESET0(x) ((x) << S_RESET0)
  1407. #define F_RESET0 V_RESET0(1U)
  1408. #define S_PWRDN3 19
  1409. #define V_PWRDN3(x) ((x) << S_PWRDN3)
  1410. #define F_PWRDN3 V_PWRDN3(1U)
  1411. #define S_PWRDN2 18
  1412. #define V_PWRDN2(x) ((x) << S_PWRDN2)
  1413. #define F_PWRDN2 V_PWRDN2(1U)
  1414. #define S_PWRDN1 17
  1415. #define V_PWRDN1(x) ((x) << S_PWRDN1)
  1416. #define F_PWRDN1 V_PWRDN1(1U)
  1417. #define S_PWRDN0 16
  1418. #define V_PWRDN0(x) ((x) << S_PWRDN0)
  1419. #define F_PWRDN0 V_PWRDN0(1U)
  1420. #define S_RESETPLL23 15
  1421. #define V_RESETPLL23(x) ((x) << S_RESETPLL23)
  1422. #define F_RESETPLL23 V_RESETPLL23(1U)
  1423. #define S_RESETPLL01 14
  1424. #define V_RESETPLL01(x) ((x) << S_RESETPLL01)
  1425. #define F_RESETPLL01 V_RESETPLL01(1U)
  1426. #define A_XGM_SERDES_STAT0 0x8f0
  1427. #define S_LOWSIG0 0
  1428. #define V_LOWSIG0(x) ((x) << S_LOWSIG0)
  1429. #define F_LOWSIG0 V_LOWSIG0(1U)
  1430. #define A_XGM_SERDES_STAT3 0x8fc
  1431. #define A_XGM_STAT_TX_BYTE_LOW 0x900
  1432. #define A_XGM_STAT_TX_BYTE_HIGH 0x904
  1433. #define A_XGM_STAT_TX_FRAME_LOW 0x908
  1434. #define A_XGM_STAT_TX_FRAME_HIGH 0x90c
  1435. #define A_XGM_STAT_TX_BCAST 0x910
  1436. #define A_XGM_STAT_TX_MCAST 0x914
  1437. #define A_XGM_STAT_TX_PAUSE 0x918
  1438. #define A_XGM_STAT_TX_64B_FRAMES 0x91c
  1439. #define A_XGM_STAT_TX_65_127B_FRAMES 0x920
  1440. #define A_XGM_STAT_TX_128_255B_FRAMES 0x924
  1441. #define A_XGM_STAT_TX_256_511B_FRAMES 0x928
  1442. #define A_XGM_STAT_TX_512_1023B_FRAMES 0x92c
  1443. #define A_XGM_STAT_TX_1024_1518B_FRAMES 0x930
  1444. #define A_XGM_STAT_TX_1519_MAXB_FRAMES 0x934
  1445. #define A_XGM_STAT_TX_ERR_FRAMES 0x938
  1446. #define A_XGM_STAT_RX_BYTES_LOW 0x93c
  1447. #define A_XGM_STAT_RX_BYTES_HIGH 0x940
  1448. #define A_XGM_STAT_RX_FRAMES_LOW 0x944
  1449. #define A_XGM_STAT_RX_FRAMES_HIGH 0x948
  1450. #define A_XGM_STAT_RX_BCAST_FRAMES 0x94c
  1451. #define A_XGM_STAT_RX_MCAST_FRAMES 0x950
  1452. #define A_XGM_STAT_RX_PAUSE_FRAMES 0x954
  1453. #define A_XGM_STAT_RX_64B_FRAMES 0x958
  1454. #define A_XGM_STAT_RX_65_127B_FRAMES 0x95c
  1455. #define A_XGM_STAT_RX_128_255B_FRAMES 0x960
  1456. #define A_XGM_STAT_RX_256_511B_FRAMES 0x964
  1457. #define A_XGM_STAT_RX_512_1023B_FRAMES 0x968
  1458. #define A_XGM_STAT_RX_1024_1518B_FRAMES 0x96c
  1459. #define A_XGM_STAT_RX_1519_MAXB_FRAMES 0x970
  1460. #define A_XGM_STAT_RX_SHORT_FRAMES 0x974
  1461. #define A_XGM_STAT_RX_OVERSIZE_FRAMES 0x978
  1462. #define A_XGM_STAT_RX_JABBER_FRAMES 0x97c
  1463. #define A_XGM_STAT_RX_CRC_ERR_FRAMES 0x980
  1464. #define A_XGM_STAT_RX_LENGTH_ERR_FRAMES 0x984
  1465. #define A_XGM_STAT_RX_SYM_CODE_ERR_FRAMES 0x988
  1466. #define A_XGM_SERDES_STATUS0 0x98c
  1467. #define A_XGM_SERDES_STATUS1 0x990
  1468. #define S_CMULOCK 31
  1469. #define V_CMULOCK(x) ((x) << S_CMULOCK)
  1470. #define F_CMULOCK V_CMULOCK(1U)
  1471. #define A_XGM_RX_MAX_PKT_SIZE_ERR_CNT 0x9a4
  1472. #define A_XGM_TX_SPI4_SOP_EOP_CNT 0x9a8
  1473. #define S_TXSPI4SOPCNT 16
  1474. #define M_TXSPI4SOPCNT 0xffff
  1475. #define V_TXSPI4SOPCNT(x) ((x) << S_TXSPI4SOPCNT)
  1476. #define G_TXSPI4SOPCNT(x) (((x) >> S_TXSPI4SOPCNT) & M_TXSPI4SOPCNT)
  1477. #define A_XGM_RX_SPI4_SOP_EOP_CNT 0x9ac
  1478. #define XGMAC0_1_BASE_ADDR 0xa00