mac.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /* $Date: 2005/10/22 00:42:59 $ $RCSfile: mac.c,v $ $Revision: 1.32 $ */
  2. #include "gmac.h"
  3. #include "regs.h"
  4. #include "fpga_defs.h"
  5. #define MAC_CSR_INTERFACE_GMII 0x0
  6. #define MAC_CSR_INTERFACE_TBI 0x1
  7. #define MAC_CSR_INTERFACE_MII 0x2
  8. #define MAC_CSR_INTERFACE_RMII 0x3
  9. /* Chelsio's MAC statistics. */
  10. struct mac_statistics {
  11. /* Transmit */
  12. u32 TxFramesTransmittedOK;
  13. u32 TxReserved1;
  14. u32 TxReserved2;
  15. u32 TxOctetsTransmittedOK;
  16. u32 TxFramesWithDeferredXmissions;
  17. u32 TxLateCollisions;
  18. u32 TxFramesAbortedDueToXSCollisions;
  19. u32 TxFramesLostDueToIntMACXmitError;
  20. u32 TxReserved3;
  21. u32 TxMulticastFrameXmittedOK;
  22. u32 TxBroadcastFramesXmittedOK;
  23. u32 TxFramesWithExcessiveDeferral;
  24. u32 TxPAUSEMACCtrlFramesTransmitted;
  25. /* Receive */
  26. u32 RxFramesReceivedOK;
  27. u32 RxFrameCheckSequenceErrors;
  28. u32 RxAlignmentErrors;
  29. u32 RxOctetsReceivedOK;
  30. u32 RxFramesLostDueToIntMACRcvError;
  31. u32 RxMulticastFramesReceivedOK;
  32. u32 RxBroadcastFramesReceivedOK;
  33. u32 RxInRangeLengthErrors;
  34. u32 RxTxOutOfRangeLengthField;
  35. u32 RxFrameTooLongErrors;
  36. u32 RxPAUSEMACCtrlFramesReceived;
  37. };
  38. static int static_aPorts[] = {
  39. FPGA_GMAC_INTERRUPT_PORT0,
  40. FPGA_GMAC_INTERRUPT_PORT1,
  41. FPGA_GMAC_INTERRUPT_PORT2,
  42. FPGA_GMAC_INTERRUPT_PORT3
  43. };
  44. struct _cmac_instance {
  45. u32 index;
  46. };
  47. static int mac_intr_enable(struct cmac *mac)
  48. {
  49. u32 mac_intr;
  50. if (t1_is_asic(mac->adapter)) {
  51. /* ASIC */
  52. /* We don't use the on chip MAC for ASIC products. */
  53. } else {
  54. /* FPGA */
  55. /* Set parent gmac interrupt. */
  56. mac_intr = readl(mac->adapter->regs + A_PL_ENABLE);
  57. mac_intr |= FPGA_PCIX_INTERRUPT_GMAC;
  58. writel(mac_intr, mac->adapter->regs + A_PL_ENABLE);
  59. mac_intr = readl(mac->adapter->regs + FPGA_GMAC_ADDR_INTERRUPT_ENABLE);
  60. mac_intr |= static_aPorts[mac->instance->index];
  61. writel(mac_intr,
  62. mac->adapter->regs + FPGA_GMAC_ADDR_INTERRUPT_ENABLE);
  63. }
  64. return 0;
  65. }
  66. static int mac_intr_disable(struct cmac *mac)
  67. {
  68. u32 mac_intr;
  69. if (t1_is_asic(mac->adapter)) {
  70. /* ASIC */
  71. /* We don't use the on chip MAC for ASIC products. */
  72. } else {
  73. /* FPGA */
  74. /* Set parent gmac interrupt. */
  75. mac_intr = readl(mac->adapter->regs + A_PL_ENABLE);
  76. mac_intr &= ~FPGA_PCIX_INTERRUPT_GMAC;
  77. writel(mac_intr, mac->adapter->regs + A_PL_ENABLE);
  78. mac_intr = readl(mac->adapter->regs + FPGA_GMAC_ADDR_INTERRUPT_ENABLE);
  79. mac_intr &= ~(static_aPorts[mac->instance->index]);
  80. writel(mac_intr,
  81. mac->adapter->regs + FPGA_GMAC_ADDR_INTERRUPT_ENABLE);
  82. }
  83. return 0;
  84. }
  85. static int mac_intr_clear(struct cmac *mac)
  86. {
  87. u32 mac_intr;
  88. if (t1_is_asic(mac->adapter)) {
  89. /* ASIC */
  90. /* We don't use the on chip MAC for ASIC products. */
  91. } else {
  92. /* FPGA */
  93. /* Set parent gmac interrupt. */
  94. writel(FPGA_PCIX_INTERRUPT_GMAC,
  95. mac->adapter->regs + A_PL_CAUSE);
  96. mac_intr = readl(mac->adapter->regs + FPGA_GMAC_ADDR_INTERRUPT_CAUSE);
  97. mac_intr |= (static_aPorts[mac->instance->index]);
  98. writel(mac_intr,
  99. mac->adapter->regs + FPGA_GMAC_ADDR_INTERRUPT_CAUSE);
  100. }
  101. return 0;
  102. }
  103. static int mac_get_address(struct cmac *mac, u8 addr[6])
  104. {
  105. u32 data32_lo, data32_hi;
  106. data32_lo = readl(mac->adapter->regs
  107. + MAC_REG_IDLO(mac->instance->index));
  108. data32_hi = readl(mac->adapter->regs
  109. + MAC_REG_IDHI(mac->instance->index));
  110. addr[0] = (u8) ((data32_hi >> 8) & 0xFF);
  111. addr[1] = (u8) ((data32_hi) & 0xFF);
  112. addr[2] = (u8) ((data32_lo >> 24) & 0xFF);
  113. addr[3] = (u8) ((data32_lo >> 16) & 0xFF);
  114. addr[4] = (u8) ((data32_lo >> 8) & 0xFF);
  115. addr[5] = (u8) ((data32_lo) & 0xFF);
  116. return 0;
  117. }
  118. static int mac_reset(struct cmac *mac)
  119. {
  120. u32 data32;
  121. int mac_in_reset, time_out = 100;
  122. int idx = mac->instance->index;
  123. data32 = readl(mac->adapter->regs + MAC_REG_CSR(idx));
  124. writel(data32 | F_MAC_RESET,
  125. mac->adapter->regs + MAC_REG_CSR(idx));
  126. do {
  127. data32 = readl(mac->adapter->regs + MAC_REG_CSR(idx));
  128. mac_in_reset = data32 & F_MAC_RESET;
  129. if (mac_in_reset)
  130. udelay(1);
  131. } while (mac_in_reset && --time_out);
  132. if (mac_in_reset) {
  133. CH_ERR("%s: MAC %d reset timed out\n",
  134. mac->adapter->name, idx);
  135. return 2;
  136. }
  137. return 0;
  138. }
  139. static int mac_set_rx_mode(struct cmac *mac, struct t1_rx_mode *rm)
  140. {
  141. u32 val;
  142. val = readl(mac->adapter->regs
  143. + MAC_REG_CSR(mac->instance->index));
  144. val &= ~(F_MAC_PROMISC | F_MAC_MC_ENABLE);
  145. val |= V_MAC_PROMISC(t1_rx_mode_promisc(rm) != 0);
  146. val |= V_MAC_MC_ENABLE(t1_rx_mode_allmulti(rm) != 0);
  147. writel(val,
  148. mac->adapter->regs + MAC_REG_CSR(mac->instance->index));
  149. return 0;
  150. }
  151. static int mac_set_speed_duplex_fc(struct cmac *mac, int speed, int duplex,
  152. int fc)
  153. {
  154. u32 data32;
  155. data32 = readl(mac->adapter->regs
  156. + MAC_REG_CSR(mac->instance->index));
  157. data32 &= ~(F_MAC_HALF_DUPLEX | V_MAC_SPEED(M_MAC_SPEED) |
  158. V_INTERFACE(M_INTERFACE) | F_MAC_TX_PAUSE_ENABLE |
  159. F_MAC_RX_PAUSE_ENABLE);
  160. switch (speed) {
  161. case SPEED_10:
  162. case SPEED_100:
  163. data32 |= V_INTERFACE(MAC_CSR_INTERFACE_MII);
  164. data32 |= V_MAC_SPEED(speed == SPEED_10 ? 0 : 1);
  165. break;
  166. case SPEED_1000:
  167. data32 |= V_INTERFACE(MAC_CSR_INTERFACE_GMII);
  168. data32 |= V_MAC_SPEED(2);
  169. break;
  170. }
  171. if (duplex >= 0)
  172. data32 |= V_MAC_HALF_DUPLEX(duplex == DUPLEX_HALF);
  173. if (fc >= 0) {
  174. data32 |= V_MAC_RX_PAUSE_ENABLE((fc & PAUSE_RX) != 0);
  175. data32 |= V_MAC_TX_PAUSE_ENABLE((fc & PAUSE_TX) != 0);
  176. }
  177. writel(data32,
  178. mac->adapter->regs + MAC_REG_CSR(mac->instance->index));
  179. return 0;
  180. }
  181. static int mac_enable(struct cmac *mac, int which)
  182. {
  183. u32 val;
  184. val = readl(mac->adapter->regs
  185. + MAC_REG_CSR(mac->instance->index));
  186. if (which & MAC_DIRECTION_RX)
  187. val |= F_MAC_RX_ENABLE;
  188. if (which & MAC_DIRECTION_TX)
  189. val |= F_MAC_TX_ENABLE;
  190. writel(val,
  191. mac->adapter->regs + MAC_REG_CSR(mac->instance->index));
  192. return 0;
  193. }
  194. static int mac_disable(struct cmac *mac, int which)
  195. {
  196. u32 val;
  197. val = readl(mac->adapter->regs
  198. + MAC_REG_CSR(mac->instance->index));
  199. if (which & MAC_DIRECTION_RX)
  200. val &= ~F_MAC_RX_ENABLE;
  201. if (which & MAC_DIRECTION_TX)
  202. val &= ~F_MAC_TX_ENABLE;
  203. writel(val,
  204. mac->adapter->regs + MAC_REG_CSR(mac->instance->index));
  205. return 0;
  206. }
  207. #if 0
  208. static int mac_set_ifs(struct cmac *mac, u32 mode)
  209. {
  210. t1_write_reg_4(mac->adapter,
  211. MAC_REG_IFS(mac->instance->index),
  212. mode);
  213. return 0;
  214. }
  215. static int mac_enable_isl(struct cmac *mac)
  216. {
  217. u32 data32 = readl(mac->adapter->regs
  218. + MAC_REG_CSR(mac->instance->index));
  219. data32 |= F_MAC_RX_ENABLE | F_MAC_TX_ENABLE;
  220. t1_write_reg_4(mac->adapter,
  221. MAC_REG_CSR(mac->instance->index),
  222. data32);
  223. return 0;
  224. }
  225. #endif
  226. static int mac_set_mtu(struct cmac *mac, int mtu)
  227. {
  228. if (mtu > 9600)
  229. return -EINVAL;
  230. writel(mtu + ETH_HLEN + VLAN_HLEN,
  231. mac->adapter->regs + MAC_REG_LARGEFRAMELENGTH(mac->instance->index));
  232. return 0;
  233. }
  234. static const struct cmac_statistics *mac_update_statistics(struct cmac *mac,
  235. int flag)
  236. {
  237. struct mac_statistics st;
  238. u32 *p = (u32 *) & st, i;
  239. writel(0,
  240. mac->adapter->regs + MAC_REG_RMCNT(mac->instance->index));
  241. for (i = 0; i < sizeof(st) / sizeof(u32); i++)
  242. *p++ = readl(mac->adapter->regs
  243. + MAC_REG_RMDATA(mac->instance->index));
  244. /* XXX convert stats */
  245. return &mac->stats;
  246. }
  247. static void mac_destroy(struct cmac *mac)
  248. {
  249. kfree(mac);
  250. }
  251. static struct cmac_ops chelsio_mac_ops = {
  252. .destroy = mac_destroy,
  253. .reset = mac_reset,
  254. .interrupt_enable = mac_intr_enable,
  255. .interrupt_disable = mac_intr_disable,
  256. .interrupt_clear = mac_intr_clear,
  257. .enable = mac_enable,
  258. .disable = mac_disable,
  259. .set_mtu = mac_set_mtu,
  260. .set_rx_mode = mac_set_rx_mode,
  261. .set_speed_duplex_fc = mac_set_speed_duplex_fc,
  262. .macaddress_get = mac_get_address,
  263. .statistics_update = mac_update_statistics,
  264. };
  265. static struct cmac *mac_create(adapter_t *adapter, int index)
  266. {
  267. struct cmac *mac;
  268. u32 data32;
  269. if (index >= 4)
  270. return NULL;
  271. mac = kzalloc(sizeof(*mac) + sizeof(cmac_instance), GFP_KERNEL);
  272. if (!mac)
  273. return NULL;
  274. mac->ops = &chelsio_mac_ops;
  275. mac->instance = (cmac_instance *) (mac + 1);
  276. mac->instance->index = index;
  277. mac->adapter = adapter;
  278. data32 = readl(adapter->regs + MAC_REG_CSR(mac->instance->index));
  279. data32 &= ~(F_MAC_RESET | F_MAC_PROMISC | F_MAC_PROMISC |
  280. F_MAC_LB_ENABLE | F_MAC_RX_ENABLE | F_MAC_TX_ENABLE);
  281. data32 |= F_MAC_JUMBO_ENABLE;
  282. writel(data32, adapter->regs + MAC_REG_CSR(mac->instance->index));
  283. /* Initialize the random backoff seed. */
  284. data32 = 0x55aa + (3 * index);
  285. writel(data32,
  286. adapter->regs + MAC_REG_GMRANDBACKOFFSEED(mac->instance->index));
  287. /* Check to see if the mac address needs to be set manually. */
  288. data32 = readl(adapter->regs + MAC_REG_IDLO(mac->instance->index));
  289. if (data32 == 0 || data32 == 0xffffffff) {
  290. /*
  291. * Add a default MAC address if we can't read one.
  292. */
  293. writel(0x43FFFFFF - index,
  294. adapter->regs + MAC_REG_IDLO(mac->instance->index));
  295. writel(0x0007,
  296. adapter->regs + MAC_REG_IDHI(mac->instance->index));
  297. }
  298. (void) mac_set_mtu(mac, 1500);
  299. return mac;
  300. }
  301. const struct gmac t1_chelsio_mac_ops = {
  302. .create = mac_create
  303. };