atl1_main.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478
  1. /*
  2. * Copyright(c) 2005 - 2006 Attansic Corporation. All rights reserved.
  3. * Copyright(c) 2006 Chris Snook <csnook@redhat.com>
  4. * Copyright(c) 2006 Jay Cliburn <jcliburn@gmail.com>
  5. *
  6. * Derived from Intel e1000 driver
  7. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. *
  23. * The full GNU General Public License is included in this distribution in the
  24. * file called COPYING.
  25. *
  26. * Contact Information:
  27. * Xiong Huang <xiong_huang@attansic.com>
  28. * Attansic Technology Corp. 3F 147, Xianzheng 9th Road, Zhubei,
  29. * Xinzhu 302, TAIWAN, REPUBLIC OF CHINA
  30. *
  31. * Chris Snook <csnook@redhat.com>
  32. * Jay Cliburn <jcliburn@gmail.com>
  33. *
  34. * This version is adapted from the Attansic reference driver for
  35. * inclusion in the Linux kernel. It is currently under heavy development.
  36. * A very incomplete list of things that need to be dealt with:
  37. *
  38. * TODO:
  39. * Fix TSO; tx performance is horrible with TSO enabled.
  40. * Wake on LAN.
  41. * Add more ethtool functions, including set ring parameters.
  42. * Fix abstruse irq enable/disable condition described here:
  43. * http://marc.theaimsgroup.com/?l=linux-netdev&m=116398508500553&w=2
  44. *
  45. * NEEDS TESTING:
  46. * VLAN
  47. * multicast
  48. * promiscuous mode
  49. * interrupt coalescing
  50. * SMP torture testing
  51. */
  52. #include <linux/types.h>
  53. #include <linux/netdevice.h>
  54. #include <linux/pci.h>
  55. #include <linux/spinlock.h>
  56. #include <linux/slab.h>
  57. #include <linux/string.h>
  58. #include <linux/skbuff.h>
  59. #include <linux/etherdevice.h>
  60. #include <linux/if_vlan.h>
  61. #include <linux/irqreturn.h>
  62. #include <linux/workqueue.h>
  63. #include <linux/timer.h>
  64. #include <linux/jiffies.h>
  65. #include <linux/hardirq.h>
  66. #include <linux/interrupt.h>
  67. #include <linux/irqflags.h>
  68. #include <linux/dma-mapping.h>
  69. #include <linux/net.h>
  70. #include <linux/pm.h>
  71. #include <linux/in.h>
  72. #include <linux/ip.h>
  73. #include <linux/tcp.h>
  74. #include <linux/compiler.h>
  75. #include <linux/delay.h>
  76. #include <linux/mii.h>
  77. #include <net/checksum.h>
  78. #include <asm/atomic.h>
  79. #include <asm/byteorder.h>
  80. #include "atl1.h"
  81. #define DRIVER_VERSION "2.0.7"
  82. char atl1_driver_name[] = "atl1";
  83. static const char atl1_driver_string[] = "Attansic L1 Ethernet Network Driver";
  84. static const char atl1_copyright[] = "Copyright(c) 2005-2006 Attansic Corporation.";
  85. char atl1_driver_version[] = DRIVER_VERSION;
  86. MODULE_AUTHOR
  87. ("Attansic Corporation <xiong_huang@attansic.com>, Chris Snook <csnook@redhat.com>, Jay Cliburn <jcliburn@gmail.com>");
  88. MODULE_DESCRIPTION("Attansic 1000M Ethernet Network Driver");
  89. MODULE_LICENSE("GPL");
  90. MODULE_VERSION(DRIVER_VERSION);
  91. /*
  92. * atl1_pci_tbl - PCI Device ID Table
  93. */
  94. static const struct pci_device_id atl1_pci_tbl[] = {
  95. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1)},
  96. /* required last entry */
  97. {0,}
  98. };
  99. MODULE_DEVICE_TABLE(pci, atl1_pci_tbl);
  100. /*
  101. * atl1_sw_init - Initialize general software structures (struct atl1_adapter)
  102. * @adapter: board private structure to initialize
  103. *
  104. * atl1_sw_init initializes the Adapter private data structure.
  105. * Fields are initialized based on PCI device information and
  106. * OS network device settings (MTU size).
  107. */
  108. static int __devinit atl1_sw_init(struct atl1_adapter *adapter)
  109. {
  110. struct atl1_hw *hw = &adapter->hw;
  111. struct net_device *netdev = adapter->netdev;
  112. struct pci_dev *pdev = adapter->pdev;
  113. /* PCI config space info */
  114. pci_read_config_byte(pdev, PCI_REVISION_ID, &hw->revision_id);
  115. hw->max_frame_size = netdev->mtu + ENET_HEADER_SIZE + ETHERNET_FCS_SIZE;
  116. hw->min_frame_size = MINIMUM_ETHERNET_FRAME_SIZE;
  117. adapter->wol = 0;
  118. adapter->rx_buffer_len = (hw->max_frame_size + 7) & ~7;
  119. adapter->ict = 50000; /* 100ms */
  120. adapter->link_speed = SPEED_0; /* hardware init */
  121. adapter->link_duplex = FULL_DUPLEX;
  122. hw->phy_configured = false;
  123. hw->preamble_len = 7;
  124. hw->ipgt = 0x60;
  125. hw->min_ifg = 0x50;
  126. hw->ipgr1 = 0x40;
  127. hw->ipgr2 = 0x60;
  128. hw->max_retry = 0xf;
  129. hw->lcol = 0x37;
  130. hw->jam_ipg = 7;
  131. hw->rfd_burst = 8;
  132. hw->rrd_burst = 8;
  133. hw->rfd_fetch_gap = 1;
  134. hw->rx_jumbo_th = adapter->rx_buffer_len / 8;
  135. hw->rx_jumbo_lkah = 1;
  136. hw->rrd_ret_timer = 16;
  137. hw->tpd_burst = 4;
  138. hw->tpd_fetch_th = 16;
  139. hw->txf_burst = 0x100;
  140. hw->tx_jumbo_task_th = (hw->max_frame_size + 7) >> 3;
  141. hw->tpd_fetch_gap = 1;
  142. hw->rcb_value = atl1_rcb_64;
  143. hw->dma_ord = atl1_dma_ord_enh;
  144. hw->dmar_block = atl1_dma_req_256;
  145. hw->dmaw_block = atl1_dma_req_256;
  146. hw->cmb_rrd = 4;
  147. hw->cmb_tpd = 4;
  148. hw->cmb_rx_timer = 1; /* about 2us */
  149. hw->cmb_tx_timer = 1; /* about 2us */
  150. hw->smb_timer = 100000; /* about 200ms */
  151. atomic_set(&adapter->irq_sem, 0);
  152. spin_lock_init(&adapter->lock);
  153. spin_lock_init(&adapter->mb_lock);
  154. return 0;
  155. }
  156. /*
  157. * atl1_setup_mem_resources - allocate Tx / RX descriptor resources
  158. * @adapter: board private structure
  159. *
  160. * Return 0 on success, negative on failure
  161. */
  162. s32 atl1_setup_ring_resources(struct atl1_adapter *adapter)
  163. {
  164. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  165. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  166. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  167. struct atl1_ring_header *ring_header = &adapter->ring_header;
  168. struct pci_dev *pdev = adapter->pdev;
  169. int size;
  170. u8 offset = 0;
  171. size = sizeof(struct atl1_buffer) * (tpd_ring->count + rfd_ring->count);
  172. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  173. if (unlikely(!tpd_ring->buffer_info)) {
  174. dev_err(&pdev->dev, "kzalloc failed , size = D%d\n", size);
  175. goto err_nomem;
  176. }
  177. rfd_ring->buffer_info =
  178. (struct atl1_buffer *)(tpd_ring->buffer_info + tpd_ring->count);
  179. /* real ring DMA buffer */
  180. ring_header->size = size = sizeof(struct tx_packet_desc) *
  181. tpd_ring->count
  182. + sizeof(struct rx_free_desc) * rfd_ring->count
  183. + sizeof(struct rx_return_desc) * rrd_ring->count
  184. + sizeof(struct coals_msg_block)
  185. + sizeof(struct stats_msg_block)
  186. + 40; /* "40: for 8 bytes align" huh? -- CHS */
  187. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  188. &ring_header->dma);
  189. if (unlikely(!ring_header->desc)) {
  190. dev_err(&pdev->dev, "pci_alloc_consistent failed\n");
  191. goto err_nomem;
  192. }
  193. memset(ring_header->desc, 0, ring_header->size);
  194. /* init TPD ring */
  195. tpd_ring->dma = ring_header->dma;
  196. offset = (tpd_ring->dma & 0x7) ? (8 - (ring_header->dma & 0x7)) : 0;
  197. tpd_ring->dma += offset;
  198. tpd_ring->desc = (u8 *) ring_header->desc + offset;
  199. tpd_ring->size = sizeof(struct tx_packet_desc) * tpd_ring->count;
  200. atomic_set(&tpd_ring->next_to_use, 0);
  201. atomic_set(&tpd_ring->next_to_clean, 0);
  202. /* init RFD ring */
  203. rfd_ring->dma = tpd_ring->dma + tpd_ring->size;
  204. offset = (rfd_ring->dma & 0x7) ? (8 - (rfd_ring->dma & 0x7)) : 0;
  205. rfd_ring->dma += offset;
  206. rfd_ring->desc = (u8 *) tpd_ring->desc + (tpd_ring->size + offset);
  207. rfd_ring->size = sizeof(struct rx_free_desc) * rfd_ring->count;
  208. rfd_ring->next_to_clean = 0;
  209. /* rfd_ring->next_to_use = rfd_ring->count - 1; */
  210. atomic_set(&rfd_ring->next_to_use, 0);
  211. /* init RRD ring */
  212. rrd_ring->dma = rfd_ring->dma + rfd_ring->size;
  213. offset = (rrd_ring->dma & 0x7) ? (8 - (rrd_ring->dma & 0x7)) : 0;
  214. rrd_ring->dma += offset;
  215. rrd_ring->desc = (u8 *) rfd_ring->desc + (rfd_ring->size + offset);
  216. rrd_ring->size = sizeof(struct rx_return_desc) * rrd_ring->count;
  217. rrd_ring->next_to_use = 0;
  218. atomic_set(&rrd_ring->next_to_clean, 0);
  219. /* init CMB */
  220. adapter->cmb.dma = rrd_ring->dma + rrd_ring->size;
  221. offset = (adapter->cmb.dma & 0x7) ? (8 - (adapter->cmb.dma & 0x7)) : 0;
  222. adapter->cmb.dma += offset;
  223. adapter->cmb.cmb =
  224. (struct coals_msg_block *) ((u8 *) rrd_ring->desc +
  225. (rrd_ring->size + offset));
  226. /* init SMB */
  227. adapter->smb.dma = adapter->cmb.dma + sizeof(struct coals_msg_block);
  228. offset = (adapter->smb.dma & 0x7) ? (8 - (adapter->smb.dma & 0x7)) : 0;
  229. adapter->smb.dma += offset;
  230. adapter->smb.smb = (struct stats_msg_block *)
  231. ((u8 *) adapter->cmb.cmb + (sizeof(struct coals_msg_block) + offset));
  232. return ATL1_SUCCESS;
  233. err_nomem:
  234. kfree(tpd_ring->buffer_info);
  235. return -ENOMEM;
  236. }
  237. /*
  238. * atl1_irq_enable - Enable default interrupt generation settings
  239. * @adapter: board private structure
  240. */
  241. static void atl1_irq_enable(struct atl1_adapter *adapter)
  242. {
  243. if (likely(!atomic_dec_and_test(&adapter->irq_sem)))
  244. iowrite32(IMR_NORMAL_MASK, adapter->hw.hw_addr + REG_IMR);
  245. }
  246. static void atl1_clear_phy_int(struct atl1_adapter *adapter)
  247. {
  248. u16 phy_data;
  249. unsigned long flags;
  250. spin_lock_irqsave(&adapter->lock, flags);
  251. atl1_read_phy_reg(&adapter->hw, 19, &phy_data);
  252. spin_unlock_irqrestore(&adapter->lock, flags);
  253. }
  254. static void atl1_inc_smb(struct atl1_adapter *adapter)
  255. {
  256. struct stats_msg_block *smb = adapter->smb.smb;
  257. /* Fill out the OS statistics structure */
  258. adapter->soft_stats.rx_packets += smb->rx_ok;
  259. adapter->soft_stats.tx_packets += smb->tx_ok;
  260. adapter->soft_stats.rx_bytes += smb->rx_byte_cnt;
  261. adapter->soft_stats.tx_bytes += smb->tx_byte_cnt;
  262. adapter->soft_stats.multicast += smb->rx_mcast;
  263. adapter->soft_stats.collisions += (smb->tx_1_col +
  264. smb->tx_2_col * 2 +
  265. smb->tx_late_col +
  266. smb->tx_abort_col *
  267. adapter->hw.max_retry);
  268. /* Rx Errors */
  269. adapter->soft_stats.rx_errors += (smb->rx_frag +
  270. smb->rx_fcs_err +
  271. smb->rx_len_err +
  272. smb->rx_sz_ov +
  273. smb->rx_rxf_ov +
  274. smb->rx_rrd_ov + smb->rx_align_err);
  275. adapter->soft_stats.rx_fifo_errors += smb->rx_rxf_ov;
  276. adapter->soft_stats.rx_length_errors += smb->rx_len_err;
  277. adapter->soft_stats.rx_crc_errors += smb->rx_fcs_err;
  278. adapter->soft_stats.rx_frame_errors += smb->rx_align_err;
  279. adapter->soft_stats.rx_missed_errors += (smb->rx_rrd_ov +
  280. smb->rx_rxf_ov);
  281. adapter->soft_stats.rx_pause += smb->rx_pause;
  282. adapter->soft_stats.rx_rrd_ov += smb->rx_rrd_ov;
  283. adapter->soft_stats.rx_trunc += smb->rx_sz_ov;
  284. /* Tx Errors */
  285. adapter->soft_stats.tx_errors += (smb->tx_late_col +
  286. smb->tx_abort_col +
  287. smb->tx_underrun + smb->tx_trunc);
  288. adapter->soft_stats.tx_fifo_errors += smb->tx_underrun;
  289. adapter->soft_stats.tx_aborted_errors += smb->tx_abort_col;
  290. adapter->soft_stats.tx_window_errors += smb->tx_late_col;
  291. adapter->soft_stats.excecol += smb->tx_abort_col;
  292. adapter->soft_stats.deffer += smb->tx_defer;
  293. adapter->soft_stats.scc += smb->tx_1_col;
  294. adapter->soft_stats.mcc += smb->tx_2_col;
  295. adapter->soft_stats.latecol += smb->tx_late_col;
  296. adapter->soft_stats.tx_underun += smb->tx_underrun;
  297. adapter->soft_stats.tx_trunc += smb->tx_trunc;
  298. adapter->soft_stats.tx_pause += smb->tx_pause;
  299. adapter->net_stats.rx_packets = adapter->soft_stats.rx_packets;
  300. adapter->net_stats.tx_packets = adapter->soft_stats.tx_packets;
  301. adapter->net_stats.rx_bytes = adapter->soft_stats.rx_bytes;
  302. adapter->net_stats.tx_bytes = adapter->soft_stats.tx_bytes;
  303. adapter->net_stats.multicast = adapter->soft_stats.multicast;
  304. adapter->net_stats.collisions = adapter->soft_stats.collisions;
  305. adapter->net_stats.rx_errors = adapter->soft_stats.rx_errors;
  306. adapter->net_stats.rx_over_errors =
  307. adapter->soft_stats.rx_missed_errors;
  308. adapter->net_stats.rx_length_errors =
  309. adapter->soft_stats.rx_length_errors;
  310. adapter->net_stats.rx_crc_errors = adapter->soft_stats.rx_crc_errors;
  311. adapter->net_stats.rx_frame_errors =
  312. adapter->soft_stats.rx_frame_errors;
  313. adapter->net_stats.rx_fifo_errors = adapter->soft_stats.rx_fifo_errors;
  314. adapter->net_stats.rx_missed_errors =
  315. adapter->soft_stats.rx_missed_errors;
  316. adapter->net_stats.tx_errors = adapter->soft_stats.tx_errors;
  317. adapter->net_stats.tx_fifo_errors = adapter->soft_stats.tx_fifo_errors;
  318. adapter->net_stats.tx_aborted_errors =
  319. adapter->soft_stats.tx_aborted_errors;
  320. adapter->net_stats.tx_window_errors =
  321. adapter->soft_stats.tx_window_errors;
  322. adapter->net_stats.tx_carrier_errors =
  323. adapter->soft_stats.tx_carrier_errors;
  324. }
  325. static void atl1_rx_checksum(struct atl1_adapter *adapter,
  326. struct rx_return_desc *rrd,
  327. struct sk_buff *skb)
  328. {
  329. skb->ip_summed = CHECKSUM_NONE;
  330. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  331. if (rrd->err_flg & (ERR_FLAG_CRC | ERR_FLAG_TRUNC |
  332. ERR_FLAG_CODE | ERR_FLAG_OV)) {
  333. adapter->hw_csum_err++;
  334. dev_dbg(&adapter->pdev->dev, "rx checksum error\n");
  335. return;
  336. }
  337. }
  338. /* not IPv4 */
  339. if (!(rrd->pkt_flg & PACKET_FLAG_IPV4))
  340. /* checksum is invalid, but it's not an IPv4 pkt, so ok */
  341. return;
  342. /* IPv4 packet */
  343. if (likely(!(rrd->err_flg &
  344. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM)))) {
  345. skb->ip_summed = CHECKSUM_UNNECESSARY;
  346. adapter->hw_csum_good++;
  347. return;
  348. }
  349. /* IPv4, but hardware thinks its checksum is wrong */
  350. dev_dbg(&adapter->pdev->dev,
  351. "hw csum wrong, pkt_flag:%x, err_flag:%x\n",
  352. rrd->pkt_flg, rrd->err_flg);
  353. skb->ip_summed = CHECKSUM_COMPLETE;
  354. skb->csum = htons(rrd->xsz.xsum_sz.rx_chksum);
  355. adapter->hw_csum_err++;
  356. return;
  357. }
  358. /*
  359. * atl1_alloc_rx_buffers - Replace used receive buffers
  360. * @adapter: address of board private structure
  361. */
  362. static u16 atl1_alloc_rx_buffers(struct atl1_adapter *adapter)
  363. {
  364. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  365. struct pci_dev *pdev = adapter->pdev;
  366. struct page *page;
  367. unsigned long offset;
  368. struct atl1_buffer *buffer_info, *next_info;
  369. struct sk_buff *skb;
  370. u16 num_alloc = 0;
  371. u16 rfd_next_to_use, next_next;
  372. struct rx_free_desc *rfd_desc;
  373. next_next = rfd_next_to_use = atomic_read(&rfd_ring->next_to_use);
  374. if (++next_next == rfd_ring->count)
  375. next_next = 0;
  376. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  377. next_info = &rfd_ring->buffer_info[next_next];
  378. while (!buffer_info->alloced && !next_info->alloced) {
  379. if (buffer_info->skb) {
  380. buffer_info->alloced = 1;
  381. goto next;
  382. }
  383. rfd_desc = ATL1_RFD_DESC(rfd_ring, rfd_next_to_use);
  384. skb = dev_alloc_skb(adapter->rx_buffer_len + NET_IP_ALIGN);
  385. if (unlikely(!skb)) { /* Better luck next round */
  386. adapter->net_stats.rx_dropped++;
  387. break;
  388. }
  389. /*
  390. * Make buffer alignment 2 beyond a 16 byte boundary
  391. * this will result in a 16 byte aligned IP header after
  392. * the 14 byte MAC header is removed
  393. */
  394. skb_reserve(skb, NET_IP_ALIGN);
  395. buffer_info->alloced = 1;
  396. buffer_info->skb = skb;
  397. buffer_info->length = (u16) adapter->rx_buffer_len;
  398. page = virt_to_page(skb->data);
  399. offset = (unsigned long)skb->data & ~PAGE_MASK;
  400. buffer_info->dma = pci_map_page(pdev, page, offset,
  401. adapter->rx_buffer_len,
  402. PCI_DMA_FROMDEVICE);
  403. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  404. rfd_desc->buf_len = cpu_to_le16(adapter->rx_buffer_len);
  405. rfd_desc->coalese = 0;
  406. next:
  407. rfd_next_to_use = next_next;
  408. if (unlikely(++next_next == rfd_ring->count))
  409. next_next = 0;
  410. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  411. next_info = &rfd_ring->buffer_info[next_next];
  412. num_alloc++;
  413. }
  414. if (num_alloc) {
  415. /*
  416. * Force memory writes to complete before letting h/w
  417. * know there are new descriptors to fetch. (Only
  418. * applicable for weak-ordered memory model archs,
  419. * such as IA-64).
  420. */
  421. wmb();
  422. atomic_set(&rfd_ring->next_to_use, (int)rfd_next_to_use);
  423. }
  424. return num_alloc;
  425. }
  426. static void atl1_intr_rx(struct atl1_adapter *adapter)
  427. {
  428. int i, count;
  429. u16 length;
  430. u16 rrd_next_to_clean;
  431. u32 value;
  432. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  433. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  434. struct atl1_buffer *buffer_info;
  435. struct rx_return_desc *rrd;
  436. struct sk_buff *skb;
  437. count = 0;
  438. rrd_next_to_clean = atomic_read(&rrd_ring->next_to_clean);
  439. while (1) {
  440. rrd = ATL1_RRD_DESC(rrd_ring, rrd_next_to_clean);
  441. i = 1;
  442. if (likely(rrd->xsz.valid)) { /* packet valid */
  443. chk_rrd:
  444. /* check rrd status */
  445. if (likely(rrd->num_buf == 1))
  446. goto rrd_ok;
  447. /* rrd seems to be bad */
  448. if (unlikely(i-- > 0)) {
  449. /* rrd may not be DMAed completely */
  450. dev_dbg(&adapter->pdev->dev,
  451. "incomplete RRD DMA transfer\n");
  452. udelay(1);
  453. goto chk_rrd;
  454. }
  455. /* bad rrd */
  456. dev_dbg(&adapter->pdev->dev, "bad RRD\n");
  457. /* see if update RFD index */
  458. if (rrd->num_buf > 1) {
  459. u16 num_buf;
  460. num_buf =
  461. (rrd->xsz.xsum_sz.pkt_size +
  462. adapter->rx_buffer_len -
  463. 1) / adapter->rx_buffer_len;
  464. if (rrd->num_buf == num_buf) {
  465. /* clean alloc flag for bad rrd */
  466. while (rfd_ring->next_to_clean !=
  467. (rrd->buf_indx + num_buf)) {
  468. rfd_ring->buffer_info[rfd_ring->
  469. next_to_clean].alloced = 0;
  470. if (++rfd_ring->next_to_clean ==
  471. rfd_ring->count) {
  472. rfd_ring->
  473. next_to_clean = 0;
  474. }
  475. }
  476. }
  477. }
  478. /* update rrd */
  479. rrd->xsz.valid = 0;
  480. if (++rrd_next_to_clean == rrd_ring->count)
  481. rrd_next_to_clean = 0;
  482. count++;
  483. continue;
  484. } else { /* current rrd still not be updated */
  485. break;
  486. }
  487. rrd_ok:
  488. /* clean alloc flag for bad rrd */
  489. while (rfd_ring->next_to_clean != rrd->buf_indx) {
  490. rfd_ring->buffer_info[rfd_ring->next_to_clean].alloced =
  491. 0;
  492. if (++rfd_ring->next_to_clean == rfd_ring->count)
  493. rfd_ring->next_to_clean = 0;
  494. }
  495. buffer_info = &rfd_ring->buffer_info[rrd->buf_indx];
  496. if (++rfd_ring->next_to_clean == rfd_ring->count)
  497. rfd_ring->next_to_clean = 0;
  498. /* update rrd next to clean */
  499. if (++rrd_next_to_clean == rrd_ring->count)
  500. rrd_next_to_clean = 0;
  501. count++;
  502. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  503. if (!(rrd->err_flg &
  504. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM
  505. | ERR_FLAG_LEN))) {
  506. /* packet error, don't need upstream */
  507. buffer_info->alloced = 0;
  508. rrd->xsz.valid = 0;
  509. continue;
  510. }
  511. }
  512. /* Good Receive */
  513. pci_unmap_page(adapter->pdev, buffer_info->dma,
  514. buffer_info->length, PCI_DMA_FROMDEVICE);
  515. skb = buffer_info->skb;
  516. length = le16_to_cpu(rrd->xsz.xsum_sz.pkt_size);
  517. skb_put(skb, length - ETHERNET_FCS_SIZE);
  518. /* Receive Checksum Offload */
  519. atl1_rx_checksum(adapter, rrd, skb);
  520. skb->protocol = eth_type_trans(skb, adapter->netdev);
  521. if (adapter->vlgrp && (rrd->pkt_flg & PACKET_FLAG_VLAN_INS)) {
  522. u16 vlan_tag = (rrd->vlan_tag >> 4) |
  523. ((rrd->vlan_tag & 7) << 13) |
  524. ((rrd->vlan_tag & 8) << 9);
  525. vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
  526. } else
  527. netif_rx(skb);
  528. /* let protocol layer free skb */
  529. buffer_info->skb = NULL;
  530. buffer_info->alloced = 0;
  531. rrd->xsz.valid = 0;
  532. adapter->netdev->last_rx = jiffies;
  533. }
  534. atomic_set(&rrd_ring->next_to_clean, rrd_next_to_clean);
  535. atl1_alloc_rx_buffers(adapter);
  536. /* update mailbox ? */
  537. if (count) {
  538. u32 tpd_next_to_use;
  539. u32 rfd_next_to_use;
  540. u32 rrd_next_to_clean;
  541. spin_lock(&adapter->mb_lock);
  542. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  543. rfd_next_to_use =
  544. atomic_read(&adapter->rfd_ring.next_to_use);
  545. rrd_next_to_clean =
  546. atomic_read(&adapter->rrd_ring.next_to_clean);
  547. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  548. MB_RFD_PROD_INDX_SHIFT) |
  549. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  550. MB_RRD_CONS_INDX_SHIFT) |
  551. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  552. MB_TPD_PROD_INDX_SHIFT);
  553. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  554. spin_unlock(&adapter->mb_lock);
  555. }
  556. }
  557. static void atl1_intr_tx(struct atl1_adapter *adapter)
  558. {
  559. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  560. struct atl1_buffer *buffer_info;
  561. u16 sw_tpd_next_to_clean;
  562. u16 cmb_tpd_next_to_clean;
  563. u8 update = 0;
  564. sw_tpd_next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  565. cmb_tpd_next_to_clean = le16_to_cpu(adapter->cmb.cmb->tpd_cons_idx);
  566. while (cmb_tpd_next_to_clean != sw_tpd_next_to_clean) {
  567. struct tx_packet_desc *tpd;
  568. update = 1;
  569. tpd = ATL1_TPD_DESC(tpd_ring, sw_tpd_next_to_clean);
  570. buffer_info = &tpd_ring->buffer_info[sw_tpd_next_to_clean];
  571. if (buffer_info->dma) {
  572. pci_unmap_page(adapter->pdev, buffer_info->dma,
  573. buffer_info->length, PCI_DMA_TODEVICE);
  574. buffer_info->dma = 0;
  575. }
  576. if (buffer_info->skb) {
  577. dev_kfree_skb_irq(buffer_info->skb);
  578. buffer_info->skb = NULL;
  579. }
  580. tpd->buffer_addr = 0;
  581. tpd->desc.data = 0;
  582. if (++sw_tpd_next_to_clean == tpd_ring->count)
  583. sw_tpd_next_to_clean = 0;
  584. }
  585. atomic_set(&tpd_ring->next_to_clean, sw_tpd_next_to_clean);
  586. if (netif_queue_stopped(adapter->netdev)
  587. && netif_carrier_ok(adapter->netdev))
  588. netif_wake_queue(adapter->netdev);
  589. }
  590. static void atl1_check_for_link(struct atl1_adapter *adapter)
  591. {
  592. struct net_device *netdev = adapter->netdev;
  593. u16 phy_data = 0;
  594. spin_lock(&adapter->lock);
  595. adapter->phy_timer_pending = false;
  596. atl1_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  597. atl1_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  598. spin_unlock(&adapter->lock);
  599. /* notify upper layer link down ASAP */
  600. if (!(phy_data & BMSR_LSTATUS)) { /* Link Down */
  601. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  602. dev_info(&adapter->pdev->dev, "%s link is down\n",
  603. netdev->name);
  604. adapter->link_speed = SPEED_0;
  605. netif_carrier_off(netdev);
  606. netif_stop_queue(netdev);
  607. }
  608. }
  609. schedule_work(&adapter->link_chg_task);
  610. }
  611. /*
  612. * atl1_intr - Interrupt Handler
  613. * @irq: interrupt number
  614. * @data: pointer to a network interface device structure
  615. * @pt_regs: CPU registers structure
  616. */
  617. static irqreturn_t atl1_intr(int irq, void *data)
  618. {
  619. /*struct atl1_adapter *adapter = ((struct net_device *)data)->priv;*/
  620. struct atl1_adapter *adapter = netdev_priv(data);
  621. u32 status;
  622. u8 update_rx;
  623. int max_ints = 10;
  624. status = adapter->cmb.cmb->int_stats;
  625. if (!status)
  626. return IRQ_NONE;
  627. update_rx = 0;
  628. do {
  629. /* clear CMB interrupt status at once */
  630. adapter->cmb.cmb->int_stats = 0;
  631. if (status & ISR_GPHY) /* clear phy status */
  632. atl1_clear_phy_int(adapter);
  633. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  634. iowrite32(status | ISR_DIS_INT, adapter->hw.hw_addr + REG_ISR);
  635. /* check if SMB intr */
  636. if (status & ISR_SMB)
  637. atl1_inc_smb(adapter);
  638. /* check if PCIE PHY Link down */
  639. if (status & ISR_PHY_LINKDOWN) {
  640. dev_dbg(&adapter->pdev->dev, "pcie phy link down %x\n",
  641. status);
  642. if (netif_running(adapter->netdev)) { /* reset MAC */
  643. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  644. schedule_work(&adapter->pcie_dma_to_rst_task);
  645. return IRQ_HANDLED;
  646. }
  647. }
  648. /* check if DMA read/write error ? */
  649. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  650. dev_dbg(&adapter->pdev->dev,
  651. "pcie DMA r/w error (status = 0x%x)\n",
  652. status);
  653. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  654. schedule_work(&adapter->pcie_dma_to_rst_task);
  655. return IRQ_HANDLED;
  656. }
  657. /* link event */
  658. if (status & ISR_GPHY) {
  659. adapter->soft_stats.tx_carrier_errors++;
  660. atl1_check_for_link(adapter);
  661. }
  662. /* transmit event */
  663. if (status & ISR_CMB_TX)
  664. atl1_intr_tx(adapter);
  665. /* rx exception */
  666. if (unlikely(status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  667. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  668. ISR_HOST_RRD_OV | ISR_CMB_RX))) {
  669. if (status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  670. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  671. ISR_HOST_RRD_OV))
  672. dev_dbg(&adapter->pdev->dev,
  673. "rx exception, ISR = 0x%x\n", status);
  674. atl1_intr_rx(adapter);
  675. }
  676. if (--max_ints < 0)
  677. break;
  678. } while ((status = adapter->cmb.cmb->int_stats));
  679. /* re-enable Interrupt */
  680. iowrite32(ISR_DIS_SMB | ISR_DIS_DMA, adapter->hw.hw_addr + REG_ISR);
  681. return IRQ_HANDLED;
  682. }
  683. /*
  684. * atl1_set_multi - Multicast and Promiscuous mode set
  685. * @netdev: network interface device structure
  686. *
  687. * The set_multi entry point is called whenever the multicast address
  688. * list or the network interface flags are updated. This routine is
  689. * responsible for configuring the hardware for proper multicast,
  690. * promiscuous mode, and all-multi behavior.
  691. */
  692. static void atl1_set_multi(struct net_device *netdev)
  693. {
  694. struct atl1_adapter *adapter = netdev_priv(netdev);
  695. struct atl1_hw *hw = &adapter->hw;
  696. struct dev_mc_list *mc_ptr;
  697. u32 rctl;
  698. u32 hash_value;
  699. /* Check for Promiscuous and All Multicast modes */
  700. rctl = ioread32(hw->hw_addr + REG_MAC_CTRL);
  701. if (netdev->flags & IFF_PROMISC)
  702. rctl |= MAC_CTRL_PROMIS_EN;
  703. else if (netdev->flags & IFF_ALLMULTI) {
  704. rctl |= MAC_CTRL_MC_ALL_EN;
  705. rctl &= ~MAC_CTRL_PROMIS_EN;
  706. } else
  707. rctl &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  708. iowrite32(rctl, hw->hw_addr + REG_MAC_CTRL);
  709. /* clear the old settings from the multicast hash table */
  710. iowrite32(0, hw->hw_addr + REG_RX_HASH_TABLE);
  711. iowrite32(0, (hw->hw_addr + REG_RX_HASH_TABLE) + (1 << 2));
  712. /* compute mc addresses' hash value ,and put it into hash table */
  713. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next) {
  714. hash_value = atl1_hash_mc_addr(hw, mc_ptr->dmi_addr);
  715. atl1_hash_set(hw, hash_value);
  716. }
  717. }
  718. static void atl1_setup_mac_ctrl(struct atl1_adapter *adapter)
  719. {
  720. u32 value;
  721. struct atl1_hw *hw = &adapter->hw;
  722. struct net_device *netdev = adapter->netdev;
  723. /* Config MAC CTRL Register */
  724. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  725. /* duplex */
  726. if (FULL_DUPLEX == adapter->link_duplex)
  727. value |= MAC_CTRL_DUPLX;
  728. /* speed */
  729. value |= ((u32) ((SPEED_1000 == adapter->link_speed) ?
  730. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  731. MAC_CTRL_SPEED_SHIFT);
  732. /* flow control */
  733. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  734. /* PAD & CRC */
  735. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  736. /* preamble length */
  737. value |= (((u32) adapter->hw.preamble_len
  738. & MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  739. /* vlan */
  740. if (adapter->vlgrp)
  741. value |= MAC_CTRL_RMV_VLAN;
  742. /* rx checksum
  743. if (adapter->rx_csum)
  744. value |= MAC_CTRL_RX_CHKSUM_EN;
  745. */
  746. /* filter mode */
  747. value |= MAC_CTRL_BC_EN;
  748. if (netdev->flags & IFF_PROMISC)
  749. value |= MAC_CTRL_PROMIS_EN;
  750. else if (netdev->flags & IFF_ALLMULTI)
  751. value |= MAC_CTRL_MC_ALL_EN;
  752. /* value |= MAC_CTRL_LOOPBACK; */
  753. iowrite32(value, hw->hw_addr + REG_MAC_CTRL);
  754. }
  755. static u32 atl1_check_link(struct atl1_adapter *adapter)
  756. {
  757. struct atl1_hw *hw = &adapter->hw;
  758. struct net_device *netdev = adapter->netdev;
  759. u32 ret_val;
  760. u16 speed, duplex, phy_data;
  761. int reconfig = 0;
  762. /* MII_BMSR must read twice */
  763. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  764. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  765. if (!(phy_data & BMSR_LSTATUS)) { /* link down */
  766. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  767. dev_info(&adapter->pdev->dev, "link is down\n");
  768. adapter->link_speed = SPEED_0;
  769. netif_carrier_off(netdev);
  770. netif_stop_queue(netdev);
  771. }
  772. return ATL1_SUCCESS;
  773. }
  774. /* Link Up */
  775. ret_val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  776. if (ret_val)
  777. return ret_val;
  778. switch (hw->media_type) {
  779. case MEDIA_TYPE_1000M_FULL:
  780. if (speed != SPEED_1000 || duplex != FULL_DUPLEX)
  781. reconfig = 1;
  782. break;
  783. case MEDIA_TYPE_100M_FULL:
  784. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  785. reconfig = 1;
  786. break;
  787. case MEDIA_TYPE_100M_HALF:
  788. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  789. reconfig = 1;
  790. break;
  791. case MEDIA_TYPE_10M_FULL:
  792. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  793. reconfig = 1;
  794. break;
  795. case MEDIA_TYPE_10M_HALF:
  796. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  797. reconfig = 1;
  798. break;
  799. }
  800. /* link result is our setting */
  801. if (!reconfig) {
  802. if (adapter->link_speed != speed
  803. || adapter->link_duplex != duplex) {
  804. adapter->link_speed = speed;
  805. adapter->link_duplex = duplex;
  806. atl1_setup_mac_ctrl(adapter);
  807. dev_info(&adapter->pdev->dev,
  808. "%s link is up %d Mbps %s\n",
  809. netdev->name, adapter->link_speed,
  810. adapter->link_duplex == FULL_DUPLEX ?
  811. "full duplex" : "half duplex");
  812. }
  813. if (!netif_carrier_ok(netdev)) { /* Link down -> Up */
  814. netif_carrier_on(netdev);
  815. netif_wake_queue(netdev);
  816. }
  817. return ATL1_SUCCESS;
  818. }
  819. /* change orignal link status */
  820. if (netif_carrier_ok(netdev)) {
  821. adapter->link_speed = SPEED_0;
  822. netif_carrier_off(netdev);
  823. netif_stop_queue(netdev);
  824. }
  825. if (hw->media_type != MEDIA_TYPE_AUTO_SENSOR &&
  826. hw->media_type != MEDIA_TYPE_1000M_FULL) {
  827. switch (hw->media_type) {
  828. case MEDIA_TYPE_100M_FULL:
  829. phy_data = MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  830. MII_CR_RESET;
  831. break;
  832. case MEDIA_TYPE_100M_HALF:
  833. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  834. break;
  835. case MEDIA_TYPE_10M_FULL:
  836. phy_data =
  837. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  838. break;
  839. default: /* MEDIA_TYPE_10M_HALF: */
  840. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  841. break;
  842. }
  843. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  844. return ATL1_SUCCESS;
  845. }
  846. /* auto-neg, insert timer to re-config phy */
  847. if (!adapter->phy_timer_pending) {
  848. adapter->phy_timer_pending = true;
  849. mod_timer(&adapter->phy_config_timer, jiffies + 3 * HZ);
  850. }
  851. return ATL1_SUCCESS;
  852. }
  853. static void set_flow_ctrl_old(struct atl1_adapter *adapter)
  854. {
  855. u32 hi, lo, value;
  856. /* RFD Flow Control */
  857. value = adapter->rfd_ring.count;
  858. hi = value / 16;
  859. if (hi < 2)
  860. hi = 2;
  861. lo = value * 7 / 8;
  862. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  863. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  864. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  865. /* RRD Flow Control */
  866. value = adapter->rrd_ring.count;
  867. lo = value / 16;
  868. hi = value * 7 / 8;
  869. if (lo < 2)
  870. lo = 2;
  871. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  872. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  873. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  874. }
  875. static void set_flow_ctrl_new(struct atl1_hw *hw)
  876. {
  877. u32 hi, lo, value;
  878. /* RXF Flow Control */
  879. value = ioread32(hw->hw_addr + REG_SRAM_RXF_LEN);
  880. lo = value / 16;
  881. if (lo < 192)
  882. lo = 192;
  883. hi = value * 7 / 8;
  884. if (hi < lo)
  885. hi = lo + 16;
  886. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  887. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  888. iowrite32(value, hw->hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  889. /* RRD Flow Control */
  890. value = ioread32(hw->hw_addr + REG_SRAM_RRD_LEN);
  891. lo = value / 8;
  892. hi = value * 7 / 8;
  893. if (lo < 2)
  894. lo = 2;
  895. if (hi < lo)
  896. hi = lo + 3;
  897. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  898. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  899. iowrite32(value, hw->hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  900. }
  901. /*
  902. * atl1_configure - Configure Transmit&Receive Unit after Reset
  903. * @adapter: board private structure
  904. *
  905. * Configure the Tx /Rx unit of the MAC after a reset.
  906. */
  907. static u32 atl1_configure(struct atl1_adapter *adapter)
  908. {
  909. struct atl1_hw *hw = &adapter->hw;
  910. u32 value;
  911. /* clear interrupt status */
  912. iowrite32(0xffffffff, adapter->hw.hw_addr + REG_ISR);
  913. /* set MAC Address */
  914. value = (((u32) hw->mac_addr[2]) << 24) |
  915. (((u32) hw->mac_addr[3]) << 16) |
  916. (((u32) hw->mac_addr[4]) << 8) |
  917. (((u32) hw->mac_addr[5]));
  918. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  919. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  920. iowrite32(value, hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  921. /* tx / rx ring */
  922. /* HI base address */
  923. iowrite32((u32) ((adapter->tpd_ring.dma & 0xffffffff00000000ULL) >> 32),
  924. hw->hw_addr + REG_DESC_BASE_ADDR_HI);
  925. /* LO base address */
  926. iowrite32((u32) (adapter->rfd_ring.dma & 0x00000000ffffffffULL),
  927. hw->hw_addr + REG_DESC_RFD_ADDR_LO);
  928. iowrite32((u32) (adapter->rrd_ring.dma & 0x00000000ffffffffULL),
  929. hw->hw_addr + REG_DESC_RRD_ADDR_LO);
  930. iowrite32((u32) (adapter->tpd_ring.dma & 0x00000000ffffffffULL),
  931. hw->hw_addr + REG_DESC_TPD_ADDR_LO);
  932. iowrite32((u32) (adapter->cmb.dma & 0x00000000ffffffffULL),
  933. hw->hw_addr + REG_DESC_CMB_ADDR_LO);
  934. iowrite32((u32) (adapter->smb.dma & 0x00000000ffffffffULL),
  935. hw->hw_addr + REG_DESC_SMB_ADDR_LO);
  936. /* element count */
  937. value = adapter->rrd_ring.count;
  938. value <<= 16;
  939. value += adapter->rfd_ring.count;
  940. iowrite32(value, hw->hw_addr + REG_DESC_RFD_RRD_RING_SIZE);
  941. iowrite32(adapter->tpd_ring.count, hw->hw_addr + REG_DESC_TPD_RING_SIZE);
  942. /* Load Ptr */
  943. iowrite32(1, hw->hw_addr + REG_LOAD_PTR);
  944. /* config Mailbox */
  945. value = ((atomic_read(&adapter->tpd_ring.next_to_use)
  946. & MB_TPD_PROD_INDX_MASK) << MB_TPD_PROD_INDX_SHIFT) |
  947. ((atomic_read(&adapter->rrd_ring.next_to_clean)
  948. & MB_RRD_CONS_INDX_MASK) << MB_RRD_CONS_INDX_SHIFT) |
  949. ((atomic_read(&adapter->rfd_ring.next_to_use)
  950. & MB_RFD_PROD_INDX_MASK) << MB_RFD_PROD_INDX_SHIFT);
  951. iowrite32(value, hw->hw_addr + REG_MAILBOX);
  952. /* config IPG/IFG */
  953. value = (((u32) hw->ipgt & MAC_IPG_IFG_IPGT_MASK)
  954. << MAC_IPG_IFG_IPGT_SHIFT) |
  955. (((u32) hw->min_ifg & MAC_IPG_IFG_MIFG_MASK)
  956. << MAC_IPG_IFG_MIFG_SHIFT) |
  957. (((u32) hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK)
  958. << MAC_IPG_IFG_IPGR1_SHIFT) |
  959. (((u32) hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK)
  960. << MAC_IPG_IFG_IPGR2_SHIFT);
  961. iowrite32(value, hw->hw_addr + REG_MAC_IPG_IFG);
  962. /* config Half-Duplex Control */
  963. value = ((u32) hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  964. (((u32) hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK)
  965. << MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  966. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  967. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  968. (((u32) hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK)
  969. << MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  970. iowrite32(value, hw->hw_addr + REG_MAC_HALF_DUPLX_CTRL);
  971. /* set Interrupt Moderator Timer */
  972. iowrite16(adapter->imt, hw->hw_addr + REG_IRQ_MODU_TIMER_INIT);
  973. iowrite32(MASTER_CTRL_ITIMER_EN, hw->hw_addr + REG_MASTER_CTRL);
  974. /* set Interrupt Clear Timer */
  975. iowrite16(adapter->ict, hw->hw_addr + REG_CMBDISDMA_TIMER);
  976. /* set MTU, 4 : VLAN */
  977. iowrite32(hw->max_frame_size + 4, hw->hw_addr + REG_MTU);
  978. /* jumbo size & rrd retirement timer */
  979. value = (((u32) hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK)
  980. << RXQ_JMBOSZ_TH_SHIFT) |
  981. (((u32) hw->rx_jumbo_lkah & RXQ_JMBO_LKAH_MASK)
  982. << RXQ_JMBO_LKAH_SHIFT) |
  983. (((u32) hw->rrd_ret_timer & RXQ_RRD_TIMER_MASK)
  984. << RXQ_RRD_TIMER_SHIFT);
  985. iowrite32(value, hw->hw_addr + REG_RXQ_JMBOSZ_RRDTIM);
  986. /* Flow Control */
  987. switch (hw->dev_rev) {
  988. case 0x8001:
  989. case 0x9001:
  990. case 0x9002:
  991. case 0x9003:
  992. set_flow_ctrl_old(adapter);
  993. break;
  994. default:
  995. set_flow_ctrl_new(hw);
  996. break;
  997. }
  998. /* config TXQ */
  999. value = (((u32) hw->tpd_burst & TXQ_CTRL_TPD_BURST_NUM_MASK)
  1000. << TXQ_CTRL_TPD_BURST_NUM_SHIFT) |
  1001. (((u32) hw->txf_burst & TXQ_CTRL_TXF_BURST_NUM_MASK)
  1002. << TXQ_CTRL_TXF_BURST_NUM_SHIFT) |
  1003. (((u32) hw->tpd_fetch_th & TXQ_CTRL_TPD_FETCH_TH_MASK)
  1004. << TXQ_CTRL_TPD_FETCH_TH_SHIFT) | TXQ_CTRL_ENH_MODE | TXQ_CTRL_EN;
  1005. iowrite32(value, hw->hw_addr + REG_TXQ_CTRL);
  1006. /* min tpd fetch gap & tx jumbo packet size threshold for taskoffload */
  1007. value = (((u32) hw->tx_jumbo_task_th & TX_JUMBO_TASK_TH_MASK)
  1008. << TX_JUMBO_TASK_TH_SHIFT) |
  1009. (((u32) hw->tpd_fetch_gap & TX_TPD_MIN_IPG_MASK)
  1010. << TX_TPD_MIN_IPG_SHIFT);
  1011. iowrite32(value, hw->hw_addr + REG_TX_JUMBO_TASK_TH_TPD_IPG);
  1012. /* config RXQ */
  1013. value = (((u32) hw->rfd_burst & RXQ_CTRL_RFD_BURST_NUM_MASK)
  1014. << RXQ_CTRL_RFD_BURST_NUM_SHIFT) |
  1015. (((u32) hw->rrd_burst & RXQ_CTRL_RRD_BURST_THRESH_MASK)
  1016. << RXQ_CTRL_RRD_BURST_THRESH_SHIFT) |
  1017. (((u32) hw->rfd_fetch_gap & RXQ_CTRL_RFD_PREF_MIN_IPG_MASK)
  1018. << RXQ_CTRL_RFD_PREF_MIN_IPG_SHIFT) |
  1019. RXQ_CTRL_CUT_THRU_EN | RXQ_CTRL_EN;
  1020. iowrite32(value, hw->hw_addr + REG_RXQ_CTRL);
  1021. /* config DMA Engine */
  1022. value = ((((u32) hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  1023. << DMA_CTRL_DMAR_BURST_LEN_SHIFT) |
  1024. ((((u32) hw->dmaw_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  1025. << DMA_CTRL_DMAR_BURST_LEN_SHIFT) |
  1026. DMA_CTRL_DMAR_EN | DMA_CTRL_DMAW_EN;
  1027. value |= (u32) hw->dma_ord;
  1028. if (atl1_rcb_128 == hw->rcb_value)
  1029. value |= DMA_CTRL_RCB_VALUE;
  1030. iowrite32(value, hw->hw_addr + REG_DMA_CTRL);
  1031. /* config CMB / SMB */
  1032. value = hw->cmb_rrd | ((u32) hw->cmb_tpd << 16);
  1033. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TH);
  1034. value = hw->cmb_rx_timer | ((u32) hw->cmb_tx_timer << 16);
  1035. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TIMER);
  1036. iowrite32(hw->smb_timer, hw->hw_addr + REG_SMB_TIMER);
  1037. /* --- enable CMB / SMB */
  1038. value = CSMB_CTRL_CMB_EN | CSMB_CTRL_SMB_EN;
  1039. iowrite32(value, hw->hw_addr + REG_CSMB_CTRL);
  1040. value = ioread32(adapter->hw.hw_addr + REG_ISR);
  1041. if (unlikely((value & ISR_PHY_LINKDOWN) != 0))
  1042. value = 1; /* config failed */
  1043. else
  1044. value = 0;
  1045. /* clear all interrupt status */
  1046. iowrite32(0x3fffffff, adapter->hw.hw_addr + REG_ISR);
  1047. iowrite32(0, adapter->hw.hw_addr + REG_ISR);
  1048. return value;
  1049. }
  1050. /*
  1051. * atl1_irq_disable - Mask off interrupt generation on the NIC
  1052. * @adapter: board private structure
  1053. */
  1054. static void atl1_irq_disable(struct atl1_adapter *adapter)
  1055. {
  1056. atomic_inc(&adapter->irq_sem);
  1057. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  1058. ioread32(adapter->hw.hw_addr + REG_IMR);
  1059. synchronize_irq(adapter->pdev->irq);
  1060. }
  1061. static void atl1_vlan_rx_register(struct net_device *netdev,
  1062. struct vlan_group *grp)
  1063. {
  1064. struct atl1_adapter *adapter = netdev_priv(netdev);
  1065. unsigned long flags;
  1066. u32 ctrl;
  1067. spin_lock_irqsave(&adapter->lock, flags);
  1068. /* atl1_irq_disable(adapter); */
  1069. adapter->vlgrp = grp;
  1070. if (grp) {
  1071. /* enable VLAN tag insert/strip */
  1072. ctrl = ioread32(adapter->hw.hw_addr + REG_MAC_CTRL);
  1073. ctrl |= MAC_CTRL_RMV_VLAN;
  1074. iowrite32(ctrl, adapter->hw.hw_addr + REG_MAC_CTRL);
  1075. } else {
  1076. /* disable VLAN tag insert/strip */
  1077. ctrl = ioread32(adapter->hw.hw_addr + REG_MAC_CTRL);
  1078. ctrl &= ~MAC_CTRL_RMV_VLAN;
  1079. iowrite32(ctrl, adapter->hw.hw_addr + REG_MAC_CTRL);
  1080. }
  1081. /* atl1_irq_enable(adapter); */
  1082. spin_unlock_irqrestore(&adapter->lock, flags);
  1083. }
  1084. /* FIXME: justify or remove -- CHS */
  1085. static void atl1_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1086. {
  1087. /* We don't do Vlan filtering */
  1088. return;
  1089. }
  1090. /* FIXME: this looks wrong too -- CHS */
  1091. static void atl1_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1092. {
  1093. struct atl1_adapter *adapter = netdev_priv(netdev);
  1094. unsigned long flags;
  1095. spin_lock_irqsave(&adapter->lock, flags);
  1096. /* atl1_irq_disable(adapter); */
  1097. vlan_group_set_device(adapter->vlgrp, vid, NULL);
  1098. /* atl1_irq_enable(adapter); */
  1099. spin_unlock_irqrestore(&adapter->lock, flags);
  1100. /* We don't do Vlan filtering */
  1101. return;
  1102. }
  1103. static void atl1_restore_vlan(struct atl1_adapter *adapter)
  1104. {
  1105. atl1_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  1106. if (adapter->vlgrp) {
  1107. u16 vid;
  1108. for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
  1109. if (!vlan_group_get_device(adapter->vlgrp, vid))
  1110. continue;
  1111. atl1_vlan_rx_add_vid(adapter->netdev, vid);
  1112. }
  1113. }
  1114. }
  1115. static u16 tpd_avail(struct atl1_tpd_ring *tpd_ring)
  1116. {
  1117. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1118. u16 next_to_use = atomic_read(&tpd_ring->next_to_use);
  1119. return ((next_to_clean >
  1120. next_to_use) ? next_to_clean - next_to_use -
  1121. 1 : tpd_ring->count + next_to_clean - next_to_use - 1);
  1122. }
  1123. static int atl1_tso(struct atl1_adapter *adapter, struct sk_buff *skb,
  1124. struct tso_param *tso)
  1125. {
  1126. /* We enter this function holding a spinlock. */
  1127. u8 ipofst;
  1128. int err;
  1129. if (skb_shinfo(skb)->gso_size) {
  1130. if (skb_header_cloned(skb)) {
  1131. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1132. if (unlikely(err))
  1133. return err;
  1134. }
  1135. if (skb->protocol == ntohs(ETH_P_IP)) {
  1136. struct iphdr *iph = ip_hdr(skb);
  1137. iph->tot_len = 0;
  1138. iph->check = 0;
  1139. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1140. iph->daddr, 0,
  1141. IPPROTO_TCP,
  1142. 0);
  1143. ipofst = skb_network_offset(skb);
  1144. if (ipofst != ENET_HEADER_SIZE) /* 802.3 frame */
  1145. tso->tsopl |= 1 << TSO_PARAM_ETHTYPE_SHIFT;
  1146. tso->tsopl |= (iph->ihl &
  1147. CSUM_PARAM_IPHL_MASK) << CSUM_PARAM_IPHL_SHIFT;
  1148. tso->tsopl |= (tcp_hdrlen(skb) &
  1149. TSO_PARAM_TCPHDRLEN_MASK) << TSO_PARAM_TCPHDRLEN_SHIFT;
  1150. tso->tsopl |= (skb_shinfo(skb)->gso_size &
  1151. TSO_PARAM_MSS_MASK) << TSO_PARAM_MSS_SHIFT;
  1152. tso->tsopl |= 1 << TSO_PARAM_IPCKSUM_SHIFT;
  1153. tso->tsopl |= 1 << TSO_PARAM_TCPCKSUM_SHIFT;
  1154. tso->tsopl |= 1 << TSO_PARAM_SEGMENT_SHIFT;
  1155. return true;
  1156. }
  1157. }
  1158. return false;
  1159. }
  1160. static int atl1_tx_csum(struct atl1_adapter *adapter, struct sk_buff *skb,
  1161. struct csum_param *csum)
  1162. {
  1163. u8 css, cso;
  1164. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1165. cso = skb_transport_offset(skb);
  1166. css = cso + skb->csum_offset;
  1167. if (unlikely(cso & 0x1)) {
  1168. dev_dbg(&adapter->pdev->dev,
  1169. "payload offset not an even number\n");
  1170. return -1;
  1171. }
  1172. csum->csumpl |= (cso & CSUM_PARAM_PLOADOFFSET_MASK) <<
  1173. CSUM_PARAM_PLOADOFFSET_SHIFT;
  1174. csum->csumpl |= (css & CSUM_PARAM_XSUMOFFSET_MASK) <<
  1175. CSUM_PARAM_XSUMOFFSET_SHIFT;
  1176. csum->csumpl |= 1 << CSUM_PARAM_CUSTOMCKSUM_SHIFT;
  1177. return true;
  1178. }
  1179. return true;
  1180. }
  1181. static void atl1_tx_map(struct atl1_adapter *adapter,
  1182. struct sk_buff *skb, bool tcp_seg)
  1183. {
  1184. /* We enter this function holding a spinlock. */
  1185. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1186. struct atl1_buffer *buffer_info;
  1187. struct page *page;
  1188. int first_buf_len = skb->len;
  1189. unsigned long offset;
  1190. unsigned int nr_frags;
  1191. unsigned int f;
  1192. u16 tpd_next_to_use;
  1193. u16 proto_hdr_len;
  1194. u16 i, m, len12;
  1195. first_buf_len -= skb->data_len;
  1196. nr_frags = skb_shinfo(skb)->nr_frags;
  1197. tpd_next_to_use = atomic_read(&tpd_ring->next_to_use);
  1198. buffer_info = &tpd_ring->buffer_info[tpd_next_to_use];
  1199. if (unlikely(buffer_info->skb))
  1200. BUG();
  1201. buffer_info->skb = NULL; /* put skb in last TPD */
  1202. if (tcp_seg) {
  1203. /* TSO/GSO */
  1204. proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1205. buffer_info->length = proto_hdr_len;
  1206. page = virt_to_page(skb->data);
  1207. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1208. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1209. offset, proto_hdr_len,
  1210. PCI_DMA_TODEVICE);
  1211. if (++tpd_next_to_use == tpd_ring->count)
  1212. tpd_next_to_use = 0;
  1213. if (first_buf_len > proto_hdr_len) {
  1214. len12 = first_buf_len - proto_hdr_len;
  1215. m = (len12 + MAX_TX_BUF_LEN - 1) / MAX_TX_BUF_LEN;
  1216. for (i = 0; i < m; i++) {
  1217. buffer_info =
  1218. &tpd_ring->buffer_info[tpd_next_to_use];
  1219. buffer_info->skb = NULL;
  1220. buffer_info->length =
  1221. (MAX_TX_BUF_LEN >=
  1222. len12) ? MAX_TX_BUF_LEN : len12;
  1223. len12 -= buffer_info->length;
  1224. page = virt_to_page(skb->data +
  1225. (proto_hdr_len +
  1226. i * MAX_TX_BUF_LEN));
  1227. offset = (unsigned long)(skb->data +
  1228. (proto_hdr_len +
  1229. i * MAX_TX_BUF_LEN)) &
  1230. ~PAGE_MASK;
  1231. buffer_info->dma =
  1232. pci_map_page(adapter->pdev, page, offset,
  1233. buffer_info->length,
  1234. PCI_DMA_TODEVICE);
  1235. if (++tpd_next_to_use == tpd_ring->count)
  1236. tpd_next_to_use = 0;
  1237. }
  1238. }
  1239. } else {
  1240. /* not TSO/GSO */
  1241. buffer_info->length = first_buf_len;
  1242. page = virt_to_page(skb->data);
  1243. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1244. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1245. offset, first_buf_len,
  1246. PCI_DMA_TODEVICE);
  1247. if (++tpd_next_to_use == tpd_ring->count)
  1248. tpd_next_to_use = 0;
  1249. }
  1250. for (f = 0; f < nr_frags; f++) {
  1251. struct skb_frag_struct *frag;
  1252. u16 lenf, i, m;
  1253. frag = &skb_shinfo(skb)->frags[f];
  1254. lenf = frag->size;
  1255. m = (lenf + MAX_TX_BUF_LEN - 1) / MAX_TX_BUF_LEN;
  1256. for (i = 0; i < m; i++) {
  1257. buffer_info = &tpd_ring->buffer_info[tpd_next_to_use];
  1258. if (unlikely(buffer_info->skb))
  1259. BUG();
  1260. buffer_info->skb = NULL;
  1261. buffer_info->length =
  1262. (lenf > MAX_TX_BUF_LEN) ? MAX_TX_BUF_LEN : lenf;
  1263. lenf -= buffer_info->length;
  1264. buffer_info->dma =
  1265. pci_map_page(adapter->pdev, frag->page,
  1266. frag->page_offset + i * MAX_TX_BUF_LEN,
  1267. buffer_info->length, PCI_DMA_TODEVICE);
  1268. if (++tpd_next_to_use == tpd_ring->count)
  1269. tpd_next_to_use = 0;
  1270. }
  1271. }
  1272. /* last tpd's buffer-info */
  1273. buffer_info->skb = skb;
  1274. }
  1275. static void atl1_tx_queue(struct atl1_adapter *adapter, int count,
  1276. union tpd_descr *descr)
  1277. {
  1278. /* We enter this function holding a spinlock. */
  1279. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1280. int j;
  1281. u32 val;
  1282. struct atl1_buffer *buffer_info;
  1283. struct tx_packet_desc *tpd;
  1284. u16 tpd_next_to_use = atomic_read(&tpd_ring->next_to_use);
  1285. for (j = 0; j < count; j++) {
  1286. buffer_info = &tpd_ring->buffer_info[tpd_next_to_use];
  1287. tpd = ATL1_TPD_DESC(&adapter->tpd_ring, tpd_next_to_use);
  1288. tpd->desc.csum.csumpu = descr->csum.csumpu;
  1289. tpd->desc.csum.csumpl = descr->csum.csumpl;
  1290. tpd->desc.tso.tsopu = descr->tso.tsopu;
  1291. tpd->desc.tso.tsopl = descr->tso.tsopl;
  1292. tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1293. tpd->desc.data = descr->data;
  1294. tpd->desc.csum.csumpu |= (cpu_to_le16(buffer_info->length) &
  1295. CSUM_PARAM_BUFLEN_MASK) << CSUM_PARAM_BUFLEN_SHIFT;
  1296. val = (descr->tso.tsopl >> TSO_PARAM_SEGMENT_SHIFT) &
  1297. TSO_PARAM_SEGMENT_MASK;
  1298. if (val && !j)
  1299. tpd->desc.tso.tsopl |= 1 << TSO_PARAM_HDRFLAG_SHIFT;
  1300. if (j == (count - 1))
  1301. tpd->desc.csum.csumpl |= 1 << CSUM_PARAM_EOP_SHIFT;
  1302. if (++tpd_next_to_use == tpd_ring->count)
  1303. tpd_next_to_use = 0;
  1304. }
  1305. /*
  1306. * Force memory writes to complete before letting h/w
  1307. * know there are new descriptors to fetch. (Only
  1308. * applicable for weak-ordered memory model archs,
  1309. * such as IA-64).
  1310. */
  1311. wmb();
  1312. atomic_set(&tpd_ring->next_to_use, (int)tpd_next_to_use);
  1313. }
  1314. static void atl1_update_mailbox(struct atl1_adapter *adapter)
  1315. {
  1316. unsigned long flags;
  1317. u32 tpd_next_to_use;
  1318. u32 rfd_next_to_use;
  1319. u32 rrd_next_to_clean;
  1320. u32 value;
  1321. spin_lock_irqsave(&adapter->mb_lock, flags);
  1322. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1323. rfd_next_to_use = atomic_read(&adapter->rfd_ring.next_to_use);
  1324. rrd_next_to_clean = atomic_read(&adapter->rrd_ring.next_to_clean);
  1325. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1326. MB_RFD_PROD_INDX_SHIFT) |
  1327. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1328. MB_RRD_CONS_INDX_SHIFT) |
  1329. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1330. MB_TPD_PROD_INDX_SHIFT);
  1331. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1332. spin_unlock_irqrestore(&adapter->mb_lock, flags);
  1333. }
  1334. static int atl1_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1335. {
  1336. struct atl1_adapter *adapter = netdev_priv(netdev);
  1337. int len = skb->len;
  1338. int tso;
  1339. int count = 1;
  1340. int ret_val;
  1341. u32 val;
  1342. union tpd_descr param;
  1343. u16 frag_size;
  1344. u16 vlan_tag;
  1345. unsigned long flags;
  1346. unsigned int nr_frags = 0;
  1347. unsigned int mss = 0;
  1348. unsigned int f;
  1349. unsigned int proto_hdr_len;
  1350. len -= skb->data_len;
  1351. if (unlikely(skb->len == 0)) {
  1352. dev_kfree_skb_any(skb);
  1353. return NETDEV_TX_OK;
  1354. }
  1355. param.data = 0;
  1356. param.tso.tsopu = 0;
  1357. param.tso.tsopl = 0;
  1358. param.csum.csumpu = 0;
  1359. param.csum.csumpl = 0;
  1360. /* nr_frags will be nonzero if we're doing scatter/gather (SG) */
  1361. nr_frags = skb_shinfo(skb)->nr_frags;
  1362. for (f = 0; f < nr_frags; f++) {
  1363. frag_size = skb_shinfo(skb)->frags[f].size;
  1364. if (frag_size)
  1365. count +=
  1366. (frag_size + MAX_TX_BUF_LEN - 1) / MAX_TX_BUF_LEN;
  1367. }
  1368. /* mss will be nonzero if we're doing segment offload (TSO/GSO) */
  1369. mss = skb_shinfo(skb)->gso_size;
  1370. if (mss) {
  1371. if (skb->protocol == htons(ETH_P_IP)) {
  1372. proto_hdr_len = (skb_transport_offset(skb) +
  1373. tcp_hdrlen(skb));
  1374. if (unlikely(proto_hdr_len > len)) {
  1375. dev_kfree_skb_any(skb);
  1376. return NETDEV_TX_OK;
  1377. }
  1378. /* need additional TPD ? */
  1379. if (proto_hdr_len != len)
  1380. count += (len - proto_hdr_len +
  1381. MAX_TX_BUF_LEN - 1) / MAX_TX_BUF_LEN;
  1382. }
  1383. }
  1384. local_irq_save(flags);
  1385. if (!spin_trylock(&adapter->lock)) {
  1386. /* Can't get lock - tell upper layer to requeue */
  1387. local_irq_restore(flags);
  1388. dev_dbg(&adapter->pdev->dev, "tx locked\n");
  1389. return NETDEV_TX_LOCKED;
  1390. }
  1391. if (tpd_avail(&adapter->tpd_ring) < count) {
  1392. /* not enough descriptors */
  1393. netif_stop_queue(netdev);
  1394. spin_unlock_irqrestore(&adapter->lock, flags);
  1395. dev_dbg(&adapter->pdev->dev, "tx busy\n");
  1396. return NETDEV_TX_BUSY;
  1397. }
  1398. param.data = 0;
  1399. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  1400. vlan_tag = vlan_tx_tag_get(skb);
  1401. vlan_tag = (vlan_tag << 4) | (vlan_tag >> 13) |
  1402. ((vlan_tag >> 9) & 0x8);
  1403. param.csum.csumpl |= 1 << CSUM_PARAM_INSVLAG_SHIFT;
  1404. param.csum.csumpu |= (vlan_tag & CSUM_PARAM_VALANTAG_MASK) <<
  1405. CSUM_PARAM_VALAN_SHIFT;
  1406. }
  1407. tso = atl1_tso(adapter, skb, &param.tso);
  1408. if (tso < 0) {
  1409. spin_unlock_irqrestore(&adapter->lock, flags);
  1410. dev_kfree_skb_any(skb);
  1411. return NETDEV_TX_OK;
  1412. }
  1413. if (!tso) {
  1414. ret_val = atl1_tx_csum(adapter, skb, &param.csum);
  1415. if (ret_val < 0) {
  1416. spin_unlock_irqrestore(&adapter->lock, flags);
  1417. dev_kfree_skb_any(skb);
  1418. return NETDEV_TX_OK;
  1419. }
  1420. }
  1421. val = (param.csum.csumpl >> CSUM_PARAM_SEGMENT_SHIFT) &
  1422. CSUM_PARAM_SEGMENT_MASK;
  1423. atl1_tx_map(adapter, skb, 1 == val);
  1424. atl1_tx_queue(adapter, count, &param);
  1425. netdev->trans_start = jiffies;
  1426. spin_unlock_irqrestore(&adapter->lock, flags);
  1427. atl1_update_mailbox(adapter);
  1428. return NETDEV_TX_OK;
  1429. }
  1430. /*
  1431. * atl1_get_stats - Get System Network Statistics
  1432. * @netdev: network interface device structure
  1433. *
  1434. * Returns the address of the device statistics structure.
  1435. * The statistics are actually updated from the timer callback.
  1436. */
  1437. static struct net_device_stats *atl1_get_stats(struct net_device *netdev)
  1438. {
  1439. struct atl1_adapter *adapter = netdev_priv(netdev);
  1440. return &adapter->net_stats;
  1441. }
  1442. /*
  1443. * atl1_clean_rx_ring - Free RFD Buffers
  1444. * @adapter: board private structure
  1445. */
  1446. static void atl1_clean_rx_ring(struct atl1_adapter *adapter)
  1447. {
  1448. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1449. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1450. struct atl1_buffer *buffer_info;
  1451. struct pci_dev *pdev = adapter->pdev;
  1452. unsigned long size;
  1453. unsigned int i;
  1454. /* Free all the Rx ring sk_buffs */
  1455. for (i = 0; i < rfd_ring->count; i++) {
  1456. buffer_info = &rfd_ring->buffer_info[i];
  1457. if (buffer_info->dma) {
  1458. pci_unmap_page(pdev,
  1459. buffer_info->dma,
  1460. buffer_info->length,
  1461. PCI_DMA_FROMDEVICE);
  1462. buffer_info->dma = 0;
  1463. }
  1464. if (buffer_info->skb) {
  1465. dev_kfree_skb(buffer_info->skb);
  1466. buffer_info->skb = NULL;
  1467. }
  1468. }
  1469. size = sizeof(struct atl1_buffer) * rfd_ring->count;
  1470. memset(rfd_ring->buffer_info, 0, size);
  1471. /* Zero out the descriptor ring */
  1472. memset(rfd_ring->desc, 0, rfd_ring->size);
  1473. rfd_ring->next_to_clean = 0;
  1474. atomic_set(&rfd_ring->next_to_use, 0);
  1475. rrd_ring->next_to_use = 0;
  1476. atomic_set(&rrd_ring->next_to_clean, 0);
  1477. }
  1478. /*
  1479. * atl1_clean_tx_ring - Free Tx Buffers
  1480. * @adapter: board private structure
  1481. */
  1482. static void atl1_clean_tx_ring(struct atl1_adapter *adapter)
  1483. {
  1484. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1485. struct atl1_buffer *buffer_info;
  1486. struct pci_dev *pdev = adapter->pdev;
  1487. unsigned long size;
  1488. unsigned int i;
  1489. /* Free all the Tx ring sk_buffs */
  1490. for (i = 0; i < tpd_ring->count; i++) {
  1491. buffer_info = &tpd_ring->buffer_info[i];
  1492. if (buffer_info->dma) {
  1493. pci_unmap_page(pdev, buffer_info->dma,
  1494. buffer_info->length, PCI_DMA_TODEVICE);
  1495. buffer_info->dma = 0;
  1496. }
  1497. }
  1498. for (i = 0; i < tpd_ring->count; i++) {
  1499. buffer_info = &tpd_ring->buffer_info[i];
  1500. if (buffer_info->skb) {
  1501. dev_kfree_skb_any(buffer_info->skb);
  1502. buffer_info->skb = NULL;
  1503. }
  1504. }
  1505. size = sizeof(struct atl1_buffer) * tpd_ring->count;
  1506. memset(tpd_ring->buffer_info, 0, size);
  1507. /* Zero out the descriptor ring */
  1508. memset(tpd_ring->desc, 0, tpd_ring->size);
  1509. atomic_set(&tpd_ring->next_to_use, 0);
  1510. atomic_set(&tpd_ring->next_to_clean, 0);
  1511. }
  1512. /*
  1513. * atl1_free_ring_resources - Free Tx / RX descriptor Resources
  1514. * @adapter: board private structure
  1515. *
  1516. * Free all transmit software resources
  1517. */
  1518. void atl1_free_ring_resources(struct atl1_adapter *adapter)
  1519. {
  1520. struct pci_dev *pdev = adapter->pdev;
  1521. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1522. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1523. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1524. struct atl1_ring_header *ring_header = &adapter->ring_header;
  1525. atl1_clean_tx_ring(adapter);
  1526. atl1_clean_rx_ring(adapter);
  1527. kfree(tpd_ring->buffer_info);
  1528. pci_free_consistent(pdev, ring_header->size, ring_header->desc,
  1529. ring_header->dma);
  1530. tpd_ring->buffer_info = NULL;
  1531. tpd_ring->desc = NULL;
  1532. tpd_ring->dma = 0;
  1533. rfd_ring->buffer_info = NULL;
  1534. rfd_ring->desc = NULL;
  1535. rfd_ring->dma = 0;
  1536. rrd_ring->desc = NULL;
  1537. rrd_ring->dma = 0;
  1538. }
  1539. s32 atl1_up(struct atl1_adapter *adapter)
  1540. {
  1541. struct net_device *netdev = adapter->netdev;
  1542. int err;
  1543. int irq_flags = IRQF_SAMPLE_RANDOM;
  1544. /* hardware has been reset, we need to reload some things */
  1545. atl1_set_multi(netdev);
  1546. atl1_restore_vlan(adapter);
  1547. err = atl1_alloc_rx_buffers(adapter);
  1548. if (unlikely(!err)) /* no RX BUFFER allocated */
  1549. return -ENOMEM;
  1550. if (unlikely(atl1_configure(adapter))) {
  1551. err = -EIO;
  1552. goto err_up;
  1553. }
  1554. err = pci_enable_msi(adapter->pdev);
  1555. if (err) {
  1556. dev_info(&adapter->pdev->dev,
  1557. "Unable to enable MSI: %d\n", err);
  1558. irq_flags |= IRQF_SHARED;
  1559. }
  1560. err = request_irq(adapter->pdev->irq, &atl1_intr, irq_flags,
  1561. netdev->name, netdev);
  1562. if (unlikely(err))
  1563. goto err_up;
  1564. mod_timer(&adapter->watchdog_timer, jiffies);
  1565. atl1_irq_enable(adapter);
  1566. atl1_check_link(adapter);
  1567. return 0;
  1568. /* FIXME: unreachable code! -- CHS */
  1569. /* free irq disable any interrupt */
  1570. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  1571. free_irq(adapter->pdev->irq, netdev);
  1572. err_up:
  1573. pci_disable_msi(adapter->pdev);
  1574. /* free rx_buffers */
  1575. atl1_clean_rx_ring(adapter);
  1576. return err;
  1577. }
  1578. void atl1_down(struct atl1_adapter *adapter)
  1579. {
  1580. struct net_device *netdev = adapter->netdev;
  1581. del_timer_sync(&adapter->watchdog_timer);
  1582. del_timer_sync(&adapter->phy_config_timer);
  1583. adapter->phy_timer_pending = false;
  1584. atl1_irq_disable(adapter);
  1585. free_irq(adapter->pdev->irq, netdev);
  1586. pci_disable_msi(adapter->pdev);
  1587. atl1_reset_hw(&adapter->hw);
  1588. adapter->cmb.cmb->int_stats = 0;
  1589. adapter->link_speed = SPEED_0;
  1590. adapter->link_duplex = -1;
  1591. netif_carrier_off(netdev);
  1592. netif_stop_queue(netdev);
  1593. atl1_clean_tx_ring(adapter);
  1594. atl1_clean_rx_ring(adapter);
  1595. }
  1596. /*
  1597. * atl1_change_mtu - Change the Maximum Transfer Unit
  1598. * @netdev: network interface device structure
  1599. * @new_mtu: new value for maximum frame size
  1600. *
  1601. * Returns 0 on success, negative on failure
  1602. */
  1603. static int atl1_change_mtu(struct net_device *netdev, int new_mtu)
  1604. {
  1605. struct atl1_adapter *adapter = netdev_priv(netdev);
  1606. int old_mtu = netdev->mtu;
  1607. int max_frame = new_mtu + ENET_HEADER_SIZE + ETHERNET_FCS_SIZE;
  1608. if ((max_frame < MINIMUM_ETHERNET_FRAME_SIZE) ||
  1609. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  1610. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  1611. return -EINVAL;
  1612. }
  1613. adapter->hw.max_frame_size = max_frame;
  1614. adapter->hw.tx_jumbo_task_th = (max_frame + 7) >> 3;
  1615. adapter->rx_buffer_len = (max_frame + 7) & ~7;
  1616. adapter->hw.rx_jumbo_th = adapter->rx_buffer_len / 8;
  1617. netdev->mtu = new_mtu;
  1618. if ((old_mtu != new_mtu) && netif_running(netdev)) {
  1619. atl1_down(adapter);
  1620. atl1_up(adapter);
  1621. }
  1622. return 0;
  1623. }
  1624. /*
  1625. * atl1_set_mac - Change the Ethernet Address of the NIC
  1626. * @netdev: network interface device structure
  1627. * @p: pointer to an address structure
  1628. *
  1629. * Returns 0 on success, negative on failure
  1630. */
  1631. static int atl1_set_mac(struct net_device *netdev, void *p)
  1632. {
  1633. struct atl1_adapter *adapter = netdev_priv(netdev);
  1634. struct sockaddr *addr = p;
  1635. if (netif_running(netdev))
  1636. return -EBUSY;
  1637. if (!is_valid_ether_addr(addr->sa_data))
  1638. return -EADDRNOTAVAIL;
  1639. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1640. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  1641. atl1_set_mac_addr(&adapter->hw);
  1642. return 0;
  1643. }
  1644. /*
  1645. * atl1_watchdog - Timer Call-back
  1646. * @data: pointer to netdev cast into an unsigned long
  1647. */
  1648. static void atl1_watchdog(unsigned long data)
  1649. {
  1650. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  1651. /* Reset the timer */
  1652. mod_timer(&adapter->watchdog_timer, jiffies + 2 * HZ);
  1653. }
  1654. static int mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  1655. {
  1656. struct atl1_adapter *adapter = netdev_priv(netdev);
  1657. u16 result;
  1658. atl1_read_phy_reg(&adapter->hw, reg_num & 0x1f, &result);
  1659. return result;
  1660. }
  1661. static void mdio_write(struct net_device *netdev, int phy_id, int reg_num, int val)
  1662. {
  1663. struct atl1_adapter *adapter = netdev_priv(netdev);
  1664. atl1_write_phy_reg(&adapter->hw, reg_num, val);
  1665. }
  1666. /*
  1667. * atl1_mii_ioctl -
  1668. * @netdev:
  1669. * @ifreq:
  1670. * @cmd:
  1671. */
  1672. static int atl1_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1673. {
  1674. struct atl1_adapter *adapter = netdev_priv(netdev);
  1675. unsigned long flags;
  1676. int retval;
  1677. if (!netif_running(netdev))
  1678. return -EINVAL;
  1679. spin_lock_irqsave(&adapter->lock, flags);
  1680. retval = generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  1681. spin_unlock_irqrestore(&adapter->lock, flags);
  1682. return retval;
  1683. }
  1684. /*
  1685. * atl1_ioctl -
  1686. * @netdev:
  1687. * @ifreq:
  1688. * @cmd:
  1689. */
  1690. static int atl1_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1691. {
  1692. switch (cmd) {
  1693. case SIOCGMIIPHY:
  1694. case SIOCGMIIREG:
  1695. case SIOCSMIIREG:
  1696. return atl1_mii_ioctl(netdev, ifr, cmd);
  1697. default:
  1698. return -EOPNOTSUPP;
  1699. }
  1700. }
  1701. /*
  1702. * atl1_tx_timeout - Respond to a Tx Hang
  1703. * @netdev: network interface device structure
  1704. */
  1705. static void atl1_tx_timeout(struct net_device *netdev)
  1706. {
  1707. struct atl1_adapter *adapter = netdev_priv(netdev);
  1708. /* Do the reset outside of interrupt context */
  1709. schedule_work(&adapter->tx_timeout_task);
  1710. }
  1711. /*
  1712. * atl1_phy_config - Timer Call-back
  1713. * @data: pointer to netdev cast into an unsigned long
  1714. */
  1715. static void atl1_phy_config(unsigned long data)
  1716. {
  1717. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  1718. struct atl1_hw *hw = &adapter->hw;
  1719. unsigned long flags;
  1720. spin_lock_irqsave(&adapter->lock, flags);
  1721. adapter->phy_timer_pending = false;
  1722. atl1_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  1723. atl1_write_phy_reg(hw, MII_AT001_CR, hw->mii_1000t_ctrl_reg);
  1724. atl1_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN);
  1725. spin_unlock_irqrestore(&adapter->lock, flags);
  1726. }
  1727. int atl1_reset(struct atl1_adapter *adapter)
  1728. {
  1729. int ret;
  1730. ret = atl1_reset_hw(&adapter->hw);
  1731. if (ret != ATL1_SUCCESS)
  1732. return ret;
  1733. return atl1_init_hw(&adapter->hw);
  1734. }
  1735. /*
  1736. * atl1_open - Called when a network interface is made active
  1737. * @netdev: network interface device structure
  1738. *
  1739. * Returns 0 on success, negative value on failure
  1740. *
  1741. * The open entry point is called when a network interface is made
  1742. * active by the system (IFF_UP). At this point all resources needed
  1743. * for transmit and receive operations are allocated, the interrupt
  1744. * handler is registered with the OS, the watchdog timer is started,
  1745. * and the stack is notified that the interface is ready.
  1746. */
  1747. static int atl1_open(struct net_device *netdev)
  1748. {
  1749. struct atl1_adapter *adapter = netdev_priv(netdev);
  1750. int err;
  1751. /* allocate transmit descriptors */
  1752. err = atl1_setup_ring_resources(adapter);
  1753. if (err)
  1754. return err;
  1755. err = atl1_up(adapter);
  1756. if (err)
  1757. goto err_up;
  1758. return 0;
  1759. err_up:
  1760. atl1_reset(adapter);
  1761. return err;
  1762. }
  1763. /*
  1764. * atl1_close - Disables a network interface
  1765. * @netdev: network interface device structure
  1766. *
  1767. * Returns 0, this is not allowed to fail
  1768. *
  1769. * The close entry point is called when an interface is de-activated
  1770. * by the OS. The hardware is still under the drivers control, but
  1771. * needs to be disabled. A global MAC reset is issued to stop the
  1772. * hardware, and all transmit and receive resources are freed.
  1773. */
  1774. static int atl1_close(struct net_device *netdev)
  1775. {
  1776. struct atl1_adapter *adapter = netdev_priv(netdev);
  1777. atl1_down(adapter);
  1778. atl1_free_ring_resources(adapter);
  1779. return 0;
  1780. }
  1781. #ifdef CONFIG_NET_POLL_CONTROLLER
  1782. static void atl1_poll_controller(struct net_device *netdev)
  1783. {
  1784. disable_irq(netdev->irq);
  1785. atl1_intr(netdev->irq, netdev);
  1786. enable_irq(netdev->irq);
  1787. }
  1788. #endif
  1789. /*
  1790. * If TPD Buffer size equal to 0, PCIE DMAR_TO_INT
  1791. * will assert. We do soft reset <0x1400=1> according
  1792. * with the SPEC. BUT, it seemes that PCIE or DMA
  1793. * state-machine will not be reset. DMAR_TO_INT will
  1794. * assert again and again.
  1795. */
  1796. static void atl1_tx_timeout_task(struct work_struct *work)
  1797. {
  1798. struct atl1_adapter *adapter =
  1799. container_of(work, struct atl1_adapter, tx_timeout_task);
  1800. struct net_device *netdev = adapter->netdev;
  1801. netif_device_detach(netdev);
  1802. atl1_down(adapter);
  1803. atl1_up(adapter);
  1804. netif_device_attach(netdev);
  1805. }
  1806. /*
  1807. * atl1_link_chg_task - deal with link change event Out of interrupt context
  1808. */
  1809. static void atl1_link_chg_task(struct work_struct *work)
  1810. {
  1811. struct atl1_adapter *adapter =
  1812. container_of(work, struct atl1_adapter, link_chg_task);
  1813. unsigned long flags;
  1814. spin_lock_irqsave(&adapter->lock, flags);
  1815. atl1_check_link(adapter);
  1816. spin_unlock_irqrestore(&adapter->lock, flags);
  1817. }
  1818. /*
  1819. * atl1_pcie_patch - Patch for PCIE module
  1820. */
  1821. static void atl1_pcie_patch(struct atl1_adapter *adapter)
  1822. {
  1823. u32 value;
  1824. value = 0x6500;
  1825. iowrite32(value, adapter->hw.hw_addr + 0x12FC);
  1826. /* pcie flow control mode change */
  1827. value = ioread32(adapter->hw.hw_addr + 0x1008);
  1828. value |= 0x8000;
  1829. iowrite32(value, adapter->hw.hw_addr + 0x1008);
  1830. }
  1831. /*
  1832. * When ACPI resume on some VIA MotherBoard, the Interrupt Disable bit/0x400
  1833. * on PCI Command register is disable.
  1834. * The function enable this bit.
  1835. * Brackett, 2006/03/15
  1836. */
  1837. static void atl1_via_workaround(struct atl1_adapter *adapter)
  1838. {
  1839. unsigned long value;
  1840. value = ioread16(adapter->hw.hw_addr + PCI_COMMAND);
  1841. if (value & PCI_COMMAND_INTX_DISABLE)
  1842. value &= ~PCI_COMMAND_INTX_DISABLE;
  1843. iowrite32(value, adapter->hw.hw_addr + PCI_COMMAND);
  1844. }
  1845. /*
  1846. * atl1_probe - Device Initialization Routine
  1847. * @pdev: PCI device information struct
  1848. * @ent: entry in atl1_pci_tbl
  1849. *
  1850. * Returns 0 on success, negative on failure
  1851. *
  1852. * atl1_probe initializes an adapter identified by a pci_dev structure.
  1853. * The OS initialization, configuring of the adapter private structure,
  1854. * and a hardware reset occur.
  1855. */
  1856. static int __devinit atl1_probe(struct pci_dev *pdev,
  1857. const struct pci_device_id *ent)
  1858. {
  1859. struct net_device *netdev;
  1860. struct atl1_adapter *adapter;
  1861. static int cards_found = 0;
  1862. bool pci_using_64 = true;
  1863. int err;
  1864. err = pci_enable_device(pdev);
  1865. if (err)
  1866. return err;
  1867. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  1868. if (err) {
  1869. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1870. if (err) {
  1871. dev_err(&pdev->dev, "no usable DMA configuration\n");
  1872. goto err_dma;
  1873. }
  1874. pci_using_64 = false;
  1875. }
  1876. /* Mark all PCI regions associated with PCI device
  1877. * pdev as being reserved by owner atl1_driver_name
  1878. */
  1879. err = pci_request_regions(pdev, atl1_driver_name);
  1880. if (err)
  1881. goto err_request_regions;
  1882. /* Enables bus-mastering on the device and calls
  1883. * pcibios_set_master to do the needed arch specific settings
  1884. */
  1885. pci_set_master(pdev);
  1886. netdev = alloc_etherdev(sizeof(struct atl1_adapter));
  1887. if (!netdev) {
  1888. err = -ENOMEM;
  1889. goto err_alloc_etherdev;
  1890. }
  1891. SET_MODULE_OWNER(netdev);
  1892. SET_NETDEV_DEV(netdev, &pdev->dev);
  1893. pci_set_drvdata(pdev, netdev);
  1894. adapter = netdev_priv(netdev);
  1895. adapter->netdev = netdev;
  1896. adapter->pdev = pdev;
  1897. adapter->hw.back = adapter;
  1898. adapter->hw.hw_addr = pci_iomap(pdev, 0, 0);
  1899. if (!adapter->hw.hw_addr) {
  1900. err = -EIO;
  1901. goto err_pci_iomap;
  1902. }
  1903. /* get device revision number */
  1904. adapter->hw.dev_rev = ioread16(adapter->hw.hw_addr +
  1905. (REG_MASTER_CTRL + 2));
  1906. dev_info(&pdev->dev, "version %s\n", DRIVER_VERSION);
  1907. /* set default ring resource counts */
  1908. adapter->rfd_ring.count = adapter->rrd_ring.count = ATL1_DEFAULT_RFD;
  1909. adapter->tpd_ring.count = ATL1_DEFAULT_TPD;
  1910. adapter->mii.dev = netdev;
  1911. adapter->mii.mdio_read = mdio_read;
  1912. adapter->mii.mdio_write = mdio_write;
  1913. adapter->mii.phy_id_mask = 0x1f;
  1914. adapter->mii.reg_num_mask = 0x1f;
  1915. netdev->open = &atl1_open;
  1916. netdev->stop = &atl1_close;
  1917. netdev->hard_start_xmit = &atl1_xmit_frame;
  1918. netdev->get_stats = &atl1_get_stats;
  1919. netdev->set_multicast_list = &atl1_set_multi;
  1920. netdev->set_mac_address = &atl1_set_mac;
  1921. netdev->change_mtu = &atl1_change_mtu;
  1922. netdev->do_ioctl = &atl1_ioctl;
  1923. netdev->tx_timeout = &atl1_tx_timeout;
  1924. netdev->watchdog_timeo = 5 * HZ;
  1925. #ifdef CONFIG_NET_POLL_CONTROLLER
  1926. netdev->poll_controller = atl1_poll_controller;
  1927. #endif
  1928. netdev->vlan_rx_register = atl1_vlan_rx_register;
  1929. netdev->vlan_rx_add_vid = atl1_vlan_rx_add_vid;
  1930. netdev->vlan_rx_kill_vid = atl1_vlan_rx_kill_vid;
  1931. netdev->ethtool_ops = &atl1_ethtool_ops;
  1932. adapter->bd_number = cards_found;
  1933. adapter->pci_using_64 = pci_using_64;
  1934. /* setup the private structure */
  1935. err = atl1_sw_init(adapter);
  1936. if (err)
  1937. goto err_common;
  1938. netdev->features = NETIF_F_HW_CSUM;
  1939. netdev->features |= NETIF_F_SG;
  1940. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  1941. /*
  1942. * FIXME - Until tso performance gets fixed, disable the feature.
  1943. * Enable it with ethtool -K if desired.
  1944. */
  1945. /* netdev->features |= NETIF_F_TSO; */
  1946. if (pci_using_64)
  1947. netdev->features |= NETIF_F_HIGHDMA;
  1948. netdev->features |= NETIF_F_LLTX;
  1949. /*
  1950. * patch for some L1 of old version,
  1951. * the final version of L1 may not need these
  1952. * patches
  1953. */
  1954. /* atl1_pcie_patch(adapter); */
  1955. /* really reset GPHY core */
  1956. iowrite16(0, adapter->hw.hw_addr + REG_GPHY_ENABLE);
  1957. /*
  1958. * reset the controller to
  1959. * put the device in a known good starting state
  1960. */
  1961. if (atl1_reset_hw(&adapter->hw)) {
  1962. err = -EIO;
  1963. goto err_common;
  1964. }
  1965. /* copy the MAC address out of the EEPROM */
  1966. atl1_read_mac_addr(&adapter->hw);
  1967. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  1968. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1969. err = -EIO;
  1970. goto err_common;
  1971. }
  1972. atl1_check_options(adapter);
  1973. /* pre-init the MAC, and setup link */
  1974. err = atl1_init_hw(&adapter->hw);
  1975. if (err) {
  1976. err = -EIO;
  1977. goto err_common;
  1978. }
  1979. atl1_pcie_patch(adapter);
  1980. /* assume we have no link for now */
  1981. netif_carrier_off(netdev);
  1982. netif_stop_queue(netdev);
  1983. init_timer(&adapter->watchdog_timer);
  1984. adapter->watchdog_timer.function = &atl1_watchdog;
  1985. adapter->watchdog_timer.data = (unsigned long)adapter;
  1986. init_timer(&adapter->phy_config_timer);
  1987. adapter->phy_config_timer.function = &atl1_phy_config;
  1988. adapter->phy_config_timer.data = (unsigned long)adapter;
  1989. adapter->phy_timer_pending = false;
  1990. INIT_WORK(&adapter->tx_timeout_task, atl1_tx_timeout_task);
  1991. INIT_WORK(&adapter->link_chg_task, atl1_link_chg_task);
  1992. INIT_WORK(&adapter->pcie_dma_to_rst_task, atl1_tx_timeout_task);
  1993. err = register_netdev(netdev);
  1994. if (err)
  1995. goto err_common;
  1996. cards_found++;
  1997. atl1_via_workaround(adapter);
  1998. return 0;
  1999. err_common:
  2000. pci_iounmap(pdev, adapter->hw.hw_addr);
  2001. err_pci_iomap:
  2002. free_netdev(netdev);
  2003. err_alloc_etherdev:
  2004. pci_release_regions(pdev);
  2005. err_dma:
  2006. err_request_regions:
  2007. pci_disable_device(pdev);
  2008. return err;
  2009. }
  2010. /*
  2011. * atl1_remove - Device Removal Routine
  2012. * @pdev: PCI device information struct
  2013. *
  2014. * atl1_remove is called by the PCI subsystem to alert the driver
  2015. * that it should release a PCI device. The could be caused by a
  2016. * Hot-Plug event, or because the driver is going to be removed from
  2017. * memory.
  2018. */
  2019. static void __devexit atl1_remove(struct pci_dev *pdev)
  2020. {
  2021. struct net_device *netdev = pci_get_drvdata(pdev);
  2022. struct atl1_adapter *adapter;
  2023. /* Device not available. Return. */
  2024. if (!netdev)
  2025. return;
  2026. adapter = netdev_priv(netdev);
  2027. /* Some atl1 boards lack persistent storage for their MAC, and get it
  2028. * from the BIOS during POST. If we've been messing with the MAC
  2029. * address, we need to save the permanent one.
  2030. */
  2031. if (memcmp(adapter->hw.mac_addr, adapter->hw.perm_mac_addr, ETH_ALEN)) {
  2032. memcpy(adapter->hw.mac_addr, adapter->hw.perm_mac_addr, ETH_ALEN);
  2033. atl1_set_mac_addr(&adapter->hw);
  2034. }
  2035. iowrite16(0, adapter->hw.hw_addr + REG_GPHY_ENABLE);
  2036. unregister_netdev(netdev);
  2037. pci_iounmap(pdev, adapter->hw.hw_addr);
  2038. pci_release_regions(pdev);
  2039. free_netdev(netdev);
  2040. pci_disable_device(pdev);
  2041. }
  2042. #ifdef CONFIG_PM
  2043. static int atl1_suspend(struct pci_dev *pdev, pm_message_t state)
  2044. {
  2045. struct net_device *netdev = pci_get_drvdata(pdev);
  2046. struct atl1_adapter *adapter = netdev_priv(netdev);
  2047. struct atl1_hw *hw = &adapter->hw;
  2048. u32 ctrl = 0;
  2049. u32 wufc = adapter->wol;
  2050. netif_device_detach(netdev);
  2051. if (netif_running(netdev))
  2052. atl1_down(adapter);
  2053. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2054. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2055. if (ctrl & BMSR_LSTATUS)
  2056. wufc &= ~ATL1_WUFC_LNKC;
  2057. /* reduce speed to 10/100M */
  2058. if (wufc) {
  2059. atl1_phy_enter_power_saving(hw);
  2060. /* if resume, let driver to re- setup link */
  2061. hw->phy_configured = false;
  2062. atl1_set_mac_addr(hw);
  2063. atl1_set_multi(netdev);
  2064. ctrl = 0;
  2065. /* turn on magic packet wol */
  2066. if (wufc & ATL1_WUFC_MAG)
  2067. ctrl = WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  2068. /* turn on Link change WOL */
  2069. if (wufc & ATL1_WUFC_LNKC)
  2070. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  2071. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2072. /* turn on all-multi mode if wake on multicast is enabled */
  2073. ctrl = ioread32(hw->hw_addr + REG_MAC_CTRL);
  2074. ctrl &= ~MAC_CTRL_DBG;
  2075. ctrl &= ~MAC_CTRL_PROMIS_EN;
  2076. if (wufc & ATL1_WUFC_MC)
  2077. ctrl |= MAC_CTRL_MC_ALL_EN;
  2078. else
  2079. ctrl &= ~MAC_CTRL_MC_ALL_EN;
  2080. /* turn on broadcast mode if wake on-BC is enabled */
  2081. if (wufc & ATL1_WUFC_BC)
  2082. ctrl |= MAC_CTRL_BC_EN;
  2083. else
  2084. ctrl &= ~MAC_CTRL_BC_EN;
  2085. /* enable RX */
  2086. ctrl |= MAC_CTRL_RX_EN;
  2087. iowrite32(ctrl, hw->hw_addr + REG_MAC_CTRL);
  2088. pci_enable_wake(pdev, PCI_D3hot, 1);
  2089. pci_enable_wake(pdev, PCI_D3cold, 1); /* 4 == D3 cold */
  2090. } else {
  2091. iowrite32(0, hw->hw_addr + REG_WOL_CTRL);
  2092. pci_enable_wake(pdev, PCI_D3hot, 0);
  2093. pci_enable_wake(pdev, PCI_D3cold, 0); /* 4 == D3 cold */
  2094. }
  2095. pci_save_state(pdev);
  2096. pci_disable_device(pdev);
  2097. pci_set_power_state(pdev, PCI_D3hot);
  2098. return 0;
  2099. }
  2100. static int atl1_resume(struct pci_dev *pdev)
  2101. {
  2102. struct net_device *netdev = pci_get_drvdata(pdev);
  2103. struct atl1_adapter *adapter = netdev_priv(netdev);
  2104. u32 ret_val;
  2105. pci_set_power_state(pdev, 0);
  2106. pci_restore_state(pdev);
  2107. ret_val = pci_enable_device(pdev);
  2108. pci_enable_wake(pdev, PCI_D3hot, 0);
  2109. pci_enable_wake(pdev, PCI_D3cold, 0);
  2110. iowrite32(0, adapter->hw.hw_addr + REG_WOL_CTRL);
  2111. atl1_reset(adapter);
  2112. if (netif_running(netdev))
  2113. atl1_up(adapter);
  2114. netif_device_attach(netdev);
  2115. atl1_via_workaround(adapter);
  2116. return 0;
  2117. }
  2118. #else
  2119. #define atl1_suspend NULL
  2120. #define atl1_resume NULL
  2121. #endif
  2122. static struct pci_driver atl1_driver = {
  2123. .name = atl1_driver_name,
  2124. .id_table = atl1_pci_tbl,
  2125. .probe = atl1_probe,
  2126. .remove = __devexit_p(atl1_remove),
  2127. /* Power Managment Hooks */
  2128. /* probably broken right now -- CHS */
  2129. .suspend = atl1_suspend,
  2130. .resume = atl1_resume
  2131. };
  2132. /*
  2133. * atl1_exit_module - Driver Exit Cleanup Routine
  2134. *
  2135. * atl1_exit_module is called just before the driver is removed
  2136. * from memory.
  2137. */
  2138. static void __exit atl1_exit_module(void)
  2139. {
  2140. pci_unregister_driver(&atl1_driver);
  2141. }
  2142. /*
  2143. * atl1_init_module - Driver Registration Routine
  2144. *
  2145. * atl1_init_module is the first routine called when the driver is
  2146. * loaded. All it does is register with the PCI subsystem.
  2147. */
  2148. static int __init atl1_init_module(void)
  2149. {
  2150. return pci_register_driver(&atl1_driver);
  2151. }
  2152. module_init(atl1_init_module);
  2153. module_exit(atl1_exit_module);