cs553x_nand.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * drivers/mtd/nand/cs553x_nand.c
  3. *
  4. * (C) 2005, 2006 Red Hat Inc.
  5. *
  6. * Author: David Woodhouse <dwmw2@infradead.org>
  7. * Tom Sylla <tom.sylla@amd.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * Overview:
  14. * This is a device driver for the NAND flash controller found on
  15. * the AMD CS5535/CS5536 companion chipsets for the Geode processor.
  16. *
  17. */
  18. #include <linux/slab.h>
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/delay.h>
  22. #include <linux/mtd/mtd.h>
  23. #include <linux/mtd/nand.h>
  24. #include <linux/mtd/nand_ecc.h>
  25. #include <linux/mtd/partitions.h>
  26. #include <asm/msr.h>
  27. #include <asm/io.h>
  28. #define NR_CS553X_CONTROLLERS 4
  29. #define MSR_DIVIL_GLD_CAP 0x51400000 /* DIVIL capabilitiies */
  30. #define CAP_CS5535 0x2df000ULL
  31. #define CAP_CS5536 0x5df500ULL
  32. /* NAND Timing MSRs */
  33. #define MSR_NANDF_DATA 0x5140001b /* NAND Flash Data Timing MSR */
  34. #define MSR_NANDF_CTL 0x5140001c /* NAND Flash Control Timing */
  35. #define MSR_NANDF_RSVD 0x5140001d /* Reserved */
  36. /* NAND BAR MSRs */
  37. #define MSR_DIVIL_LBAR_FLSH0 0x51400010 /* Flash Chip Select 0 */
  38. #define MSR_DIVIL_LBAR_FLSH1 0x51400011 /* Flash Chip Select 1 */
  39. #define MSR_DIVIL_LBAR_FLSH2 0x51400012 /* Flash Chip Select 2 */
  40. #define MSR_DIVIL_LBAR_FLSH3 0x51400013 /* Flash Chip Select 3 */
  41. /* Each made up of... */
  42. #define FLSH_LBAR_EN (1ULL<<32)
  43. #define FLSH_NOR_NAND (1ULL<<33) /* 1 for NAND */
  44. #define FLSH_MEM_IO (1ULL<<34) /* 1 for MMIO */
  45. /* I/O BARs have BASE_ADDR in bits 15:4, IO_MASK in 47:36 */
  46. /* MMIO BARs have BASE_ADDR in bits 31:12, MEM_MASK in 63:44 */
  47. /* Pin function selection MSR (IDE vs. flash on the IDE pins) */
  48. #define MSR_DIVIL_BALL_OPTS 0x51400015
  49. #define PIN_OPT_IDE (1<<0) /* 0 for flash, 1 for IDE */
  50. /* Registers within the NAND flash controller BAR -- memory mapped */
  51. #define MM_NAND_DATA 0x00 /* 0 to 0x7ff, in fact */
  52. #define MM_NAND_CTL 0x800 /* Any even address 0x800-0x80e */
  53. #define MM_NAND_IO 0x801 /* Any odd address 0x801-0x80f */
  54. #define MM_NAND_STS 0x810
  55. #define MM_NAND_ECC_LSB 0x811
  56. #define MM_NAND_ECC_MSB 0x812
  57. #define MM_NAND_ECC_COL 0x813
  58. #define MM_NAND_LAC 0x814
  59. #define MM_NAND_ECC_CTL 0x815
  60. /* Registers within the NAND flash controller BAR -- I/O mapped */
  61. #define IO_NAND_DATA 0x00 /* 0 to 3, in fact */
  62. #define IO_NAND_CTL 0x04
  63. #define IO_NAND_IO 0x05
  64. #define IO_NAND_STS 0x06
  65. #define IO_NAND_ECC_CTL 0x08
  66. #define IO_NAND_ECC_LSB 0x09
  67. #define IO_NAND_ECC_MSB 0x0a
  68. #define IO_NAND_ECC_COL 0x0b
  69. #define IO_NAND_LAC 0x0c
  70. #define CS_NAND_CTL_DIST_EN (1<<4) /* Enable NAND Distract interrupt */
  71. #define CS_NAND_CTL_RDY_INT_MASK (1<<3) /* Enable RDY/BUSY# interrupt */
  72. #define CS_NAND_CTL_ALE (1<<2)
  73. #define CS_NAND_CTL_CLE (1<<1)
  74. #define CS_NAND_CTL_CE (1<<0) /* Keep low; 1 to reset */
  75. #define CS_NAND_STS_FLASH_RDY (1<<3)
  76. #define CS_NAND_CTLR_BUSY (1<<2)
  77. #define CS_NAND_CMD_COMP (1<<1)
  78. #define CS_NAND_DIST_ST (1<<0)
  79. #define CS_NAND_ECC_PARITY (1<<2)
  80. #define CS_NAND_ECC_CLRECC (1<<1)
  81. #define CS_NAND_ECC_ENECC (1<<0)
  82. static void cs553x_read_buf(struct mtd_info *mtd, u_char *buf, int len)
  83. {
  84. struct nand_chip *this = mtd->priv;
  85. while (unlikely(len > 0x800)) {
  86. memcpy_fromio(buf, this->IO_ADDR_R, 0x800);
  87. buf += 0x800;
  88. len -= 0x800;
  89. }
  90. memcpy_fromio(buf, this->IO_ADDR_R, len);
  91. }
  92. static void cs553x_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
  93. {
  94. struct nand_chip *this = mtd->priv;
  95. while (unlikely(len > 0x800)) {
  96. memcpy_toio(this->IO_ADDR_R, buf, 0x800);
  97. buf += 0x800;
  98. len -= 0x800;
  99. }
  100. memcpy_toio(this->IO_ADDR_R, buf, len);
  101. }
  102. static unsigned char cs553x_read_byte(struct mtd_info *mtd)
  103. {
  104. struct nand_chip *this = mtd->priv;
  105. return readb(this->IO_ADDR_R);
  106. }
  107. static void cs553x_write_byte(struct mtd_info *mtd, u_char byte)
  108. {
  109. struct nand_chip *this = mtd->priv;
  110. int i = 100000;
  111. while (i && readb(this->IO_ADDR_R + MM_NAND_STS) & CS_NAND_CTLR_BUSY) {
  112. udelay(1);
  113. i--;
  114. }
  115. writeb(byte, this->IO_ADDR_W + 0x801);
  116. }
  117. static void cs553x_hwcontrol(struct mtd_info *mtd, int cmd,
  118. unsigned int ctrl)
  119. {
  120. struct nand_chip *this = mtd->priv;
  121. void __iomem *mmio_base = this->IO_ADDR_R;
  122. if (ctrl & NAND_CTRL_CHANGE) {
  123. unsigned char ctl = (ctrl & ~NAND_CTRL_CHANGE ) ^ 0x01;
  124. writeb(ctl, mmio_base + MM_NAND_CTL);
  125. }
  126. if (cmd != NAND_CMD_NONE)
  127. cs553x_write_byte(mtd, cmd);
  128. }
  129. static int cs553x_device_ready(struct mtd_info *mtd)
  130. {
  131. struct nand_chip *this = mtd->priv;
  132. void __iomem *mmio_base = this->IO_ADDR_R;
  133. unsigned char foo = readb(mmio_base + MM_NAND_STS);
  134. return (foo & CS_NAND_STS_FLASH_RDY) && !(foo & CS_NAND_CTLR_BUSY);
  135. }
  136. static void cs_enable_hwecc(struct mtd_info *mtd, int mode)
  137. {
  138. struct nand_chip *this = mtd->priv;
  139. void __iomem *mmio_base = this->IO_ADDR_R;
  140. writeb(0x07, mmio_base + MM_NAND_ECC_CTL);
  141. }
  142. static int cs_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
  143. {
  144. uint32_t ecc;
  145. struct nand_chip *this = mtd->priv;
  146. void __iomem *mmio_base = this->IO_ADDR_R;
  147. ecc = readl(mmio_base + MM_NAND_STS);
  148. ecc_code[1] = ecc >> 8;
  149. ecc_code[0] = ecc >> 16;
  150. ecc_code[2] = ecc >> 24;
  151. return 0;
  152. }
  153. static struct mtd_info *cs553x_mtd[4];
  154. static int __init cs553x_init_one(int cs, int mmio, unsigned long adr)
  155. {
  156. int err = 0;
  157. struct nand_chip *this;
  158. struct mtd_info *new_mtd;
  159. printk(KERN_NOTICE "Probing CS553x NAND controller CS#%d at %sIO 0x%08lx\n", cs, mmio?"MM":"P", adr);
  160. if (!mmio) {
  161. printk(KERN_NOTICE "PIO mode not yet implemented for CS553X NAND controller\n");
  162. return -ENXIO;
  163. }
  164. /* Allocate memory for MTD device structure and private data */
  165. new_mtd = kmalloc(sizeof(struct mtd_info) + sizeof(struct nand_chip), GFP_KERNEL);
  166. if (!new_mtd) {
  167. printk(KERN_WARNING "Unable to allocate CS553X NAND MTD device structure.\n");
  168. err = -ENOMEM;
  169. goto out;
  170. }
  171. /* Get pointer to private data */
  172. this = (struct nand_chip *)(&new_mtd[1]);
  173. /* Initialize structures */
  174. memset(new_mtd, 0, sizeof(struct mtd_info));
  175. memset(this, 0, sizeof(struct nand_chip));
  176. /* Link the private data with the MTD structure */
  177. new_mtd->priv = this;
  178. new_mtd->owner = THIS_MODULE;
  179. /* map physical address */
  180. this->IO_ADDR_R = this->IO_ADDR_W = ioremap(adr, 4096);
  181. if (!this->IO_ADDR_R) {
  182. printk(KERN_WARNING "ioremap cs553x NAND @0x%08lx failed\n", adr);
  183. err = -EIO;
  184. goto out_mtd;
  185. }
  186. this->cmd_ctrl = cs553x_hwcontrol;
  187. this->dev_ready = cs553x_device_ready;
  188. this->read_byte = cs553x_read_byte;
  189. this->read_buf = cs553x_read_buf;
  190. this->write_buf = cs553x_write_buf;
  191. this->chip_delay = 0;
  192. this->ecc.mode = NAND_ECC_HW;
  193. this->ecc.size = 256;
  194. this->ecc.bytes = 3;
  195. this->ecc.hwctl = cs_enable_hwecc;
  196. this->ecc.calculate = cs_calculate_ecc;
  197. this->ecc.correct = nand_correct_data;
  198. /* Enable the following for a flash based bad block table */
  199. this->options = NAND_USE_FLASH_BBT | NAND_NO_AUTOINCR;
  200. /* Scan to find existance of the device */
  201. if (nand_scan(new_mtd, 1)) {
  202. err = -ENXIO;
  203. goto out_ior;
  204. }
  205. cs553x_mtd[cs] = new_mtd;
  206. goto out;
  207. out_ior:
  208. iounmap(this->IO_ADDR_R);
  209. out_mtd:
  210. kfree(new_mtd);
  211. out:
  212. return err;
  213. }
  214. static int is_geode(void)
  215. {
  216. /* These are the CPUs which will have a CS553[56] companion chip */
  217. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  218. boot_cpu_data.x86 == 5 &&
  219. boot_cpu_data.x86_model == 10)
  220. return 1; /* Geode LX */
  221. if ((boot_cpu_data.x86_vendor == X86_VENDOR_NSC ||
  222. boot_cpu_data.x86_vendor == X86_VENDOR_CYRIX) &&
  223. boot_cpu_data.x86 == 5 &&
  224. boot_cpu_data.x86_model == 5)
  225. return 1; /* Geode GX (née GX2) */
  226. return 0;
  227. }
  228. static int __init cs553x_init(void)
  229. {
  230. int err = -ENXIO;
  231. int i;
  232. uint64_t val;
  233. /* If the CPU isn't a Geode GX or LX, abort */
  234. if (!is_geode())
  235. return -ENXIO;
  236. /* If it doesn't have the CS553[56], abort */
  237. rdmsrl(MSR_DIVIL_GLD_CAP, val);
  238. val &= ~0xFFULL;
  239. if (val != CAP_CS5535 && val != CAP_CS5536)
  240. return -ENXIO;
  241. /* If it doesn't have the NAND controller enabled, abort */
  242. rdmsrl(MSR_DIVIL_BALL_OPTS, val);
  243. if (val & 1) {
  244. printk(KERN_INFO "CS553x NAND controller: Flash I/O not enabled in MSR_DIVIL_BALL_OPTS.\n");
  245. return -ENXIO;
  246. }
  247. for (i = 0; i < NR_CS553X_CONTROLLERS; i++) {
  248. rdmsrl(MSR_DIVIL_LBAR_FLSH0 + i, val);
  249. if ((val & (FLSH_LBAR_EN|FLSH_NOR_NAND)) == (FLSH_LBAR_EN|FLSH_NOR_NAND))
  250. err = cs553x_init_one(i, !!(val & FLSH_MEM_IO), val & 0xFFFFFFFF);
  251. }
  252. /* Register all devices together here. This means we can easily hack it to
  253. do mtdconcat etc. if we want to. */
  254. for (i = 0; i < NR_CS553X_CONTROLLERS; i++) {
  255. if (cs553x_mtd[i]) {
  256. add_mtd_device(cs553x_mtd[i]);
  257. /* If any devices registered, return success. Else the last error. */
  258. err = 0;
  259. }
  260. }
  261. return err;
  262. }
  263. module_init(cs553x_init);
  264. static void __exit cs553x_cleanup(void)
  265. {
  266. int i;
  267. for (i = 0; i < NR_CS553X_CONTROLLERS; i++) {
  268. struct mtd_info *mtd = cs553x_mtd[i];
  269. struct nand_chip *this;
  270. void __iomem *mmio_base;
  271. if (!mtd)
  272. break;
  273. this = cs553x_mtd[i]->priv;
  274. mmio_base = this->IO_ADDR_R;
  275. /* Release resources, unregister device */
  276. nand_release(cs553x_mtd[i]);
  277. cs553x_mtd[i] = NULL;
  278. /* unmap physical adress */
  279. iounmap(mmio_base);
  280. /* Free the MTD device structure */
  281. kfree(mtd);
  282. }
  283. }
  284. module_exit(cs553x_cleanup);
  285. MODULE_LICENSE("GPL");
  286. MODULE_AUTHOR("David Woodhouse <dwmw2@infradead.org>");
  287. MODULE_DESCRIPTION("NAND controller driver for AMD CS5535/CS5536 companion chip");