jedec_probe.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198
  1. /*
  2. Common Flash Interface probe code.
  3. (C) 2000 Red Hat. GPL'd.
  4. $Id: jedec_probe.c,v 1.66 2005/11/07 11:14:23 gleixner Exp $
  5. See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
  6. for the standard this probe goes back to.
  7. Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/kernel.h>
  13. #include <asm/io.h>
  14. #include <asm/byteorder.h>
  15. #include <linux/errno.h>
  16. #include <linux/slab.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/init.h>
  19. #include <linux/mtd/mtd.h>
  20. #include <linux/mtd/map.h>
  21. #include <linux/mtd/cfi.h>
  22. #include <linux/mtd/gen_probe.h>
  23. /* Manufacturers */
  24. #define MANUFACTURER_AMD 0x0001
  25. #define MANUFACTURER_ATMEL 0x001f
  26. #define MANUFACTURER_FUJITSU 0x0004
  27. #define MANUFACTURER_HYUNDAI 0x00AD
  28. #define MANUFACTURER_INTEL 0x0089
  29. #define MANUFACTURER_MACRONIX 0x00C2
  30. #define MANUFACTURER_NEC 0x0010
  31. #define MANUFACTURER_PMC 0x009D
  32. #define MANUFACTURER_SHARP 0x00b0
  33. #define MANUFACTURER_SST 0x00BF
  34. #define MANUFACTURER_ST 0x0020
  35. #define MANUFACTURER_TOSHIBA 0x0098
  36. #define MANUFACTURER_WINBOND 0x00da
  37. /* AMD */
  38. #define AM29DL800BB 0x22C8
  39. #define AM29DL800BT 0x224A
  40. #define AM29F800BB 0x2258
  41. #define AM29F800BT 0x22D6
  42. #define AM29LV400BB 0x22BA
  43. #define AM29LV400BT 0x22B9
  44. #define AM29LV800BB 0x225B
  45. #define AM29LV800BT 0x22DA
  46. #define AM29LV160DT 0x22C4
  47. #define AM29LV160DB 0x2249
  48. #define AM29F017D 0x003D
  49. #define AM29F016D 0x00AD
  50. #define AM29F080 0x00D5
  51. #define AM29F040 0x00A4
  52. #define AM29LV040B 0x004F
  53. #define AM29F032B 0x0041
  54. #define AM29F002T 0x00B0
  55. /* Atmel */
  56. #define AT49BV512 0x0003
  57. #define AT29LV512 0x003d
  58. #define AT49BV16X 0x00C0
  59. #define AT49BV16XT 0x00C2
  60. #define AT49BV32X 0x00C8
  61. #define AT49BV32XT 0x00C9
  62. /* Fujitsu */
  63. #define MBM29F040C 0x00A4
  64. #define MBM29LV650UE 0x22D7
  65. #define MBM29LV320TE 0x22F6
  66. #define MBM29LV320BE 0x22F9
  67. #define MBM29LV160TE 0x22C4
  68. #define MBM29LV160BE 0x2249
  69. #define MBM29LV800BA 0x225B
  70. #define MBM29LV800TA 0x22DA
  71. #define MBM29LV400TC 0x22B9
  72. #define MBM29LV400BC 0x22BA
  73. /* Hyundai */
  74. #define HY29F002T 0x00B0
  75. /* Intel */
  76. #define I28F004B3T 0x00d4
  77. #define I28F004B3B 0x00d5
  78. #define I28F400B3T 0x8894
  79. #define I28F400B3B 0x8895
  80. #define I28F008S5 0x00a6
  81. #define I28F016S5 0x00a0
  82. #define I28F008SA 0x00a2
  83. #define I28F008B3T 0x00d2
  84. #define I28F008B3B 0x00d3
  85. #define I28F800B3T 0x8892
  86. #define I28F800B3B 0x8893
  87. #define I28F016S3 0x00aa
  88. #define I28F016B3T 0x00d0
  89. #define I28F016B3B 0x00d1
  90. #define I28F160B3T 0x8890
  91. #define I28F160B3B 0x8891
  92. #define I28F320B3T 0x8896
  93. #define I28F320B3B 0x8897
  94. #define I28F640B3T 0x8898
  95. #define I28F640B3B 0x8899
  96. #define I82802AB 0x00ad
  97. #define I82802AC 0x00ac
  98. /* Macronix */
  99. #define MX29LV040C 0x004F
  100. #define MX29LV160T 0x22C4
  101. #define MX29LV160B 0x2249
  102. #define MX29F040 0x00A4
  103. #define MX29F016 0x00AD
  104. #define MX29F002T 0x00B0
  105. #define MX29F004T 0x0045
  106. #define MX29F004B 0x0046
  107. /* NEC */
  108. #define UPD29F064115 0x221C
  109. /* PMC */
  110. #define PM49FL002 0x006D
  111. #define PM49FL004 0x006E
  112. #define PM49FL008 0x006A
  113. /* Sharp */
  114. #define LH28F640BF 0x00b0
  115. /* ST - www.st.com */
  116. #define M29W800DT 0x00D7
  117. #define M29W800DB 0x005B
  118. #define M29W160DT 0x22C4
  119. #define M29W160DB 0x2249
  120. #define M29W040B 0x00E3
  121. #define M50FW040 0x002C
  122. #define M50FW080 0x002D
  123. #define M50FW016 0x002E
  124. #define M50LPW080 0x002F
  125. /* SST */
  126. #define SST29EE020 0x0010
  127. #define SST29LE020 0x0012
  128. #define SST29EE512 0x005d
  129. #define SST29LE512 0x003d
  130. #define SST39LF800 0x2781
  131. #define SST39LF160 0x2782
  132. #define SST39VF1601 0x234b
  133. #define SST39LF512 0x00D4
  134. #define SST39LF010 0x00D5
  135. #define SST39LF020 0x00D6
  136. #define SST39LF040 0x00D7
  137. #define SST39SF010A 0x00B5
  138. #define SST39SF020A 0x00B6
  139. #define SST49LF004B 0x0060
  140. #define SST49LF040B 0x0050
  141. #define SST49LF008A 0x005a
  142. #define SST49LF030A 0x001C
  143. #define SST49LF040A 0x0051
  144. #define SST49LF080A 0x005B
  145. /* Toshiba */
  146. #define TC58FVT160 0x00C2
  147. #define TC58FVB160 0x0043
  148. #define TC58FVT321 0x009A
  149. #define TC58FVB321 0x009C
  150. #define TC58FVT641 0x0093
  151. #define TC58FVB641 0x0095
  152. /* Winbond */
  153. #define W49V002A 0x00b0
  154. /*
  155. * Unlock address sets for AMD command sets.
  156. * Intel command sets use the MTD_UADDR_UNNECESSARY.
  157. * Each identifier, except MTD_UADDR_UNNECESSARY, and
  158. * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
  159. * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
  160. * initialization need not require initializing all of the
  161. * unlock addresses for all bit widths.
  162. */
  163. enum uaddr {
  164. MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */
  165. MTD_UADDR_0x0555_0x02AA,
  166. MTD_UADDR_0x0555_0x0AAA,
  167. MTD_UADDR_0x5555_0x2AAA,
  168. MTD_UADDR_0x0AAA_0x0555,
  169. MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */
  170. MTD_UADDR_UNNECESSARY, /* Does not require any address */
  171. };
  172. struct unlock_addr {
  173. u32 addr1;
  174. u32 addr2;
  175. };
  176. /*
  177. * I don't like the fact that the first entry in unlock_addrs[]
  178. * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
  179. * should not be used. The problem is that structures with
  180. * initializers have extra fields initialized to 0. It is _very_
  181. * desireable to have the unlock address entries for unsupported
  182. * data widths automatically initialized - that means that
  183. * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
  184. * must go unused.
  185. */
  186. static const struct unlock_addr unlock_addrs[] = {
  187. [MTD_UADDR_NOT_SUPPORTED] = {
  188. .addr1 = 0xffff,
  189. .addr2 = 0xffff
  190. },
  191. [MTD_UADDR_0x0555_0x02AA] = {
  192. .addr1 = 0x0555,
  193. .addr2 = 0x02aa
  194. },
  195. [MTD_UADDR_0x0555_0x0AAA] = {
  196. .addr1 = 0x0555,
  197. .addr2 = 0x0aaa
  198. },
  199. [MTD_UADDR_0x5555_0x2AAA] = {
  200. .addr1 = 0x5555,
  201. .addr2 = 0x2aaa
  202. },
  203. [MTD_UADDR_0x0AAA_0x0555] = {
  204. .addr1 = 0x0AAA,
  205. .addr2 = 0x0555
  206. },
  207. [MTD_UADDR_DONT_CARE] = {
  208. .addr1 = 0x0000, /* Doesn't matter which address */
  209. .addr2 = 0x0000 /* is used - must be last entry */
  210. },
  211. [MTD_UADDR_UNNECESSARY] = {
  212. .addr1 = 0x0000,
  213. .addr2 = 0x0000
  214. }
  215. };
  216. struct amd_flash_info {
  217. const __u16 mfr_id;
  218. const __u16 dev_id;
  219. const char *name;
  220. const int DevSize;
  221. const int NumEraseRegions;
  222. const int CmdSet;
  223. const __u8 uaddr[4]; /* unlock addrs for 8, 16, 32, 64 */
  224. const ulong regions[6];
  225. };
  226. #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
  227. #define SIZE_64KiB 16
  228. #define SIZE_128KiB 17
  229. #define SIZE_256KiB 18
  230. #define SIZE_512KiB 19
  231. #define SIZE_1MiB 20
  232. #define SIZE_2MiB 21
  233. #define SIZE_4MiB 22
  234. #define SIZE_8MiB 23
  235. /*
  236. * Please keep this list ordered by manufacturer!
  237. * Fortunately, the list isn't searched often and so a
  238. * slow, linear search isn't so bad.
  239. */
  240. static const struct amd_flash_info jedec_table[] = {
  241. {
  242. .mfr_id = MANUFACTURER_AMD,
  243. .dev_id = AM29F032B,
  244. .name = "AMD AM29F032B",
  245. .uaddr = {
  246. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  247. },
  248. .DevSize = SIZE_4MiB,
  249. .CmdSet = P_ID_AMD_STD,
  250. .NumEraseRegions= 1,
  251. .regions = {
  252. ERASEINFO(0x10000,64)
  253. }
  254. }, {
  255. .mfr_id = MANUFACTURER_AMD,
  256. .dev_id = AM29LV160DT,
  257. .name = "AMD AM29LV160DT",
  258. .uaddr = {
  259. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  260. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  261. },
  262. .DevSize = SIZE_2MiB,
  263. .CmdSet = P_ID_AMD_STD,
  264. .NumEraseRegions= 4,
  265. .regions = {
  266. ERASEINFO(0x10000,31),
  267. ERASEINFO(0x08000,1),
  268. ERASEINFO(0x02000,2),
  269. ERASEINFO(0x04000,1)
  270. }
  271. }, {
  272. .mfr_id = MANUFACTURER_AMD,
  273. .dev_id = AM29LV160DB,
  274. .name = "AMD AM29LV160DB",
  275. .uaddr = {
  276. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  277. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  278. },
  279. .DevSize = SIZE_2MiB,
  280. .CmdSet = P_ID_AMD_STD,
  281. .NumEraseRegions= 4,
  282. .regions = {
  283. ERASEINFO(0x04000,1),
  284. ERASEINFO(0x02000,2),
  285. ERASEINFO(0x08000,1),
  286. ERASEINFO(0x10000,31)
  287. }
  288. }, {
  289. .mfr_id = MANUFACTURER_AMD,
  290. .dev_id = AM29LV400BB,
  291. .name = "AMD AM29LV400BB",
  292. .uaddr = {
  293. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  294. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  295. },
  296. .DevSize = SIZE_512KiB,
  297. .CmdSet = P_ID_AMD_STD,
  298. .NumEraseRegions= 4,
  299. .regions = {
  300. ERASEINFO(0x04000,1),
  301. ERASEINFO(0x02000,2),
  302. ERASEINFO(0x08000,1),
  303. ERASEINFO(0x10000,7)
  304. }
  305. }, {
  306. .mfr_id = MANUFACTURER_AMD,
  307. .dev_id = AM29LV400BT,
  308. .name = "AMD AM29LV400BT",
  309. .uaddr = {
  310. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  311. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  312. },
  313. .DevSize = SIZE_512KiB,
  314. .CmdSet = P_ID_AMD_STD,
  315. .NumEraseRegions= 4,
  316. .regions = {
  317. ERASEINFO(0x10000,7),
  318. ERASEINFO(0x08000,1),
  319. ERASEINFO(0x02000,2),
  320. ERASEINFO(0x04000,1)
  321. }
  322. }, {
  323. .mfr_id = MANUFACTURER_AMD,
  324. .dev_id = AM29LV800BB,
  325. .name = "AMD AM29LV800BB",
  326. .uaddr = {
  327. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  328. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  329. },
  330. .DevSize = SIZE_1MiB,
  331. .CmdSet = P_ID_AMD_STD,
  332. .NumEraseRegions= 4,
  333. .regions = {
  334. ERASEINFO(0x04000,1),
  335. ERASEINFO(0x02000,2),
  336. ERASEINFO(0x08000,1),
  337. ERASEINFO(0x10000,15),
  338. }
  339. }, {
  340. /* add DL */
  341. .mfr_id = MANUFACTURER_AMD,
  342. .dev_id = AM29DL800BB,
  343. .name = "AMD AM29DL800BB",
  344. .uaddr = {
  345. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  346. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  347. },
  348. .DevSize = SIZE_1MiB,
  349. .CmdSet = P_ID_AMD_STD,
  350. .NumEraseRegions= 6,
  351. .regions = {
  352. ERASEINFO(0x04000,1),
  353. ERASEINFO(0x08000,1),
  354. ERASEINFO(0x02000,4),
  355. ERASEINFO(0x08000,1),
  356. ERASEINFO(0x04000,1),
  357. ERASEINFO(0x10000,14)
  358. }
  359. }, {
  360. .mfr_id = MANUFACTURER_AMD,
  361. .dev_id = AM29DL800BT,
  362. .name = "AMD AM29DL800BT",
  363. .uaddr = {
  364. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  365. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  366. },
  367. .DevSize = SIZE_1MiB,
  368. .CmdSet = P_ID_AMD_STD,
  369. .NumEraseRegions= 6,
  370. .regions = {
  371. ERASEINFO(0x10000,14),
  372. ERASEINFO(0x04000,1),
  373. ERASEINFO(0x08000,1),
  374. ERASEINFO(0x02000,4),
  375. ERASEINFO(0x08000,1),
  376. ERASEINFO(0x04000,1)
  377. }
  378. }, {
  379. .mfr_id = MANUFACTURER_AMD,
  380. .dev_id = AM29F800BB,
  381. .name = "AMD AM29F800BB",
  382. .uaddr = {
  383. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  384. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  385. },
  386. .DevSize = SIZE_1MiB,
  387. .CmdSet = P_ID_AMD_STD,
  388. .NumEraseRegions= 4,
  389. .regions = {
  390. ERASEINFO(0x04000,1),
  391. ERASEINFO(0x02000,2),
  392. ERASEINFO(0x08000,1),
  393. ERASEINFO(0x10000,15),
  394. }
  395. }, {
  396. .mfr_id = MANUFACTURER_AMD,
  397. .dev_id = AM29LV800BT,
  398. .name = "AMD AM29LV800BT",
  399. .uaddr = {
  400. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  401. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  402. },
  403. .DevSize = SIZE_1MiB,
  404. .CmdSet = P_ID_AMD_STD,
  405. .NumEraseRegions= 4,
  406. .regions = {
  407. ERASEINFO(0x10000,15),
  408. ERASEINFO(0x08000,1),
  409. ERASEINFO(0x02000,2),
  410. ERASEINFO(0x04000,1)
  411. }
  412. }, {
  413. .mfr_id = MANUFACTURER_AMD,
  414. .dev_id = AM29F800BT,
  415. .name = "AMD AM29F800BT",
  416. .uaddr = {
  417. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  418. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  419. },
  420. .DevSize = SIZE_1MiB,
  421. .CmdSet = P_ID_AMD_STD,
  422. .NumEraseRegions= 4,
  423. .regions = {
  424. ERASEINFO(0x10000,15),
  425. ERASEINFO(0x08000,1),
  426. ERASEINFO(0x02000,2),
  427. ERASEINFO(0x04000,1)
  428. }
  429. }, {
  430. .mfr_id = MANUFACTURER_AMD,
  431. .dev_id = AM29F017D,
  432. .name = "AMD AM29F017D",
  433. .uaddr = {
  434. [0] = MTD_UADDR_DONT_CARE /* x8 */
  435. },
  436. .DevSize = SIZE_2MiB,
  437. .CmdSet = P_ID_AMD_STD,
  438. .NumEraseRegions= 1,
  439. .regions = {
  440. ERASEINFO(0x10000,32),
  441. }
  442. }, {
  443. .mfr_id = MANUFACTURER_AMD,
  444. .dev_id = AM29F016D,
  445. .name = "AMD AM29F016D",
  446. .uaddr = {
  447. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  448. },
  449. .DevSize = SIZE_2MiB,
  450. .CmdSet = P_ID_AMD_STD,
  451. .NumEraseRegions= 1,
  452. .regions = {
  453. ERASEINFO(0x10000,32),
  454. }
  455. }, {
  456. .mfr_id = MANUFACTURER_AMD,
  457. .dev_id = AM29F080,
  458. .name = "AMD AM29F080",
  459. .uaddr = {
  460. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  461. },
  462. .DevSize = SIZE_1MiB,
  463. .CmdSet = P_ID_AMD_STD,
  464. .NumEraseRegions= 1,
  465. .regions = {
  466. ERASEINFO(0x10000,16),
  467. }
  468. }, {
  469. .mfr_id = MANUFACTURER_AMD,
  470. .dev_id = AM29F040,
  471. .name = "AMD AM29F040",
  472. .uaddr = {
  473. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  474. },
  475. .DevSize = SIZE_512KiB,
  476. .CmdSet = P_ID_AMD_STD,
  477. .NumEraseRegions= 1,
  478. .regions = {
  479. ERASEINFO(0x10000,8),
  480. }
  481. }, {
  482. .mfr_id = MANUFACTURER_AMD,
  483. .dev_id = AM29LV040B,
  484. .name = "AMD AM29LV040B",
  485. .uaddr = {
  486. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  487. },
  488. .DevSize = SIZE_512KiB,
  489. .CmdSet = P_ID_AMD_STD,
  490. .NumEraseRegions= 1,
  491. .regions = {
  492. ERASEINFO(0x10000,8),
  493. }
  494. }, {
  495. .mfr_id = MANUFACTURER_AMD,
  496. .dev_id = AM29F002T,
  497. .name = "AMD AM29F002T",
  498. .uaddr = {
  499. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  500. },
  501. .DevSize = SIZE_256KiB,
  502. .CmdSet = P_ID_AMD_STD,
  503. .NumEraseRegions= 4,
  504. .regions = {
  505. ERASEINFO(0x10000,3),
  506. ERASEINFO(0x08000,1),
  507. ERASEINFO(0x02000,2),
  508. ERASEINFO(0x04000,1),
  509. }
  510. }, {
  511. .mfr_id = MANUFACTURER_ATMEL,
  512. .dev_id = AT49BV512,
  513. .name = "Atmel AT49BV512",
  514. .uaddr = {
  515. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  516. },
  517. .DevSize = SIZE_64KiB,
  518. .CmdSet = P_ID_AMD_STD,
  519. .NumEraseRegions= 1,
  520. .regions = {
  521. ERASEINFO(0x10000,1)
  522. }
  523. }, {
  524. .mfr_id = MANUFACTURER_ATMEL,
  525. .dev_id = AT29LV512,
  526. .name = "Atmel AT29LV512",
  527. .uaddr = {
  528. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  529. },
  530. .DevSize = SIZE_64KiB,
  531. .CmdSet = P_ID_AMD_STD,
  532. .NumEraseRegions= 1,
  533. .regions = {
  534. ERASEINFO(0x80,256),
  535. ERASEINFO(0x80,256)
  536. }
  537. }, {
  538. .mfr_id = MANUFACTURER_ATMEL,
  539. .dev_id = AT49BV16X,
  540. .name = "Atmel AT49BV16X",
  541. .uaddr = {
  542. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  543. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  544. },
  545. .DevSize = SIZE_2MiB,
  546. .CmdSet = P_ID_AMD_STD,
  547. .NumEraseRegions= 2,
  548. .regions = {
  549. ERASEINFO(0x02000,8),
  550. ERASEINFO(0x10000,31)
  551. }
  552. }, {
  553. .mfr_id = MANUFACTURER_ATMEL,
  554. .dev_id = AT49BV16XT,
  555. .name = "Atmel AT49BV16XT",
  556. .uaddr = {
  557. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  558. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  559. },
  560. .DevSize = SIZE_2MiB,
  561. .CmdSet = P_ID_AMD_STD,
  562. .NumEraseRegions= 2,
  563. .regions = {
  564. ERASEINFO(0x10000,31),
  565. ERASEINFO(0x02000,8)
  566. }
  567. }, {
  568. .mfr_id = MANUFACTURER_ATMEL,
  569. .dev_id = AT49BV32X,
  570. .name = "Atmel AT49BV32X",
  571. .uaddr = {
  572. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  573. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  574. },
  575. .DevSize = SIZE_4MiB,
  576. .CmdSet = P_ID_AMD_STD,
  577. .NumEraseRegions= 2,
  578. .regions = {
  579. ERASEINFO(0x02000,8),
  580. ERASEINFO(0x10000,63)
  581. }
  582. }, {
  583. .mfr_id = MANUFACTURER_ATMEL,
  584. .dev_id = AT49BV32XT,
  585. .name = "Atmel AT49BV32XT",
  586. .uaddr = {
  587. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  588. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  589. },
  590. .DevSize = SIZE_4MiB,
  591. .CmdSet = P_ID_AMD_STD,
  592. .NumEraseRegions= 2,
  593. .regions = {
  594. ERASEINFO(0x10000,63),
  595. ERASEINFO(0x02000,8)
  596. }
  597. }, {
  598. .mfr_id = MANUFACTURER_FUJITSU,
  599. .dev_id = MBM29F040C,
  600. .name = "Fujitsu MBM29F040C",
  601. .uaddr = {
  602. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  603. },
  604. .DevSize = SIZE_512KiB,
  605. .CmdSet = P_ID_AMD_STD,
  606. .NumEraseRegions= 1,
  607. .regions = {
  608. ERASEINFO(0x10000,8)
  609. }
  610. }, {
  611. .mfr_id = MANUFACTURER_FUJITSU,
  612. .dev_id = MBM29LV650UE,
  613. .name = "Fujitsu MBM29LV650UE",
  614. .uaddr = {
  615. [0] = MTD_UADDR_DONT_CARE /* x16 */
  616. },
  617. .DevSize = SIZE_8MiB,
  618. .CmdSet = P_ID_AMD_STD,
  619. .NumEraseRegions= 1,
  620. .regions = {
  621. ERASEINFO(0x10000,128)
  622. }
  623. }, {
  624. .mfr_id = MANUFACTURER_FUJITSU,
  625. .dev_id = MBM29LV320TE,
  626. .name = "Fujitsu MBM29LV320TE",
  627. .uaddr = {
  628. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  629. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  630. },
  631. .DevSize = SIZE_4MiB,
  632. .CmdSet = P_ID_AMD_STD,
  633. .NumEraseRegions= 2,
  634. .regions = {
  635. ERASEINFO(0x10000,63),
  636. ERASEINFO(0x02000,8)
  637. }
  638. }, {
  639. .mfr_id = MANUFACTURER_FUJITSU,
  640. .dev_id = MBM29LV320BE,
  641. .name = "Fujitsu MBM29LV320BE",
  642. .uaddr = {
  643. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  644. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  645. },
  646. .DevSize = SIZE_4MiB,
  647. .CmdSet = P_ID_AMD_STD,
  648. .NumEraseRegions= 2,
  649. .regions = {
  650. ERASEINFO(0x02000,8),
  651. ERASEINFO(0x10000,63)
  652. }
  653. }, {
  654. .mfr_id = MANUFACTURER_FUJITSU,
  655. .dev_id = MBM29LV160TE,
  656. .name = "Fujitsu MBM29LV160TE",
  657. .uaddr = {
  658. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  659. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  660. },
  661. .DevSize = SIZE_2MiB,
  662. .CmdSet = P_ID_AMD_STD,
  663. .NumEraseRegions= 4,
  664. .regions = {
  665. ERASEINFO(0x10000,31),
  666. ERASEINFO(0x08000,1),
  667. ERASEINFO(0x02000,2),
  668. ERASEINFO(0x04000,1)
  669. }
  670. }, {
  671. .mfr_id = MANUFACTURER_FUJITSU,
  672. .dev_id = MBM29LV160BE,
  673. .name = "Fujitsu MBM29LV160BE",
  674. .uaddr = {
  675. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  676. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  677. },
  678. .DevSize = SIZE_2MiB,
  679. .CmdSet = P_ID_AMD_STD,
  680. .NumEraseRegions= 4,
  681. .regions = {
  682. ERASEINFO(0x04000,1),
  683. ERASEINFO(0x02000,2),
  684. ERASEINFO(0x08000,1),
  685. ERASEINFO(0x10000,31)
  686. }
  687. }, {
  688. .mfr_id = MANUFACTURER_FUJITSU,
  689. .dev_id = MBM29LV800BA,
  690. .name = "Fujitsu MBM29LV800BA",
  691. .uaddr = {
  692. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  693. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  694. },
  695. .DevSize = SIZE_1MiB,
  696. .CmdSet = P_ID_AMD_STD,
  697. .NumEraseRegions= 4,
  698. .regions = {
  699. ERASEINFO(0x04000,1),
  700. ERASEINFO(0x02000,2),
  701. ERASEINFO(0x08000,1),
  702. ERASEINFO(0x10000,15)
  703. }
  704. }, {
  705. .mfr_id = MANUFACTURER_FUJITSU,
  706. .dev_id = MBM29LV800TA,
  707. .name = "Fujitsu MBM29LV800TA",
  708. .uaddr = {
  709. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  710. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  711. },
  712. .DevSize = SIZE_1MiB,
  713. .CmdSet = P_ID_AMD_STD,
  714. .NumEraseRegions= 4,
  715. .regions = {
  716. ERASEINFO(0x10000,15),
  717. ERASEINFO(0x08000,1),
  718. ERASEINFO(0x02000,2),
  719. ERASEINFO(0x04000,1)
  720. }
  721. }, {
  722. .mfr_id = MANUFACTURER_FUJITSU,
  723. .dev_id = MBM29LV400BC,
  724. .name = "Fujitsu MBM29LV400BC",
  725. .uaddr = {
  726. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  727. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  728. },
  729. .DevSize = SIZE_512KiB,
  730. .CmdSet = P_ID_AMD_STD,
  731. .NumEraseRegions= 4,
  732. .regions = {
  733. ERASEINFO(0x04000,1),
  734. ERASEINFO(0x02000,2),
  735. ERASEINFO(0x08000,1),
  736. ERASEINFO(0x10000,7)
  737. }
  738. }, {
  739. .mfr_id = MANUFACTURER_FUJITSU,
  740. .dev_id = MBM29LV400TC,
  741. .name = "Fujitsu MBM29LV400TC",
  742. .uaddr = {
  743. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  744. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  745. },
  746. .DevSize = SIZE_512KiB,
  747. .CmdSet = P_ID_AMD_STD,
  748. .NumEraseRegions= 4,
  749. .regions = {
  750. ERASEINFO(0x10000,7),
  751. ERASEINFO(0x08000,1),
  752. ERASEINFO(0x02000,2),
  753. ERASEINFO(0x04000,1)
  754. }
  755. }, {
  756. .mfr_id = MANUFACTURER_HYUNDAI,
  757. .dev_id = HY29F002T,
  758. .name = "Hyundai HY29F002T",
  759. .uaddr = {
  760. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  761. },
  762. .DevSize = SIZE_256KiB,
  763. .CmdSet = P_ID_AMD_STD,
  764. .NumEraseRegions= 4,
  765. .regions = {
  766. ERASEINFO(0x10000,3),
  767. ERASEINFO(0x08000,1),
  768. ERASEINFO(0x02000,2),
  769. ERASEINFO(0x04000,1),
  770. }
  771. }, {
  772. .mfr_id = MANUFACTURER_INTEL,
  773. .dev_id = I28F004B3B,
  774. .name = "Intel 28F004B3B",
  775. .uaddr = {
  776. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  777. },
  778. .DevSize = SIZE_512KiB,
  779. .CmdSet = P_ID_INTEL_STD,
  780. .NumEraseRegions= 2,
  781. .regions = {
  782. ERASEINFO(0x02000, 8),
  783. ERASEINFO(0x10000, 7),
  784. }
  785. }, {
  786. .mfr_id = MANUFACTURER_INTEL,
  787. .dev_id = I28F004B3T,
  788. .name = "Intel 28F004B3T",
  789. .uaddr = {
  790. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  791. },
  792. .DevSize = SIZE_512KiB,
  793. .CmdSet = P_ID_INTEL_STD,
  794. .NumEraseRegions= 2,
  795. .regions = {
  796. ERASEINFO(0x10000, 7),
  797. ERASEINFO(0x02000, 8),
  798. }
  799. }, {
  800. .mfr_id = MANUFACTURER_INTEL,
  801. .dev_id = I28F400B3B,
  802. .name = "Intel 28F400B3B",
  803. .uaddr = {
  804. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  805. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  806. },
  807. .DevSize = SIZE_512KiB,
  808. .CmdSet = P_ID_INTEL_STD,
  809. .NumEraseRegions= 2,
  810. .regions = {
  811. ERASEINFO(0x02000, 8),
  812. ERASEINFO(0x10000, 7),
  813. }
  814. }, {
  815. .mfr_id = MANUFACTURER_INTEL,
  816. .dev_id = I28F400B3T,
  817. .name = "Intel 28F400B3T",
  818. .uaddr = {
  819. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  820. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  821. },
  822. .DevSize = SIZE_512KiB,
  823. .CmdSet = P_ID_INTEL_STD,
  824. .NumEraseRegions= 2,
  825. .regions = {
  826. ERASEINFO(0x10000, 7),
  827. ERASEINFO(0x02000, 8),
  828. }
  829. }, {
  830. .mfr_id = MANUFACTURER_INTEL,
  831. .dev_id = I28F008B3B,
  832. .name = "Intel 28F008B3B",
  833. .uaddr = {
  834. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  835. },
  836. .DevSize = SIZE_1MiB,
  837. .CmdSet = P_ID_INTEL_STD,
  838. .NumEraseRegions= 2,
  839. .regions = {
  840. ERASEINFO(0x02000, 8),
  841. ERASEINFO(0x10000, 15),
  842. }
  843. }, {
  844. .mfr_id = MANUFACTURER_INTEL,
  845. .dev_id = I28F008B3T,
  846. .name = "Intel 28F008B3T",
  847. .uaddr = {
  848. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  849. },
  850. .DevSize = SIZE_1MiB,
  851. .CmdSet = P_ID_INTEL_STD,
  852. .NumEraseRegions= 2,
  853. .regions = {
  854. ERASEINFO(0x10000, 15),
  855. ERASEINFO(0x02000, 8),
  856. }
  857. }, {
  858. .mfr_id = MANUFACTURER_INTEL,
  859. .dev_id = I28F008S5,
  860. .name = "Intel 28F008S5",
  861. .uaddr = {
  862. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  863. },
  864. .DevSize = SIZE_1MiB,
  865. .CmdSet = P_ID_INTEL_EXT,
  866. .NumEraseRegions= 1,
  867. .regions = {
  868. ERASEINFO(0x10000,16),
  869. }
  870. }, {
  871. .mfr_id = MANUFACTURER_INTEL,
  872. .dev_id = I28F016S5,
  873. .name = "Intel 28F016S5",
  874. .uaddr = {
  875. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  876. },
  877. .DevSize = SIZE_2MiB,
  878. .CmdSet = P_ID_INTEL_EXT,
  879. .NumEraseRegions= 1,
  880. .regions = {
  881. ERASEINFO(0x10000,32),
  882. }
  883. }, {
  884. .mfr_id = MANUFACTURER_INTEL,
  885. .dev_id = I28F008SA,
  886. .name = "Intel 28F008SA",
  887. .uaddr = {
  888. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  889. },
  890. .DevSize = SIZE_1MiB,
  891. .CmdSet = P_ID_INTEL_STD,
  892. .NumEraseRegions= 1,
  893. .regions = {
  894. ERASEINFO(0x10000, 16),
  895. }
  896. }, {
  897. .mfr_id = MANUFACTURER_INTEL,
  898. .dev_id = I28F800B3B,
  899. .name = "Intel 28F800B3B",
  900. .uaddr = {
  901. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  902. },
  903. .DevSize = SIZE_1MiB,
  904. .CmdSet = P_ID_INTEL_STD,
  905. .NumEraseRegions= 2,
  906. .regions = {
  907. ERASEINFO(0x02000, 8),
  908. ERASEINFO(0x10000, 15),
  909. }
  910. }, {
  911. .mfr_id = MANUFACTURER_INTEL,
  912. .dev_id = I28F800B3T,
  913. .name = "Intel 28F800B3T",
  914. .uaddr = {
  915. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  916. },
  917. .DevSize = SIZE_1MiB,
  918. .CmdSet = P_ID_INTEL_STD,
  919. .NumEraseRegions= 2,
  920. .regions = {
  921. ERASEINFO(0x10000, 15),
  922. ERASEINFO(0x02000, 8),
  923. }
  924. }, {
  925. .mfr_id = MANUFACTURER_INTEL,
  926. .dev_id = I28F016B3B,
  927. .name = "Intel 28F016B3B",
  928. .uaddr = {
  929. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  930. },
  931. .DevSize = SIZE_2MiB,
  932. .CmdSet = P_ID_INTEL_STD,
  933. .NumEraseRegions= 2,
  934. .regions = {
  935. ERASEINFO(0x02000, 8),
  936. ERASEINFO(0x10000, 31),
  937. }
  938. }, {
  939. .mfr_id = MANUFACTURER_INTEL,
  940. .dev_id = I28F016S3,
  941. .name = "Intel I28F016S3",
  942. .uaddr = {
  943. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  944. },
  945. .DevSize = SIZE_2MiB,
  946. .CmdSet = P_ID_INTEL_STD,
  947. .NumEraseRegions= 1,
  948. .regions = {
  949. ERASEINFO(0x10000, 32),
  950. }
  951. }, {
  952. .mfr_id = MANUFACTURER_INTEL,
  953. .dev_id = I28F016B3T,
  954. .name = "Intel 28F016B3T",
  955. .uaddr = {
  956. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  957. },
  958. .DevSize = SIZE_2MiB,
  959. .CmdSet = P_ID_INTEL_STD,
  960. .NumEraseRegions= 2,
  961. .regions = {
  962. ERASEINFO(0x10000, 31),
  963. ERASEINFO(0x02000, 8),
  964. }
  965. }, {
  966. .mfr_id = MANUFACTURER_INTEL,
  967. .dev_id = I28F160B3B,
  968. .name = "Intel 28F160B3B",
  969. .uaddr = {
  970. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  971. },
  972. .DevSize = SIZE_2MiB,
  973. .CmdSet = P_ID_INTEL_STD,
  974. .NumEraseRegions= 2,
  975. .regions = {
  976. ERASEINFO(0x02000, 8),
  977. ERASEINFO(0x10000, 31),
  978. }
  979. }, {
  980. .mfr_id = MANUFACTURER_INTEL,
  981. .dev_id = I28F160B3T,
  982. .name = "Intel 28F160B3T",
  983. .uaddr = {
  984. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  985. },
  986. .DevSize = SIZE_2MiB,
  987. .CmdSet = P_ID_INTEL_STD,
  988. .NumEraseRegions= 2,
  989. .regions = {
  990. ERASEINFO(0x10000, 31),
  991. ERASEINFO(0x02000, 8),
  992. }
  993. }, {
  994. .mfr_id = MANUFACTURER_INTEL,
  995. .dev_id = I28F320B3B,
  996. .name = "Intel 28F320B3B",
  997. .uaddr = {
  998. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  999. },
  1000. .DevSize = SIZE_4MiB,
  1001. .CmdSet = P_ID_INTEL_STD,
  1002. .NumEraseRegions= 2,
  1003. .regions = {
  1004. ERASEINFO(0x02000, 8),
  1005. ERASEINFO(0x10000, 63),
  1006. }
  1007. }, {
  1008. .mfr_id = MANUFACTURER_INTEL,
  1009. .dev_id = I28F320B3T,
  1010. .name = "Intel 28F320B3T",
  1011. .uaddr = {
  1012. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1013. },
  1014. .DevSize = SIZE_4MiB,
  1015. .CmdSet = P_ID_INTEL_STD,
  1016. .NumEraseRegions= 2,
  1017. .regions = {
  1018. ERASEINFO(0x10000, 63),
  1019. ERASEINFO(0x02000, 8),
  1020. }
  1021. }, {
  1022. .mfr_id = MANUFACTURER_INTEL,
  1023. .dev_id = I28F640B3B,
  1024. .name = "Intel 28F640B3B",
  1025. .uaddr = {
  1026. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1027. },
  1028. .DevSize = SIZE_8MiB,
  1029. .CmdSet = P_ID_INTEL_STD,
  1030. .NumEraseRegions= 2,
  1031. .regions = {
  1032. ERASEINFO(0x02000, 8),
  1033. ERASEINFO(0x10000, 127),
  1034. }
  1035. }, {
  1036. .mfr_id = MANUFACTURER_INTEL,
  1037. .dev_id = I28F640B3T,
  1038. .name = "Intel 28F640B3T",
  1039. .uaddr = {
  1040. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1041. },
  1042. .DevSize = SIZE_8MiB,
  1043. .CmdSet = P_ID_INTEL_STD,
  1044. .NumEraseRegions= 2,
  1045. .regions = {
  1046. ERASEINFO(0x10000, 127),
  1047. ERASEINFO(0x02000, 8),
  1048. }
  1049. }, {
  1050. .mfr_id = MANUFACTURER_INTEL,
  1051. .dev_id = I82802AB,
  1052. .name = "Intel 82802AB",
  1053. .uaddr = {
  1054. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1055. },
  1056. .DevSize = SIZE_512KiB,
  1057. .CmdSet = P_ID_INTEL_EXT,
  1058. .NumEraseRegions= 1,
  1059. .regions = {
  1060. ERASEINFO(0x10000,8),
  1061. }
  1062. }, {
  1063. .mfr_id = MANUFACTURER_INTEL,
  1064. .dev_id = I82802AC,
  1065. .name = "Intel 82802AC",
  1066. .uaddr = {
  1067. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1068. },
  1069. .DevSize = SIZE_1MiB,
  1070. .CmdSet = P_ID_INTEL_EXT,
  1071. .NumEraseRegions= 1,
  1072. .regions = {
  1073. ERASEINFO(0x10000,16),
  1074. }
  1075. }, {
  1076. .mfr_id = MANUFACTURER_MACRONIX,
  1077. .dev_id = MX29LV040C,
  1078. .name = "Macronix MX29LV040C",
  1079. .uaddr = {
  1080. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1081. },
  1082. .DevSize = SIZE_512KiB,
  1083. .CmdSet = P_ID_AMD_STD,
  1084. .NumEraseRegions= 1,
  1085. .regions = {
  1086. ERASEINFO(0x10000,8),
  1087. }
  1088. }, {
  1089. .mfr_id = MANUFACTURER_MACRONIX,
  1090. .dev_id = MX29LV160T,
  1091. .name = "MXIC MX29LV160T",
  1092. .uaddr = {
  1093. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1094. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1095. },
  1096. .DevSize = SIZE_2MiB,
  1097. .CmdSet = P_ID_AMD_STD,
  1098. .NumEraseRegions= 4,
  1099. .regions = {
  1100. ERASEINFO(0x10000,31),
  1101. ERASEINFO(0x08000,1),
  1102. ERASEINFO(0x02000,2),
  1103. ERASEINFO(0x04000,1)
  1104. }
  1105. }, {
  1106. .mfr_id = MANUFACTURER_NEC,
  1107. .dev_id = UPD29F064115,
  1108. .name = "NEC uPD29F064115",
  1109. .uaddr = {
  1110. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1111. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1112. },
  1113. .DevSize = SIZE_8MiB,
  1114. .CmdSet = P_ID_AMD_STD,
  1115. .NumEraseRegions= 3,
  1116. .regions = {
  1117. ERASEINFO(0x2000,8),
  1118. ERASEINFO(0x10000,126),
  1119. ERASEINFO(0x2000,8),
  1120. }
  1121. }, {
  1122. .mfr_id = MANUFACTURER_MACRONIX,
  1123. .dev_id = MX29LV160B,
  1124. .name = "MXIC MX29LV160B",
  1125. .uaddr = {
  1126. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1127. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1128. },
  1129. .DevSize = SIZE_2MiB,
  1130. .CmdSet = P_ID_AMD_STD,
  1131. .NumEraseRegions= 4,
  1132. .regions = {
  1133. ERASEINFO(0x04000,1),
  1134. ERASEINFO(0x02000,2),
  1135. ERASEINFO(0x08000,1),
  1136. ERASEINFO(0x10000,31)
  1137. }
  1138. }, {
  1139. .mfr_id = MANUFACTURER_MACRONIX,
  1140. .dev_id = MX29F040,
  1141. .name = "Macronix MX29F040",
  1142. .uaddr = {
  1143. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1144. },
  1145. .DevSize = SIZE_512KiB,
  1146. .CmdSet = P_ID_AMD_STD,
  1147. .NumEraseRegions= 1,
  1148. .regions = {
  1149. ERASEINFO(0x10000,8),
  1150. }
  1151. }, {
  1152. .mfr_id = MANUFACTURER_MACRONIX,
  1153. .dev_id = MX29F016,
  1154. .name = "Macronix MX29F016",
  1155. .uaddr = {
  1156. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1157. },
  1158. .DevSize = SIZE_2MiB,
  1159. .CmdSet = P_ID_AMD_STD,
  1160. .NumEraseRegions= 1,
  1161. .regions = {
  1162. ERASEINFO(0x10000,32),
  1163. }
  1164. }, {
  1165. .mfr_id = MANUFACTURER_MACRONIX,
  1166. .dev_id = MX29F004T,
  1167. .name = "Macronix MX29F004T",
  1168. .uaddr = {
  1169. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1170. },
  1171. .DevSize = SIZE_512KiB,
  1172. .CmdSet = P_ID_AMD_STD,
  1173. .NumEraseRegions= 4,
  1174. .regions = {
  1175. ERASEINFO(0x10000,7),
  1176. ERASEINFO(0x08000,1),
  1177. ERASEINFO(0x02000,2),
  1178. ERASEINFO(0x04000,1),
  1179. }
  1180. }, {
  1181. .mfr_id = MANUFACTURER_MACRONIX,
  1182. .dev_id = MX29F004B,
  1183. .name = "Macronix MX29F004B",
  1184. .uaddr = {
  1185. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1186. },
  1187. .DevSize = SIZE_512KiB,
  1188. .CmdSet = P_ID_AMD_STD,
  1189. .NumEraseRegions= 4,
  1190. .regions = {
  1191. ERASEINFO(0x04000,1),
  1192. ERASEINFO(0x02000,2),
  1193. ERASEINFO(0x08000,1),
  1194. ERASEINFO(0x10000,7),
  1195. }
  1196. }, {
  1197. .mfr_id = MANUFACTURER_MACRONIX,
  1198. .dev_id = MX29F002T,
  1199. .name = "Macronix MX29F002T",
  1200. .uaddr = {
  1201. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1202. },
  1203. .DevSize = SIZE_256KiB,
  1204. .CmdSet = P_ID_AMD_STD,
  1205. .NumEraseRegions= 4,
  1206. .regions = {
  1207. ERASEINFO(0x10000,3),
  1208. ERASEINFO(0x08000,1),
  1209. ERASEINFO(0x02000,2),
  1210. ERASEINFO(0x04000,1),
  1211. }
  1212. }, {
  1213. .mfr_id = MANUFACTURER_PMC,
  1214. .dev_id = PM49FL002,
  1215. .name = "PMC Pm49FL002",
  1216. .uaddr = {
  1217. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1218. },
  1219. .DevSize = SIZE_256KiB,
  1220. .CmdSet = P_ID_AMD_STD,
  1221. .NumEraseRegions= 1,
  1222. .regions = {
  1223. ERASEINFO( 0x01000, 64 )
  1224. }
  1225. }, {
  1226. .mfr_id = MANUFACTURER_PMC,
  1227. .dev_id = PM49FL004,
  1228. .name = "PMC Pm49FL004",
  1229. .uaddr = {
  1230. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1231. },
  1232. .DevSize = SIZE_512KiB,
  1233. .CmdSet = P_ID_AMD_STD,
  1234. .NumEraseRegions= 1,
  1235. .regions = {
  1236. ERASEINFO( 0x01000, 128 )
  1237. }
  1238. }, {
  1239. .mfr_id = MANUFACTURER_PMC,
  1240. .dev_id = PM49FL008,
  1241. .name = "PMC Pm49FL008",
  1242. .uaddr = {
  1243. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1244. },
  1245. .DevSize = SIZE_1MiB,
  1246. .CmdSet = P_ID_AMD_STD,
  1247. .NumEraseRegions= 1,
  1248. .regions = {
  1249. ERASEINFO( 0x01000, 256 )
  1250. }
  1251. }, {
  1252. .mfr_id = MANUFACTURER_SHARP,
  1253. .dev_id = LH28F640BF,
  1254. .name = "LH28F640BF",
  1255. .uaddr = {
  1256. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1257. },
  1258. .DevSize = SIZE_4MiB,
  1259. .CmdSet = P_ID_INTEL_STD,
  1260. .NumEraseRegions= 1,
  1261. .regions = {
  1262. ERASEINFO(0x40000,16),
  1263. }
  1264. }, {
  1265. .mfr_id = MANUFACTURER_SST,
  1266. .dev_id = SST39LF512,
  1267. .name = "SST 39LF512",
  1268. .uaddr = {
  1269. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1270. },
  1271. .DevSize = SIZE_64KiB,
  1272. .CmdSet = P_ID_AMD_STD,
  1273. .NumEraseRegions= 1,
  1274. .regions = {
  1275. ERASEINFO(0x01000,16),
  1276. }
  1277. }, {
  1278. .mfr_id = MANUFACTURER_SST,
  1279. .dev_id = SST39LF010,
  1280. .name = "SST 39LF010",
  1281. .uaddr = {
  1282. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1283. },
  1284. .DevSize = SIZE_128KiB,
  1285. .CmdSet = P_ID_AMD_STD,
  1286. .NumEraseRegions= 1,
  1287. .regions = {
  1288. ERASEINFO(0x01000,32),
  1289. }
  1290. }, {
  1291. .mfr_id = MANUFACTURER_SST,
  1292. .dev_id = SST29EE020,
  1293. .name = "SST 29EE020",
  1294. .uaddr = {
  1295. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1296. },
  1297. .DevSize = SIZE_256KiB,
  1298. .CmdSet = P_ID_SST_PAGE,
  1299. .NumEraseRegions= 1,
  1300. .regions = {ERASEINFO(0x01000,64),
  1301. }
  1302. }, {
  1303. .mfr_id = MANUFACTURER_SST,
  1304. .dev_id = SST29LE020,
  1305. .name = "SST 29LE020",
  1306. .uaddr = {
  1307. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1308. },
  1309. .DevSize = SIZE_256KiB,
  1310. .CmdSet = P_ID_SST_PAGE,
  1311. .NumEraseRegions= 1,
  1312. .regions = {ERASEINFO(0x01000,64),
  1313. }
  1314. }, {
  1315. .mfr_id = MANUFACTURER_SST,
  1316. .dev_id = SST39LF020,
  1317. .name = "SST 39LF020",
  1318. .uaddr = {
  1319. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1320. },
  1321. .DevSize = SIZE_256KiB,
  1322. .CmdSet = P_ID_AMD_STD,
  1323. .NumEraseRegions= 1,
  1324. .regions = {
  1325. ERASEINFO(0x01000,64),
  1326. }
  1327. }, {
  1328. .mfr_id = MANUFACTURER_SST,
  1329. .dev_id = SST39LF040,
  1330. .name = "SST 39LF040",
  1331. .uaddr = {
  1332. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1333. },
  1334. .DevSize = SIZE_512KiB,
  1335. .CmdSet = P_ID_AMD_STD,
  1336. .NumEraseRegions= 1,
  1337. .regions = {
  1338. ERASEINFO(0x01000,128),
  1339. }
  1340. }, {
  1341. .mfr_id = MANUFACTURER_SST,
  1342. .dev_id = SST39SF010A,
  1343. .name = "SST 39SF010A",
  1344. .uaddr = {
  1345. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1346. },
  1347. .DevSize = SIZE_128KiB,
  1348. .CmdSet = P_ID_AMD_STD,
  1349. .NumEraseRegions= 1,
  1350. .regions = {
  1351. ERASEINFO(0x01000,32),
  1352. }
  1353. }, {
  1354. .mfr_id = MANUFACTURER_SST,
  1355. .dev_id = SST39SF020A,
  1356. .name = "SST 39SF020A",
  1357. .uaddr = {
  1358. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1359. },
  1360. .DevSize = SIZE_256KiB,
  1361. .CmdSet = P_ID_AMD_STD,
  1362. .NumEraseRegions= 1,
  1363. .regions = {
  1364. ERASEINFO(0x01000,64),
  1365. }
  1366. }, {
  1367. .mfr_id = MANUFACTURER_SST,
  1368. .dev_id = SST49LF040B,
  1369. .name = "SST 49LF040B",
  1370. .uaddr = {
  1371. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1372. },
  1373. .DevSize = SIZE_512KiB,
  1374. .CmdSet = P_ID_AMD_STD,
  1375. .NumEraseRegions= 1,
  1376. .regions = {
  1377. ERASEINFO(0x01000,128),
  1378. }
  1379. }, {
  1380. .mfr_id = MANUFACTURER_SST,
  1381. .dev_id = SST49LF004B,
  1382. .name = "SST 49LF004B",
  1383. .uaddr = {
  1384. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1385. },
  1386. .DevSize = SIZE_512KiB,
  1387. .CmdSet = P_ID_AMD_STD,
  1388. .NumEraseRegions= 1,
  1389. .regions = {
  1390. ERASEINFO(0x01000,128),
  1391. }
  1392. }, {
  1393. .mfr_id = MANUFACTURER_SST,
  1394. .dev_id = SST49LF008A,
  1395. .name = "SST 49LF008A",
  1396. .uaddr = {
  1397. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1398. },
  1399. .DevSize = SIZE_1MiB,
  1400. .CmdSet = P_ID_AMD_STD,
  1401. .NumEraseRegions= 1,
  1402. .regions = {
  1403. ERASEINFO(0x01000,256),
  1404. }
  1405. }, {
  1406. .mfr_id = MANUFACTURER_SST,
  1407. .dev_id = SST49LF030A,
  1408. .name = "SST 49LF030A",
  1409. .uaddr = {
  1410. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1411. },
  1412. .DevSize = SIZE_512KiB,
  1413. .CmdSet = P_ID_AMD_STD,
  1414. .NumEraseRegions= 1,
  1415. .regions = {
  1416. ERASEINFO(0x01000,96),
  1417. }
  1418. }, {
  1419. .mfr_id = MANUFACTURER_SST,
  1420. .dev_id = SST49LF040A,
  1421. .name = "SST 49LF040A",
  1422. .uaddr = {
  1423. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1424. },
  1425. .DevSize = SIZE_512KiB,
  1426. .CmdSet = P_ID_AMD_STD,
  1427. .NumEraseRegions= 1,
  1428. .regions = {
  1429. ERASEINFO(0x01000,128),
  1430. }
  1431. }, {
  1432. .mfr_id = MANUFACTURER_SST,
  1433. .dev_id = SST49LF080A,
  1434. .name = "SST 49LF080A",
  1435. .uaddr = {
  1436. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1437. },
  1438. .DevSize = SIZE_1MiB,
  1439. .CmdSet = P_ID_AMD_STD,
  1440. .NumEraseRegions= 1,
  1441. .regions = {
  1442. ERASEINFO(0x01000,256),
  1443. }
  1444. }, {
  1445. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1446. .dev_id = SST39LF160,
  1447. .name = "SST 39LF160",
  1448. .uaddr = {
  1449. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1450. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1451. },
  1452. .DevSize = SIZE_2MiB,
  1453. .CmdSet = P_ID_AMD_STD,
  1454. .NumEraseRegions= 2,
  1455. .regions = {
  1456. ERASEINFO(0x1000,256),
  1457. ERASEINFO(0x1000,256)
  1458. }
  1459. }, {
  1460. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1461. .dev_id = SST39VF1601,
  1462. .name = "SST 39VF1601",
  1463. .uaddr = {
  1464. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1465. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1466. },
  1467. .DevSize = SIZE_2MiB,
  1468. .CmdSet = P_ID_AMD_STD,
  1469. .NumEraseRegions= 2,
  1470. .regions = {
  1471. ERASEINFO(0x1000,256),
  1472. ERASEINFO(0x1000,256)
  1473. }
  1474. }, {
  1475. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1476. .dev_id = M29W800DT,
  1477. .name = "ST M29W800DT",
  1478. .uaddr = {
  1479. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1480. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1481. },
  1482. .DevSize = SIZE_1MiB,
  1483. .CmdSet = P_ID_AMD_STD,
  1484. .NumEraseRegions= 4,
  1485. .regions = {
  1486. ERASEINFO(0x10000,15),
  1487. ERASEINFO(0x08000,1),
  1488. ERASEINFO(0x02000,2),
  1489. ERASEINFO(0x04000,1)
  1490. }
  1491. }, {
  1492. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1493. .dev_id = M29W800DB,
  1494. .name = "ST M29W800DB",
  1495. .uaddr = {
  1496. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1497. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1498. },
  1499. .DevSize = SIZE_1MiB,
  1500. .CmdSet = P_ID_AMD_STD,
  1501. .NumEraseRegions= 4,
  1502. .regions = {
  1503. ERASEINFO(0x04000,1),
  1504. ERASEINFO(0x02000,2),
  1505. ERASEINFO(0x08000,1),
  1506. ERASEINFO(0x10000,15)
  1507. }
  1508. }, {
  1509. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1510. .dev_id = M29W160DT,
  1511. .name = "ST M29W160DT",
  1512. .uaddr = {
  1513. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1514. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1515. },
  1516. .DevSize = SIZE_2MiB,
  1517. .CmdSet = P_ID_AMD_STD,
  1518. .NumEraseRegions= 4,
  1519. .regions = {
  1520. ERASEINFO(0x10000,31),
  1521. ERASEINFO(0x08000,1),
  1522. ERASEINFO(0x02000,2),
  1523. ERASEINFO(0x04000,1)
  1524. }
  1525. }, {
  1526. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1527. .dev_id = M29W160DB,
  1528. .name = "ST M29W160DB",
  1529. .uaddr = {
  1530. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1531. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1532. },
  1533. .DevSize = SIZE_2MiB,
  1534. .CmdSet = P_ID_AMD_STD,
  1535. .NumEraseRegions= 4,
  1536. .regions = {
  1537. ERASEINFO(0x04000,1),
  1538. ERASEINFO(0x02000,2),
  1539. ERASEINFO(0x08000,1),
  1540. ERASEINFO(0x10000,31)
  1541. }
  1542. }, {
  1543. .mfr_id = MANUFACTURER_ST,
  1544. .dev_id = M29W040B,
  1545. .name = "ST M29W040B",
  1546. .uaddr = {
  1547. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1548. },
  1549. .DevSize = SIZE_512KiB,
  1550. .CmdSet = P_ID_AMD_STD,
  1551. .NumEraseRegions= 1,
  1552. .regions = {
  1553. ERASEINFO(0x10000,8),
  1554. }
  1555. }, {
  1556. .mfr_id = MANUFACTURER_ST,
  1557. .dev_id = M50FW040,
  1558. .name = "ST M50FW040",
  1559. .uaddr = {
  1560. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1561. },
  1562. .DevSize = SIZE_512KiB,
  1563. .CmdSet = P_ID_INTEL_EXT,
  1564. .NumEraseRegions= 1,
  1565. .regions = {
  1566. ERASEINFO(0x10000,8),
  1567. }
  1568. }, {
  1569. .mfr_id = MANUFACTURER_ST,
  1570. .dev_id = M50FW080,
  1571. .name = "ST M50FW080",
  1572. .uaddr = {
  1573. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1574. },
  1575. .DevSize = SIZE_1MiB,
  1576. .CmdSet = P_ID_INTEL_EXT,
  1577. .NumEraseRegions= 1,
  1578. .regions = {
  1579. ERASEINFO(0x10000,16),
  1580. }
  1581. }, {
  1582. .mfr_id = MANUFACTURER_ST,
  1583. .dev_id = M50FW016,
  1584. .name = "ST M50FW016",
  1585. .uaddr = {
  1586. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1587. },
  1588. .DevSize = SIZE_2MiB,
  1589. .CmdSet = P_ID_INTEL_EXT,
  1590. .NumEraseRegions= 1,
  1591. .regions = {
  1592. ERASEINFO(0x10000,32),
  1593. }
  1594. }, {
  1595. .mfr_id = MANUFACTURER_ST,
  1596. .dev_id = M50LPW080,
  1597. .name = "ST M50LPW080",
  1598. .uaddr = {
  1599. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1600. },
  1601. .DevSize = SIZE_1MiB,
  1602. .CmdSet = P_ID_INTEL_EXT,
  1603. .NumEraseRegions= 1,
  1604. .regions = {
  1605. ERASEINFO(0x10000,16),
  1606. }
  1607. }, {
  1608. .mfr_id = MANUFACTURER_TOSHIBA,
  1609. .dev_id = TC58FVT160,
  1610. .name = "Toshiba TC58FVT160",
  1611. .uaddr = {
  1612. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1613. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1614. },
  1615. .DevSize = SIZE_2MiB,
  1616. .CmdSet = P_ID_AMD_STD,
  1617. .NumEraseRegions= 4,
  1618. .regions = {
  1619. ERASEINFO(0x10000,31),
  1620. ERASEINFO(0x08000,1),
  1621. ERASEINFO(0x02000,2),
  1622. ERASEINFO(0x04000,1)
  1623. }
  1624. }, {
  1625. .mfr_id = MANUFACTURER_TOSHIBA,
  1626. .dev_id = TC58FVB160,
  1627. .name = "Toshiba TC58FVB160",
  1628. .uaddr = {
  1629. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1630. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1631. },
  1632. .DevSize = SIZE_2MiB,
  1633. .CmdSet = P_ID_AMD_STD,
  1634. .NumEraseRegions= 4,
  1635. .regions = {
  1636. ERASEINFO(0x04000,1),
  1637. ERASEINFO(0x02000,2),
  1638. ERASEINFO(0x08000,1),
  1639. ERASEINFO(0x10000,31)
  1640. }
  1641. }, {
  1642. .mfr_id = MANUFACTURER_TOSHIBA,
  1643. .dev_id = TC58FVB321,
  1644. .name = "Toshiba TC58FVB321",
  1645. .uaddr = {
  1646. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1647. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1648. },
  1649. .DevSize = SIZE_4MiB,
  1650. .CmdSet = P_ID_AMD_STD,
  1651. .NumEraseRegions= 2,
  1652. .regions = {
  1653. ERASEINFO(0x02000,8),
  1654. ERASEINFO(0x10000,63)
  1655. }
  1656. }, {
  1657. .mfr_id = MANUFACTURER_TOSHIBA,
  1658. .dev_id = TC58FVT321,
  1659. .name = "Toshiba TC58FVT321",
  1660. .uaddr = {
  1661. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1662. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1663. },
  1664. .DevSize = SIZE_4MiB,
  1665. .CmdSet = P_ID_AMD_STD,
  1666. .NumEraseRegions= 2,
  1667. .regions = {
  1668. ERASEINFO(0x10000,63),
  1669. ERASEINFO(0x02000,8)
  1670. }
  1671. }, {
  1672. .mfr_id = MANUFACTURER_TOSHIBA,
  1673. .dev_id = TC58FVB641,
  1674. .name = "Toshiba TC58FVB641",
  1675. .uaddr = {
  1676. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1677. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1678. },
  1679. .DevSize = SIZE_8MiB,
  1680. .CmdSet = P_ID_AMD_STD,
  1681. .NumEraseRegions= 2,
  1682. .regions = {
  1683. ERASEINFO(0x02000,8),
  1684. ERASEINFO(0x10000,127)
  1685. }
  1686. }, {
  1687. .mfr_id = MANUFACTURER_TOSHIBA,
  1688. .dev_id = TC58FVT641,
  1689. .name = "Toshiba TC58FVT641",
  1690. .uaddr = {
  1691. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1692. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1693. },
  1694. .DevSize = SIZE_8MiB,
  1695. .CmdSet = P_ID_AMD_STD,
  1696. .NumEraseRegions= 2,
  1697. .regions = {
  1698. ERASEINFO(0x10000,127),
  1699. ERASEINFO(0x02000,8)
  1700. }
  1701. }, {
  1702. .mfr_id = MANUFACTURER_WINBOND,
  1703. .dev_id = W49V002A,
  1704. .name = "Winbond W49V002A",
  1705. .uaddr = {
  1706. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1707. },
  1708. .DevSize = SIZE_256KiB,
  1709. .CmdSet = P_ID_AMD_STD,
  1710. .NumEraseRegions= 4,
  1711. .regions = {
  1712. ERASEINFO(0x10000, 3),
  1713. ERASEINFO(0x08000, 1),
  1714. ERASEINFO(0x02000, 2),
  1715. ERASEINFO(0x04000, 1),
  1716. }
  1717. }
  1718. };
  1719. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index);
  1720. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1721. unsigned long *chip_map, struct cfi_private *cfi);
  1722. static struct mtd_info *jedec_probe(struct map_info *map);
  1723. static inline u32 jedec_read_mfr(struct map_info *map, __u32 base,
  1724. struct cfi_private *cfi)
  1725. {
  1726. map_word result;
  1727. unsigned long mask;
  1728. u32 ofs = cfi_build_cmd_addr(0, cfi_interleave(cfi), cfi->device_type);
  1729. mask = (1 << (cfi->device_type * 8)) -1;
  1730. result = map_read(map, base + ofs);
  1731. return result.x[0] & mask;
  1732. }
  1733. static inline u32 jedec_read_id(struct map_info *map, __u32 base,
  1734. struct cfi_private *cfi)
  1735. {
  1736. map_word result;
  1737. unsigned long mask;
  1738. u32 ofs = cfi_build_cmd_addr(1, cfi_interleave(cfi), cfi->device_type);
  1739. mask = (1 << (cfi->device_type * 8)) -1;
  1740. result = map_read(map, base + ofs);
  1741. return result.x[0] & mask;
  1742. }
  1743. static inline void jedec_reset(u32 base, struct map_info *map,
  1744. struct cfi_private *cfi)
  1745. {
  1746. /* Reset */
  1747. /* after checking the datasheets for SST, MACRONIX and ATMEL
  1748. * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
  1749. * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
  1750. * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
  1751. * as they will ignore the writes and dont care what address
  1752. * the F0 is written to */
  1753. if(cfi->addr_unlock1) {
  1754. DEBUG( MTD_DEBUG_LEVEL3,
  1755. "reset unlock called %x %x \n",
  1756. cfi->addr_unlock1,cfi->addr_unlock2);
  1757. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1758. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1759. }
  1760. cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1761. /* Some misdesigned intel chips do not respond for 0xF0 for a reset,
  1762. * so ensure we're in read mode. Send both the Intel and the AMD command
  1763. * for this. Intel uses 0xff for this, AMD uses 0xff for NOP, so
  1764. * this should be safe.
  1765. */
  1766. cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
  1767. /* FIXME - should have reset delay before continuing */
  1768. }
  1769. static inline __u8 finfo_uaddr(const struct amd_flash_info *finfo, int device_type)
  1770. {
  1771. int uaddr_idx;
  1772. __u8 uaddr = MTD_UADDR_NOT_SUPPORTED;
  1773. switch ( device_type ) {
  1774. case CFI_DEVICETYPE_X8: uaddr_idx = 0; break;
  1775. case CFI_DEVICETYPE_X16: uaddr_idx = 1; break;
  1776. case CFI_DEVICETYPE_X32: uaddr_idx = 2; break;
  1777. default:
  1778. printk(KERN_NOTICE "MTD: %s(): unknown device_type %d\n",
  1779. __func__, device_type);
  1780. goto uaddr_done;
  1781. }
  1782. uaddr = finfo->uaddr[uaddr_idx];
  1783. if (uaddr != MTD_UADDR_NOT_SUPPORTED ) {
  1784. /* ASSERT("The unlock addresses for non-8-bit mode
  1785. are bollocks. We don't really need an array."); */
  1786. uaddr = finfo->uaddr[0];
  1787. }
  1788. uaddr_done:
  1789. return uaddr;
  1790. }
  1791. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index)
  1792. {
  1793. int i,num_erase_regions;
  1794. __u8 uaddr;
  1795. printk("Found: %s\n",jedec_table[index].name);
  1796. num_erase_regions = jedec_table[index].NumEraseRegions;
  1797. p_cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
  1798. if (!p_cfi->cfiq) {
  1799. //xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
  1800. return 0;
  1801. }
  1802. memset(p_cfi->cfiq,0,sizeof(struct cfi_ident));
  1803. p_cfi->cfiq->P_ID = jedec_table[index].CmdSet;
  1804. p_cfi->cfiq->NumEraseRegions = jedec_table[index].NumEraseRegions;
  1805. p_cfi->cfiq->DevSize = jedec_table[index].DevSize;
  1806. p_cfi->cfi_mode = CFI_MODE_JEDEC;
  1807. for (i=0; i<num_erase_regions; i++){
  1808. p_cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
  1809. }
  1810. p_cfi->cmdset_priv = NULL;
  1811. /* This may be redundant for some cases, but it doesn't hurt */
  1812. p_cfi->mfr = jedec_table[index].mfr_id;
  1813. p_cfi->id = jedec_table[index].dev_id;
  1814. uaddr = finfo_uaddr(&jedec_table[index], p_cfi->device_type);
  1815. if ( uaddr == MTD_UADDR_NOT_SUPPORTED ) {
  1816. kfree( p_cfi->cfiq );
  1817. return 0;
  1818. }
  1819. p_cfi->addr_unlock1 = unlock_addrs[uaddr].addr1;
  1820. p_cfi->addr_unlock2 = unlock_addrs[uaddr].addr2;
  1821. return 1; /* ok */
  1822. }
  1823. /*
  1824. * There is a BIG problem properly ID'ing the JEDEC device and guaranteeing
  1825. * the mapped address, unlock addresses, and proper chip ID. This function
  1826. * attempts to minimize errors. It is doubtfull that this probe will ever
  1827. * be perfect - consequently there should be some module parameters that
  1828. * could be manually specified to force the chip info.
  1829. */
  1830. static inline int jedec_match( __u32 base,
  1831. struct map_info *map,
  1832. struct cfi_private *cfi,
  1833. const struct amd_flash_info *finfo )
  1834. {
  1835. int rc = 0; /* failure until all tests pass */
  1836. u32 mfr, id;
  1837. __u8 uaddr;
  1838. /*
  1839. * The IDs must match. For X16 and X32 devices operating in
  1840. * a lower width ( X8 or X16 ), the device ID's are usually just
  1841. * the lower byte(s) of the larger device ID for wider mode. If
  1842. * a part is found that doesn't fit this assumption (device id for
  1843. * smaller width mode is completely unrealated to full-width mode)
  1844. * then the jedec_table[] will have to be augmented with the IDs
  1845. * for different widths.
  1846. */
  1847. switch (cfi->device_type) {
  1848. case CFI_DEVICETYPE_X8:
  1849. mfr = (__u8)finfo->mfr_id;
  1850. id = (__u8)finfo->dev_id;
  1851. /* bjd: it seems that if we do this, we can end up
  1852. * detecting 16bit flashes as an 8bit device, even though
  1853. * there aren't.
  1854. */
  1855. if (finfo->dev_id > 0xff) {
  1856. DEBUG( MTD_DEBUG_LEVEL3, "%s(): ID is not 8bit\n",
  1857. __func__);
  1858. goto match_done;
  1859. }
  1860. break;
  1861. case CFI_DEVICETYPE_X16:
  1862. mfr = (__u16)finfo->mfr_id;
  1863. id = (__u16)finfo->dev_id;
  1864. break;
  1865. case CFI_DEVICETYPE_X32:
  1866. mfr = (__u16)finfo->mfr_id;
  1867. id = (__u32)finfo->dev_id;
  1868. break;
  1869. default:
  1870. printk(KERN_WARNING
  1871. "MTD %s(): Unsupported device type %d\n",
  1872. __func__, cfi->device_type);
  1873. goto match_done;
  1874. }
  1875. if ( cfi->mfr != mfr || cfi->id != id ) {
  1876. goto match_done;
  1877. }
  1878. /* the part size must fit in the memory window */
  1879. DEBUG( MTD_DEBUG_LEVEL3,
  1880. "MTD %s(): Check fit 0x%.8x + 0x%.8x = 0x%.8x\n",
  1881. __func__, base, 1 << finfo->DevSize, base + (1 << finfo->DevSize) );
  1882. if ( base + cfi_interleave(cfi) * ( 1 << finfo->DevSize ) > map->size ) {
  1883. DEBUG( MTD_DEBUG_LEVEL3,
  1884. "MTD %s(): 0x%.4x 0x%.4x %dKiB doesn't fit\n",
  1885. __func__, finfo->mfr_id, finfo->dev_id,
  1886. 1 << finfo->DevSize );
  1887. goto match_done;
  1888. }
  1889. uaddr = finfo_uaddr(finfo, cfi->device_type);
  1890. if ( uaddr == MTD_UADDR_NOT_SUPPORTED ) {
  1891. goto match_done;
  1892. }
  1893. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): check unlock addrs 0x%.4x 0x%.4x\n",
  1894. __func__, cfi->addr_unlock1, cfi->addr_unlock2 );
  1895. if ( MTD_UADDR_UNNECESSARY != uaddr && MTD_UADDR_DONT_CARE != uaddr
  1896. && ( unlock_addrs[uaddr].addr1 != cfi->addr_unlock1 ||
  1897. unlock_addrs[uaddr].addr2 != cfi->addr_unlock2 ) ) {
  1898. DEBUG( MTD_DEBUG_LEVEL3,
  1899. "MTD %s(): 0x%.4x 0x%.4x did not match\n",
  1900. __func__,
  1901. unlock_addrs[uaddr].addr1,
  1902. unlock_addrs[uaddr].addr2);
  1903. goto match_done;
  1904. }
  1905. /*
  1906. * Make sure the ID's dissappear when the device is taken out of
  1907. * ID mode. The only time this should fail when it should succeed
  1908. * is when the ID's are written as data to the same
  1909. * addresses. For this rare and unfortunate case the chip
  1910. * cannot be probed correctly.
  1911. * FIXME - write a driver that takes all of the chip info as
  1912. * module parameters, doesn't probe but forces a load.
  1913. */
  1914. DEBUG( MTD_DEBUG_LEVEL3,
  1915. "MTD %s(): check ID's disappear when not in ID mode\n",
  1916. __func__ );
  1917. jedec_reset( base, map, cfi );
  1918. mfr = jedec_read_mfr( map, base, cfi );
  1919. id = jedec_read_id( map, base, cfi );
  1920. if ( mfr == cfi->mfr && id == cfi->id ) {
  1921. DEBUG( MTD_DEBUG_LEVEL3,
  1922. "MTD %s(): ID 0x%.2x:0x%.2x did not change after reset:\n"
  1923. "You might need to manually specify JEDEC parameters.\n",
  1924. __func__, cfi->mfr, cfi->id );
  1925. goto match_done;
  1926. }
  1927. /* all tests passed - mark as success */
  1928. rc = 1;
  1929. /*
  1930. * Put the device back in ID mode - only need to do this if we
  1931. * were truly frobbing a real device.
  1932. */
  1933. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): return to ID mode\n", __func__ );
  1934. if(cfi->addr_unlock1) {
  1935. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1936. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1937. }
  1938. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1939. /* FIXME - should have a delay before continuing */
  1940. match_done:
  1941. return rc;
  1942. }
  1943. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1944. unsigned long *chip_map, struct cfi_private *cfi)
  1945. {
  1946. int i;
  1947. enum uaddr uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
  1948. u32 probe_offset1, probe_offset2;
  1949. retry:
  1950. if (!cfi->numchips) {
  1951. uaddr_idx++;
  1952. if (MTD_UADDR_UNNECESSARY == uaddr_idx)
  1953. return 0;
  1954. cfi->addr_unlock1 = unlock_addrs[uaddr_idx].addr1;
  1955. cfi->addr_unlock2 = unlock_addrs[uaddr_idx].addr2;
  1956. }
  1957. /* Make certain we aren't probing past the end of map */
  1958. if (base >= map->size) {
  1959. printk(KERN_NOTICE
  1960. "Probe at base(0x%08x) past the end of the map(0x%08lx)\n",
  1961. base, map->size -1);
  1962. return 0;
  1963. }
  1964. /* Ensure the unlock addresses we try stay inside the map */
  1965. probe_offset1 = cfi_build_cmd_addr(
  1966. cfi->addr_unlock1,
  1967. cfi_interleave(cfi),
  1968. cfi->device_type);
  1969. probe_offset2 = cfi_build_cmd_addr(
  1970. cfi->addr_unlock1,
  1971. cfi_interleave(cfi),
  1972. cfi->device_type);
  1973. if ( ((base + probe_offset1 + map_bankwidth(map)) >= map->size) ||
  1974. ((base + probe_offset2 + map_bankwidth(map)) >= map->size))
  1975. {
  1976. goto retry;
  1977. }
  1978. /* Reset */
  1979. jedec_reset(base, map, cfi);
  1980. /* Autoselect Mode */
  1981. if(cfi->addr_unlock1) {
  1982. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1983. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1984. }
  1985. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1986. /* FIXME - should have a delay before continuing */
  1987. if (!cfi->numchips) {
  1988. /* This is the first time we're called. Set up the CFI
  1989. stuff accordingly and return */
  1990. cfi->mfr = jedec_read_mfr(map, base, cfi);
  1991. cfi->id = jedec_read_id(map, base, cfi);
  1992. DEBUG(MTD_DEBUG_LEVEL3,
  1993. "Search for id:(%02x %02x) interleave(%d) type(%d)\n",
  1994. cfi->mfr, cfi->id, cfi_interleave(cfi), cfi->device_type);
  1995. for (i = 0; i < ARRAY_SIZE(jedec_table); i++) {
  1996. if ( jedec_match( base, map, cfi, &jedec_table[i] ) ) {
  1997. DEBUG( MTD_DEBUG_LEVEL3,
  1998. "MTD %s(): matched device 0x%x,0x%x unlock_addrs: 0x%.4x 0x%.4x\n",
  1999. __func__, cfi->mfr, cfi->id,
  2000. cfi->addr_unlock1, cfi->addr_unlock2 );
  2001. if (!cfi_jedec_setup(cfi, i))
  2002. return 0;
  2003. goto ok_out;
  2004. }
  2005. }
  2006. goto retry;
  2007. } else {
  2008. __u16 mfr;
  2009. __u16 id;
  2010. /* Make sure it is a chip of the same manufacturer and id */
  2011. mfr = jedec_read_mfr(map, base, cfi);
  2012. id = jedec_read_id(map, base, cfi);
  2013. if ((mfr != cfi->mfr) || (id != cfi->id)) {
  2014. printk(KERN_DEBUG "%s: Found different chip or no chip at all (mfr 0x%x, id 0x%x) at 0x%x\n",
  2015. map->name, mfr, id, base);
  2016. jedec_reset(base, map, cfi);
  2017. return 0;
  2018. }
  2019. }
  2020. /* Check each previous chip locations to see if it's an alias */
  2021. for (i=0; i < (base >> cfi->chipshift); i++) {
  2022. unsigned long start;
  2023. if(!test_bit(i, chip_map)) {
  2024. continue; /* Skip location; no valid chip at this address */
  2025. }
  2026. start = i << cfi->chipshift;
  2027. if (jedec_read_mfr(map, start, cfi) == cfi->mfr &&
  2028. jedec_read_id(map, start, cfi) == cfi->id) {
  2029. /* Eep. This chip also looks like it's in autoselect mode.
  2030. Is it an alias for the new one? */
  2031. jedec_reset(start, map, cfi);
  2032. /* If the device IDs go away, it's an alias */
  2033. if (jedec_read_mfr(map, base, cfi) != cfi->mfr ||
  2034. jedec_read_id(map, base, cfi) != cfi->id) {
  2035. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2036. map->name, base, start);
  2037. return 0;
  2038. }
  2039. /* Yes, it's actually got the device IDs as data. Most
  2040. * unfortunate. Stick the new chip in read mode
  2041. * too and if it's the same, assume it's an alias. */
  2042. /* FIXME: Use other modes to do a proper check */
  2043. jedec_reset(base, map, cfi);
  2044. if (jedec_read_mfr(map, base, cfi) == cfi->mfr &&
  2045. jedec_read_id(map, base, cfi) == cfi->id) {
  2046. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2047. map->name, base, start);
  2048. return 0;
  2049. }
  2050. }
  2051. }
  2052. /* OK, if we got to here, then none of the previous chips appear to
  2053. be aliases for the current one. */
  2054. set_bit((base >> cfi->chipshift), chip_map); /* Update chip map */
  2055. cfi->numchips++;
  2056. ok_out:
  2057. /* Put it back into Read Mode */
  2058. jedec_reset(base, map, cfi);
  2059. printk(KERN_INFO "%s: Found %d x%d devices at 0x%x in %d-bit bank\n",
  2060. map->name, cfi_interleave(cfi), cfi->device_type*8, base,
  2061. map->bankwidth*8);
  2062. return 1;
  2063. }
  2064. static struct chip_probe jedec_chip_probe = {
  2065. .name = "JEDEC",
  2066. .probe_chip = jedec_probe_chip
  2067. };
  2068. static struct mtd_info *jedec_probe(struct map_info *map)
  2069. {
  2070. /*
  2071. * Just use the generic probe stuff to call our CFI-specific
  2072. * chip_probe routine in all the possible permutations, etc.
  2073. */
  2074. return mtd_do_chip_probe(map, &jedec_chip_probe);
  2075. }
  2076. static struct mtd_chip_driver jedec_chipdrv = {
  2077. .probe = jedec_probe,
  2078. .name = "jedec_probe",
  2079. .module = THIS_MODULE
  2080. };
  2081. static int __init jedec_probe_init(void)
  2082. {
  2083. register_mtd_chip_driver(&jedec_chipdrv);
  2084. return 0;
  2085. }
  2086. static void __exit jedec_probe_exit(void)
  2087. {
  2088. unregister_mtd_chip_driver(&jedec_chipdrv);
  2089. }
  2090. module_init(jedec_probe_init);
  2091. module_exit(jedec_probe_exit);
  2092. MODULE_LICENSE("GPL");
  2093. MODULE_AUTHOR("Erwin Authried <eauth@softsys.co.at> et al.");
  2094. MODULE_DESCRIPTION("Probe code for JEDEC-compliant flash chips");