s5h1420.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /*
  2. Driver for Samsung S5H1420 QPSK Demodulator
  3. Copyright (C) 2005 Andrew de Quincey <adq_dvb@lidskialf.net>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/string.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/jiffies.h>
  23. #include <asm/div64.h>
  24. #include "dvb_frontend.h"
  25. #include "s5h1420.h"
  26. #define TONE_FREQ 22000
  27. struct s5h1420_state {
  28. struct i2c_adapter* i2c;
  29. const struct s5h1420_config* config;
  30. struct dvb_frontend frontend;
  31. u8 postlocked:1;
  32. u32 fclk;
  33. u32 tunedfreq;
  34. fe_code_rate_t fec_inner;
  35. u32 symbol_rate;
  36. };
  37. static u32 s5h1420_getsymbolrate(struct s5h1420_state* state);
  38. static int s5h1420_get_tune_settings(struct dvb_frontend* fe,
  39. struct dvb_frontend_tune_settings* fesettings);
  40. static int debug = 0;
  41. #define dprintk if (debug) printk
  42. static int s5h1420_writereg (struct s5h1420_state* state, u8 reg, u8 data)
  43. {
  44. u8 buf [] = { reg, data };
  45. struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = buf, .len = 2 };
  46. int err;
  47. if ((err = i2c_transfer (state->i2c, &msg, 1)) != 1) {
  48. dprintk ("%s: writereg error (err == %i, reg == 0x%02x, data == 0x%02x)\n", __FUNCTION__, err, reg, data);
  49. return -EREMOTEIO;
  50. }
  51. return 0;
  52. }
  53. static u8 s5h1420_readreg (struct s5h1420_state* state, u8 reg)
  54. {
  55. int ret;
  56. u8 b0 [] = { reg };
  57. u8 b1 [] = { 0 };
  58. struct i2c_msg msg1 = { .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 1 };
  59. struct i2c_msg msg2 = { .addr = state->config->demod_address, .flags = I2C_M_RD, .buf = b1, .len = 1 };
  60. if ((ret = i2c_transfer (state->i2c, &msg1, 1)) != 1)
  61. return ret;
  62. if ((ret = i2c_transfer (state->i2c, &msg2, 1)) != 1)
  63. return ret;
  64. return b1[0];
  65. }
  66. static int s5h1420_set_voltage (struct dvb_frontend* fe, fe_sec_voltage_t voltage)
  67. {
  68. struct s5h1420_state* state = fe->demodulator_priv;
  69. switch(voltage) {
  70. case SEC_VOLTAGE_13:
  71. s5h1420_writereg(state, 0x3c,
  72. (s5h1420_readreg(state, 0x3c) & 0xfe) | 0x02);
  73. break;
  74. case SEC_VOLTAGE_18:
  75. s5h1420_writereg(state, 0x3c, s5h1420_readreg(state, 0x3c) | 0x03);
  76. break;
  77. case SEC_VOLTAGE_OFF:
  78. s5h1420_writereg(state, 0x3c, s5h1420_readreg(state, 0x3c) & 0xfd);
  79. break;
  80. }
  81. return 0;
  82. }
  83. static int s5h1420_set_tone (struct dvb_frontend* fe, fe_sec_tone_mode_t tone)
  84. {
  85. struct s5h1420_state* state = fe->demodulator_priv;
  86. switch(tone) {
  87. case SEC_TONE_ON:
  88. s5h1420_writereg(state, 0x3b,
  89. (s5h1420_readreg(state, 0x3b) & 0x74) | 0x08);
  90. break;
  91. case SEC_TONE_OFF:
  92. s5h1420_writereg(state, 0x3b,
  93. (s5h1420_readreg(state, 0x3b) & 0x74) | 0x01);
  94. break;
  95. }
  96. return 0;
  97. }
  98. static int s5h1420_send_master_cmd (struct dvb_frontend* fe,
  99. struct dvb_diseqc_master_cmd* cmd)
  100. {
  101. struct s5h1420_state* state = fe->demodulator_priv;
  102. u8 val;
  103. int i;
  104. unsigned long timeout;
  105. int result = 0;
  106. if (cmd->msg_len > 8)
  107. return -EINVAL;
  108. /* setup for DISEQC */
  109. val = s5h1420_readreg(state, 0x3b);
  110. s5h1420_writereg(state, 0x3b, 0x02);
  111. msleep(15);
  112. /* write the DISEQC command bytes */
  113. for(i=0; i< cmd->msg_len; i++) {
  114. s5h1420_writereg(state, 0x3d + i, cmd->msg[i]);
  115. }
  116. /* kick off transmission */
  117. s5h1420_writereg(state, 0x3b, s5h1420_readreg(state, 0x3b) |
  118. ((cmd->msg_len-1) << 4) | 0x08);
  119. /* wait for transmission to complete */
  120. timeout = jiffies + ((100*HZ) / 1000);
  121. while(time_before(jiffies, timeout)) {
  122. if (!(s5h1420_readreg(state, 0x3b) & 0x08))
  123. break;
  124. msleep(5);
  125. }
  126. if (time_after(jiffies, timeout))
  127. result = -ETIMEDOUT;
  128. /* restore original settings */
  129. s5h1420_writereg(state, 0x3b, val);
  130. msleep(15);
  131. return result;
  132. }
  133. static int s5h1420_recv_slave_reply (struct dvb_frontend* fe,
  134. struct dvb_diseqc_slave_reply* reply)
  135. {
  136. struct s5h1420_state* state = fe->demodulator_priv;
  137. u8 val;
  138. int i;
  139. int length;
  140. unsigned long timeout;
  141. int result = 0;
  142. /* setup for DISEQC recieve */
  143. val = s5h1420_readreg(state, 0x3b);
  144. s5h1420_writereg(state, 0x3b, 0x82); /* FIXME: guess - do we need to set DIS_RDY(0x08) in receive mode? */
  145. msleep(15);
  146. /* wait for reception to complete */
  147. timeout = jiffies + ((reply->timeout*HZ) / 1000);
  148. while(time_before(jiffies, timeout)) {
  149. if (!(s5h1420_readreg(state, 0x3b) & 0x80)) /* FIXME: do we test DIS_RDY(0x08) or RCV_EN(0x80)? */
  150. break;
  151. msleep(5);
  152. }
  153. if (time_after(jiffies, timeout)) {
  154. result = -ETIMEDOUT;
  155. goto exit;
  156. }
  157. /* check error flag - FIXME: not sure what this does - docs do not describe
  158. * beyond "error flag for diseqc receive data :( */
  159. if (s5h1420_readreg(state, 0x49)) {
  160. result = -EIO;
  161. goto exit;
  162. }
  163. /* check length */
  164. length = (s5h1420_readreg(state, 0x3b) & 0x70) >> 4;
  165. if (length > sizeof(reply->msg)) {
  166. result = -EOVERFLOW;
  167. goto exit;
  168. }
  169. reply->msg_len = length;
  170. /* extract data */
  171. for(i=0; i< length; i++) {
  172. reply->msg[i] = s5h1420_readreg(state, 0x3d + i);
  173. }
  174. exit:
  175. /* restore original settings */
  176. s5h1420_writereg(state, 0x3b, val);
  177. msleep(15);
  178. return result;
  179. }
  180. static int s5h1420_send_burst (struct dvb_frontend* fe, fe_sec_mini_cmd_t minicmd)
  181. {
  182. struct s5h1420_state* state = fe->demodulator_priv;
  183. u8 val;
  184. int result = 0;
  185. unsigned long timeout;
  186. /* setup for tone burst */
  187. val = s5h1420_readreg(state, 0x3b);
  188. s5h1420_writereg(state, 0x3b, (s5h1420_readreg(state, 0x3b) & 0x70) | 0x01);
  189. /* set value for B position if requested */
  190. if (minicmd == SEC_MINI_B) {
  191. s5h1420_writereg(state, 0x3b, s5h1420_readreg(state, 0x3b) | 0x04);
  192. }
  193. msleep(15);
  194. /* start transmission */
  195. s5h1420_writereg(state, 0x3b, s5h1420_readreg(state, 0x3b) | 0x08);
  196. /* wait for transmission to complete */
  197. timeout = jiffies + ((100*HZ) / 1000);
  198. while(time_before(jiffies, timeout)) {
  199. if (!(s5h1420_readreg(state, 0x3b) & 0x08))
  200. break;
  201. msleep(5);
  202. }
  203. if (time_after(jiffies, timeout))
  204. result = -ETIMEDOUT;
  205. /* restore original settings */
  206. s5h1420_writereg(state, 0x3b, val);
  207. msleep(15);
  208. return result;
  209. }
  210. static fe_status_t s5h1420_get_status_bits(struct s5h1420_state* state)
  211. {
  212. u8 val;
  213. fe_status_t status = 0;
  214. val = s5h1420_readreg(state, 0x14);
  215. if (val & 0x02)
  216. status |= FE_HAS_SIGNAL;
  217. if (val & 0x01)
  218. status |= FE_HAS_CARRIER;
  219. val = s5h1420_readreg(state, 0x36);
  220. if (val & 0x01)
  221. status |= FE_HAS_VITERBI;
  222. if (val & 0x20)
  223. status |= FE_HAS_SYNC;
  224. if (status == (FE_HAS_SIGNAL|FE_HAS_CARRIER|FE_HAS_VITERBI|FE_HAS_SYNC))
  225. status |= FE_HAS_LOCK;
  226. return status;
  227. }
  228. static int s5h1420_read_status(struct dvb_frontend* fe, fe_status_t* status)
  229. {
  230. struct s5h1420_state* state = fe->demodulator_priv;
  231. u8 val;
  232. if (status == NULL)
  233. return -EINVAL;
  234. /* determine lock state */
  235. *status = s5h1420_get_status_bits(state);
  236. /* fix for FEC 5/6 inversion issue - if it doesn't quite lock, invert
  237. the inversion, wait a bit and check again */
  238. if (*status == (FE_HAS_SIGNAL|FE_HAS_CARRIER|FE_HAS_VITERBI)) {
  239. val = s5h1420_readreg(state, 0x32);
  240. if ((val & 0x07) == 0x03) {
  241. if (val & 0x08)
  242. s5h1420_writereg(state, 0x31, 0x13);
  243. else
  244. s5h1420_writereg(state, 0x31, 0x1b);
  245. /* wait a bit then update lock status */
  246. mdelay(200);
  247. *status = s5h1420_get_status_bits(state);
  248. }
  249. }
  250. /* perform post lock setup */
  251. if ((*status & FE_HAS_LOCK) && (!state->postlocked)) {
  252. /* calculate the data rate */
  253. u32 tmp = s5h1420_getsymbolrate(state);
  254. switch(s5h1420_readreg(state, 0x32) & 0x07) {
  255. case 0:
  256. tmp = (tmp * 2 * 1) / 2;
  257. break;
  258. case 1:
  259. tmp = (tmp * 2 * 2) / 3;
  260. break;
  261. case 2:
  262. tmp = (tmp * 2 * 3) / 4;
  263. break;
  264. case 3:
  265. tmp = (tmp * 2 * 5) / 6;
  266. break;
  267. case 4:
  268. tmp = (tmp * 2 * 6) / 7;
  269. break;
  270. case 5:
  271. tmp = (tmp * 2 * 7) / 8;
  272. break;
  273. }
  274. if (tmp == 0) {
  275. printk("s5h1420: avoided division by 0\n");
  276. tmp = 1;
  277. }
  278. tmp = state->fclk / tmp;
  279. /* set the MPEG_CLK_INTL for the calculated data rate */
  280. if (tmp < 4)
  281. val = 0x00;
  282. else if (tmp < 8)
  283. val = 0x01;
  284. else if (tmp < 12)
  285. val = 0x02;
  286. else if (tmp < 16)
  287. val = 0x03;
  288. else if (tmp < 24)
  289. val = 0x04;
  290. else if (tmp < 32)
  291. val = 0x05;
  292. else
  293. val = 0x06;
  294. s5h1420_writereg(state, 0x22, val);
  295. /* DC freeze */
  296. s5h1420_writereg(state, 0x1f, s5h1420_readreg(state, 0x1f) | 0x01);
  297. /* kicker disable + remove DC offset */
  298. s5h1420_writereg(state, 0x05, s5h1420_readreg(state, 0x05) & 0x6f);
  299. /* post-lock processing has been done! */
  300. state->postlocked = 1;
  301. }
  302. return 0;
  303. }
  304. static int s5h1420_read_ber(struct dvb_frontend* fe, u32* ber)
  305. {
  306. struct s5h1420_state* state = fe->demodulator_priv;
  307. s5h1420_writereg(state, 0x46, 0x1d);
  308. mdelay(25);
  309. *ber = (s5h1420_readreg(state, 0x48) << 8) | s5h1420_readreg(state, 0x47);
  310. return 0;
  311. }
  312. static int s5h1420_read_signal_strength(struct dvb_frontend* fe, u16* strength)
  313. {
  314. struct s5h1420_state* state = fe->demodulator_priv;
  315. u8 val = s5h1420_readreg(state, 0x15);
  316. *strength = (u16) ((val << 8) | val);
  317. return 0;
  318. }
  319. static int s5h1420_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
  320. {
  321. struct s5h1420_state* state = fe->demodulator_priv;
  322. s5h1420_writereg(state, 0x46, 0x1f);
  323. mdelay(25);
  324. *ucblocks = (s5h1420_readreg(state, 0x48) << 8) | s5h1420_readreg(state, 0x47);
  325. return 0;
  326. }
  327. static void s5h1420_reset(struct s5h1420_state* state)
  328. {
  329. s5h1420_writereg (state, 0x01, 0x08);
  330. s5h1420_writereg (state, 0x01, 0x00);
  331. udelay(10);
  332. }
  333. static void s5h1420_setsymbolrate(struct s5h1420_state* state,
  334. struct dvb_frontend_parameters *p)
  335. {
  336. u64 val;
  337. val = ((u64) p->u.qpsk.symbol_rate / 1000ULL) * (1ULL<<24);
  338. if (p->u.qpsk.symbol_rate <= 21000000) {
  339. val *= 2;
  340. }
  341. do_div(val, (state->fclk / 1000));
  342. s5h1420_writereg(state, 0x09, s5h1420_readreg(state, 0x09) & 0x7f);
  343. s5h1420_writereg(state, 0x11, val >> 16);
  344. s5h1420_writereg(state, 0x12, val >> 8);
  345. s5h1420_writereg(state, 0x13, val & 0xff);
  346. s5h1420_writereg(state, 0x09, s5h1420_readreg(state, 0x09) | 0x80);
  347. }
  348. static u32 s5h1420_getsymbolrate(struct s5h1420_state* state)
  349. {
  350. u64 val = 0;
  351. int sampling = 2;
  352. if (s5h1420_readreg(state, 0x05) & 0x2)
  353. sampling = 1;
  354. s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) | 0x08);
  355. val = s5h1420_readreg(state, 0x11) << 16;
  356. val |= s5h1420_readreg(state, 0x12) << 8;
  357. val |= s5h1420_readreg(state, 0x13);
  358. s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) & 0xf7);
  359. val *= (state->fclk / 1000ULL);
  360. do_div(val, ((1<<24) * sampling));
  361. return (u32) (val * 1000ULL);
  362. }
  363. static void s5h1420_setfreqoffset(struct s5h1420_state* state, int freqoffset)
  364. {
  365. int val;
  366. /* remember freqoffset is in kHz, but the chip wants the offset in Hz, so
  367. * divide fclk by 1000000 to get the correct value. */
  368. val = -(int) ((freqoffset * (1<<24)) / (state->fclk / 1000000));
  369. s5h1420_writereg(state, 0x09, s5h1420_readreg(state, 0x09) & 0xbf);
  370. s5h1420_writereg(state, 0x0e, val >> 16);
  371. s5h1420_writereg(state, 0x0f, val >> 8);
  372. s5h1420_writereg(state, 0x10, val & 0xff);
  373. s5h1420_writereg(state, 0x09, s5h1420_readreg(state, 0x09) | 0x40);
  374. }
  375. static int s5h1420_getfreqoffset(struct s5h1420_state* state)
  376. {
  377. int val;
  378. s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) | 0x08);
  379. val = s5h1420_readreg(state, 0x0e) << 16;
  380. val |= s5h1420_readreg(state, 0x0f) << 8;
  381. val |= s5h1420_readreg(state, 0x10);
  382. s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) & 0xf7);
  383. if (val & 0x800000)
  384. val |= 0xff000000;
  385. /* remember freqoffset is in kHz, but the chip wants the offset in Hz, so
  386. * divide fclk by 1000000 to get the correct value. */
  387. val = (((-val) * (state->fclk/1000000)) / (1<<24));
  388. return val;
  389. }
  390. static void s5h1420_setfec_inversion(struct s5h1420_state* state,
  391. struct dvb_frontend_parameters *p)
  392. {
  393. u8 inversion = 0;
  394. if (p->inversion == INVERSION_OFF) {
  395. inversion = state->config->invert ? 0x08 : 0;
  396. } else if (p->inversion == INVERSION_ON) {
  397. inversion = state->config->invert ? 0 : 0x08;
  398. }
  399. if ((p->u.qpsk.fec_inner == FEC_AUTO) || (p->inversion == INVERSION_AUTO)) {
  400. s5h1420_writereg(state, 0x30, 0x3f);
  401. s5h1420_writereg(state, 0x31, 0x00 | inversion);
  402. } else {
  403. switch(p->u.qpsk.fec_inner) {
  404. case FEC_1_2:
  405. s5h1420_writereg(state, 0x30, 0x01);
  406. s5h1420_writereg(state, 0x31, 0x10 | inversion);
  407. break;
  408. case FEC_2_3:
  409. s5h1420_writereg(state, 0x30, 0x02);
  410. s5h1420_writereg(state, 0x31, 0x11 | inversion);
  411. break;
  412. case FEC_3_4:
  413. s5h1420_writereg(state, 0x30, 0x04);
  414. s5h1420_writereg(state, 0x31, 0x12 | inversion);
  415. break;
  416. case FEC_5_6:
  417. s5h1420_writereg(state, 0x30, 0x08);
  418. s5h1420_writereg(state, 0x31, 0x13 | inversion);
  419. break;
  420. case FEC_6_7:
  421. s5h1420_writereg(state, 0x30, 0x10);
  422. s5h1420_writereg(state, 0x31, 0x14 | inversion);
  423. break;
  424. case FEC_7_8:
  425. s5h1420_writereg(state, 0x30, 0x20);
  426. s5h1420_writereg(state, 0x31, 0x15 | inversion);
  427. break;
  428. default:
  429. return;
  430. }
  431. }
  432. }
  433. static fe_code_rate_t s5h1420_getfec(struct s5h1420_state* state)
  434. {
  435. switch(s5h1420_readreg(state, 0x32) & 0x07) {
  436. case 0:
  437. return FEC_1_2;
  438. case 1:
  439. return FEC_2_3;
  440. case 2:
  441. return FEC_3_4;
  442. case 3:
  443. return FEC_5_6;
  444. case 4:
  445. return FEC_6_7;
  446. case 5:
  447. return FEC_7_8;
  448. }
  449. return FEC_NONE;
  450. }
  451. static fe_spectral_inversion_t s5h1420_getinversion(struct s5h1420_state* state)
  452. {
  453. if (s5h1420_readreg(state, 0x32) & 0x08)
  454. return INVERSION_ON;
  455. return INVERSION_OFF;
  456. }
  457. static int s5h1420_set_frontend(struct dvb_frontend* fe,
  458. struct dvb_frontend_parameters *p)
  459. {
  460. struct s5h1420_state* state = fe->demodulator_priv;
  461. int frequency_delta;
  462. struct dvb_frontend_tune_settings fesettings;
  463. /* check if we should do a fast-tune */
  464. memcpy(&fesettings.parameters, p, sizeof(struct dvb_frontend_parameters));
  465. s5h1420_get_tune_settings(fe, &fesettings);
  466. frequency_delta = p->frequency - state->tunedfreq;
  467. if ((frequency_delta > -fesettings.max_drift) &&
  468. (frequency_delta < fesettings.max_drift) &&
  469. (frequency_delta != 0) &&
  470. (state->fec_inner == p->u.qpsk.fec_inner) &&
  471. (state->symbol_rate == p->u.qpsk.symbol_rate)) {
  472. if (fe->ops.tuner_ops.set_params) {
  473. fe->ops.tuner_ops.set_params(fe, p);
  474. if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
  475. }
  476. if (fe->ops.tuner_ops.get_frequency) {
  477. u32 tmp;
  478. fe->ops.tuner_ops.get_frequency(fe, &tmp);
  479. if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
  480. s5h1420_setfreqoffset(state, p->frequency - tmp);
  481. } else {
  482. s5h1420_setfreqoffset(state, 0);
  483. }
  484. return 0;
  485. }
  486. /* first of all, software reset */
  487. s5h1420_reset(state);
  488. /* set s5h1420 fclk PLL according to desired symbol rate */
  489. if (p->u.qpsk.symbol_rate > 28000000) {
  490. state->fclk = 88000000;
  491. s5h1420_writereg(state, 0x03, 0x50);
  492. s5h1420_writereg(state, 0x04, 0x40);
  493. s5h1420_writereg(state, 0x05, 0xae);
  494. } else if (p->u.qpsk.symbol_rate > 21000000) {
  495. state->fclk = 59000000;
  496. s5h1420_writereg(state, 0x03, 0x33);
  497. s5h1420_writereg(state, 0x04, 0x40);
  498. s5h1420_writereg(state, 0x05, 0xae);
  499. } else {
  500. state->fclk = 88000000;
  501. s5h1420_writereg(state, 0x03, 0x50);
  502. s5h1420_writereg(state, 0x04, 0x40);
  503. s5h1420_writereg(state, 0x05, 0xac);
  504. }
  505. /* set misc registers */
  506. s5h1420_writereg(state, 0x02, 0x00);
  507. s5h1420_writereg(state, 0x06, 0x00);
  508. s5h1420_writereg(state, 0x07, 0xb0);
  509. s5h1420_writereg(state, 0x0a, 0xe7);
  510. s5h1420_writereg(state, 0x0b, 0x78);
  511. s5h1420_writereg(state, 0x0c, 0x48);
  512. s5h1420_writereg(state, 0x0d, 0x6b);
  513. s5h1420_writereg(state, 0x2e, 0x8e);
  514. s5h1420_writereg(state, 0x35, 0x33);
  515. s5h1420_writereg(state, 0x38, 0x01);
  516. s5h1420_writereg(state, 0x39, 0x7d);
  517. s5h1420_writereg(state, 0x3a, (state->fclk + (TONE_FREQ * 32) - 1) / (TONE_FREQ * 32));
  518. s5h1420_writereg(state, 0x3c, 0x00);
  519. s5h1420_writereg(state, 0x45, 0x61);
  520. s5h1420_writereg(state, 0x46, 0x1d);
  521. /* start QPSK */
  522. s5h1420_writereg(state, 0x05, s5h1420_readreg(state, 0x05) | 1);
  523. /* set tuner PLL */
  524. if (fe->ops.tuner_ops.set_params) {
  525. fe->ops.tuner_ops.set_params(fe, p);
  526. if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
  527. s5h1420_setfreqoffset(state, 0);
  528. }
  529. /* set the reset of the parameters */
  530. s5h1420_setsymbolrate(state, p);
  531. s5h1420_setfec_inversion(state, p);
  532. state->fec_inner = p->u.qpsk.fec_inner;
  533. state->symbol_rate = p->u.qpsk.symbol_rate;
  534. state->postlocked = 0;
  535. state->tunedfreq = p->frequency;
  536. return 0;
  537. }
  538. static int s5h1420_get_frontend(struct dvb_frontend* fe,
  539. struct dvb_frontend_parameters *p)
  540. {
  541. struct s5h1420_state* state = fe->demodulator_priv;
  542. p->frequency = state->tunedfreq + s5h1420_getfreqoffset(state);
  543. p->inversion = s5h1420_getinversion(state);
  544. p->u.qpsk.symbol_rate = s5h1420_getsymbolrate(state);
  545. p->u.qpsk.fec_inner = s5h1420_getfec(state);
  546. return 0;
  547. }
  548. static int s5h1420_get_tune_settings(struct dvb_frontend* fe,
  549. struct dvb_frontend_tune_settings* fesettings)
  550. {
  551. if (fesettings->parameters.u.qpsk.symbol_rate > 20000000) {
  552. fesettings->min_delay_ms = 50;
  553. fesettings->step_size = 2000;
  554. fesettings->max_drift = 8000;
  555. } else if (fesettings->parameters.u.qpsk.symbol_rate > 12000000) {
  556. fesettings->min_delay_ms = 100;
  557. fesettings->step_size = 1500;
  558. fesettings->max_drift = 9000;
  559. } else if (fesettings->parameters.u.qpsk.symbol_rate > 8000000) {
  560. fesettings->min_delay_ms = 100;
  561. fesettings->step_size = 1000;
  562. fesettings->max_drift = 8000;
  563. } else if (fesettings->parameters.u.qpsk.symbol_rate > 4000000) {
  564. fesettings->min_delay_ms = 100;
  565. fesettings->step_size = 500;
  566. fesettings->max_drift = 7000;
  567. } else if (fesettings->parameters.u.qpsk.symbol_rate > 2000000) {
  568. fesettings->min_delay_ms = 200;
  569. fesettings->step_size = (fesettings->parameters.u.qpsk.symbol_rate / 8000);
  570. fesettings->max_drift = 14 * fesettings->step_size;
  571. } else {
  572. fesettings->min_delay_ms = 200;
  573. fesettings->step_size = (fesettings->parameters.u.qpsk.symbol_rate / 8000);
  574. fesettings->max_drift = 18 * fesettings->step_size;
  575. }
  576. return 0;
  577. }
  578. static int s5h1420_i2c_gate_ctrl(struct dvb_frontend* fe, int enable)
  579. {
  580. struct s5h1420_state* state = fe->demodulator_priv;
  581. if (enable) {
  582. return s5h1420_writereg (state, 0x02, s5h1420_readreg(state,0x02) | 1);
  583. } else {
  584. return s5h1420_writereg (state, 0x02, s5h1420_readreg(state,0x02) & 0xfe);
  585. }
  586. }
  587. static int s5h1420_init (struct dvb_frontend* fe)
  588. {
  589. struct s5h1420_state* state = fe->demodulator_priv;
  590. /* disable power down and do reset */
  591. s5h1420_writereg(state, 0x02, 0x10);
  592. msleep(10);
  593. s5h1420_reset(state);
  594. return 0;
  595. }
  596. static int s5h1420_sleep(struct dvb_frontend* fe)
  597. {
  598. struct s5h1420_state* state = fe->demodulator_priv;
  599. return s5h1420_writereg(state, 0x02, 0x12);
  600. }
  601. static void s5h1420_release(struct dvb_frontend* fe)
  602. {
  603. struct s5h1420_state* state = fe->demodulator_priv;
  604. kfree(state);
  605. }
  606. static struct dvb_frontend_ops s5h1420_ops;
  607. struct dvb_frontend* s5h1420_attach(const struct s5h1420_config* config,
  608. struct i2c_adapter* i2c)
  609. {
  610. struct s5h1420_state* state = NULL;
  611. u8 identity;
  612. /* allocate memory for the internal state */
  613. state = kmalloc(sizeof(struct s5h1420_state), GFP_KERNEL);
  614. if (state == NULL)
  615. goto error;
  616. /* setup the state */
  617. state->config = config;
  618. state->i2c = i2c;
  619. state->postlocked = 0;
  620. state->fclk = 88000000;
  621. state->tunedfreq = 0;
  622. state->fec_inner = FEC_NONE;
  623. state->symbol_rate = 0;
  624. /* check if the demod is there + identify it */
  625. identity = s5h1420_readreg(state, 0x00);
  626. if (identity != 0x03)
  627. goto error;
  628. /* create dvb_frontend */
  629. memcpy(&state->frontend.ops, &s5h1420_ops, sizeof(struct dvb_frontend_ops));
  630. state->frontend.demodulator_priv = state;
  631. return &state->frontend;
  632. error:
  633. kfree(state);
  634. return NULL;
  635. }
  636. static struct dvb_frontend_ops s5h1420_ops = {
  637. .info = {
  638. .name = "Samsung S5H1420 DVB-S",
  639. .type = FE_QPSK,
  640. .frequency_min = 950000,
  641. .frequency_max = 2150000,
  642. .frequency_stepsize = 125, /* kHz for QPSK frontends */
  643. .frequency_tolerance = 29500,
  644. .symbol_rate_min = 1000000,
  645. .symbol_rate_max = 45000000,
  646. /* .symbol_rate_tolerance = ???,*/
  647. .caps = FE_CAN_INVERSION_AUTO |
  648. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  649. FE_CAN_FEC_5_6 | FE_CAN_FEC_6_7 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  650. FE_CAN_QPSK
  651. },
  652. .release = s5h1420_release,
  653. .init = s5h1420_init,
  654. .sleep = s5h1420_sleep,
  655. .i2c_gate_ctrl = s5h1420_i2c_gate_ctrl,
  656. .set_frontend = s5h1420_set_frontend,
  657. .get_frontend = s5h1420_get_frontend,
  658. .get_tune_settings = s5h1420_get_tune_settings,
  659. .read_status = s5h1420_read_status,
  660. .read_ber = s5h1420_read_ber,
  661. .read_signal_strength = s5h1420_read_signal_strength,
  662. .read_ucblocks = s5h1420_read_ucblocks,
  663. .diseqc_send_master_cmd = s5h1420_send_master_cmd,
  664. .diseqc_recv_slave_reply = s5h1420_recv_slave_reply,
  665. .diseqc_send_burst = s5h1420_send_burst,
  666. .set_tone = s5h1420_set_tone,
  667. .set_voltage = s5h1420_set_voltage,
  668. };
  669. module_param(debug, int, 0644);
  670. MODULE_DESCRIPTION("Samsung S5H1420 DVB-S Demodulator driver");
  671. MODULE_AUTHOR("Andrew de Quincey");
  672. MODULE_LICENSE("GPL");
  673. EXPORT_SYMBOL(s5h1420_attach);