dib3000mb.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842
  1. /*
  2. * Frontend driver for mobile DVB-T demodulator DiBcom 3000M-B
  3. * DiBcom (http://www.dibcom.fr/)
  4. *
  5. * Copyright (C) 2004-5 Patrick Boettcher (patrick.boettcher@desy.de)
  6. *
  7. * based on GPL code from DibCom, which has
  8. *
  9. * Copyright (C) 2004 Amaury Demol for DiBcom (ademol@dibcom.fr)
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation, version 2.
  14. *
  15. * Acknowledgements
  16. *
  17. * Amaury Demol (ademol@dibcom.fr) from DiBcom for providing specs and driver
  18. * sources, on which this driver (and the dvb-dibusb) are based.
  19. *
  20. * see Documentation/dvb/README.dibusb for more information
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/init.h>
  27. #include <linux/delay.h>
  28. #include <linux/string.h>
  29. #include <linux/slab.h>
  30. #include "dvb_frontend.h"
  31. #include "dib3000.h"
  32. #include "dib3000mb_priv.h"
  33. /* Version information */
  34. #define DRIVER_VERSION "0.1"
  35. #define DRIVER_DESC "DiBcom 3000M-B DVB-T demodulator"
  36. #define DRIVER_AUTHOR "Patrick Boettcher, patrick.boettcher@desy.de"
  37. #ifdef CONFIG_DVB_DIBCOM_DEBUG
  38. static int debug;
  39. module_param(debug, int, 0644);
  40. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=xfer,4=setfe,8=getfe (|-able)).");
  41. #endif
  42. #define deb_info(args...) dprintk(0x01,args)
  43. #define deb_i2c(args...) dprintk(0x02,args)
  44. #define deb_srch(args...) dprintk(0x04,args)
  45. #define deb_info(args...) dprintk(0x01,args)
  46. #define deb_xfer(args...) dprintk(0x02,args)
  47. #define deb_setf(args...) dprintk(0x04,args)
  48. #define deb_getf(args...) dprintk(0x08,args)
  49. #ifdef CONFIG_DVB_DIBCOM_DEBUG
  50. static int debug;
  51. module_param(debug, int, 0644);
  52. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=i2c,4=srch (|-able)).");
  53. #endif
  54. static int dib3000_read_reg(struct dib3000_state *state, u16 reg)
  55. {
  56. u8 wb[] = { ((reg >> 8) | 0x80) & 0xff, reg & 0xff };
  57. u8 rb[2];
  58. struct i2c_msg msg[] = {
  59. { .addr = state->config.demod_address, .flags = 0, .buf = wb, .len = 2 },
  60. { .addr = state->config.demod_address, .flags = I2C_M_RD, .buf = rb, .len = 2 },
  61. };
  62. if (i2c_transfer(state->i2c, msg, 2) != 2)
  63. deb_i2c("i2c read error\n");
  64. deb_i2c("reading i2c bus (reg: %5d 0x%04x, val: %5d 0x%04x)\n",reg,reg,
  65. (rb[0] << 8) | rb[1],(rb[0] << 8) | rb[1]);
  66. return (rb[0] << 8) | rb[1];
  67. }
  68. static int dib3000_write_reg(struct dib3000_state *state, u16 reg, u16 val)
  69. {
  70. u8 b[] = {
  71. (reg >> 8) & 0xff, reg & 0xff,
  72. (val >> 8) & 0xff, val & 0xff,
  73. };
  74. struct i2c_msg msg[] = {
  75. { .addr = state->config.demod_address, .flags = 0, .buf = b, .len = 4 }
  76. };
  77. deb_i2c("writing i2c bus (reg: %5d 0x%04x, val: %5d 0x%04x)\n",reg,reg,val,val);
  78. return i2c_transfer(state->i2c,msg, 1) != 1 ? -EREMOTEIO : 0;
  79. }
  80. static int dib3000_search_status(u16 irq,u16 lock)
  81. {
  82. if (irq & 0x02) {
  83. if (lock & 0x01) {
  84. deb_srch("auto search succeeded\n");
  85. return 1; // auto search succeeded
  86. } else {
  87. deb_srch("auto search not successful\n");
  88. return 0; // auto search failed
  89. }
  90. } else if (irq & 0x01) {
  91. deb_srch("auto search failed\n");
  92. return 0; // auto search failed
  93. }
  94. return -1; // try again
  95. }
  96. /* for auto search */
  97. static u16 dib3000_seq[2][2][2] = /* fft,gua, inv */
  98. { /* fft */
  99. { /* gua */
  100. { 0, 1 }, /* 0 0 { 0,1 } */
  101. { 3, 9 }, /* 0 1 { 0,1 } */
  102. },
  103. {
  104. { 2, 5 }, /* 1 0 { 0,1 } */
  105. { 6, 11 }, /* 1 1 { 0,1 } */
  106. }
  107. };
  108. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  109. struct dvb_frontend_parameters *fep);
  110. static int dib3000mb_set_frontend(struct dvb_frontend* fe,
  111. struct dvb_frontend_parameters *fep, int tuner)
  112. {
  113. struct dib3000_state* state = fe->demodulator_priv;
  114. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  115. fe_code_rate_t fe_cr = FEC_NONE;
  116. int search_state, seq;
  117. if (tuner && fe->ops.tuner_ops.set_params) {
  118. fe->ops.tuner_ops.set_params(fe, fep);
  119. if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
  120. deb_setf("bandwidth: ");
  121. switch (ofdm->bandwidth) {
  122. case BANDWIDTH_8_MHZ:
  123. deb_setf("8 MHz\n");
  124. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  125. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  126. break;
  127. case BANDWIDTH_7_MHZ:
  128. deb_setf("7 MHz\n");
  129. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[1]);
  130. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_7mhz);
  131. break;
  132. case BANDWIDTH_6_MHZ:
  133. deb_setf("6 MHz\n");
  134. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[0]);
  135. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_6mhz);
  136. break;
  137. case BANDWIDTH_AUTO:
  138. return -EOPNOTSUPP;
  139. default:
  140. err("unkown bandwidth value.");
  141. return -EINVAL;
  142. }
  143. }
  144. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  145. deb_setf("transmission mode: ");
  146. switch (ofdm->transmission_mode) {
  147. case TRANSMISSION_MODE_2K:
  148. deb_setf("2k\n");
  149. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_2K);
  150. break;
  151. case TRANSMISSION_MODE_8K:
  152. deb_setf("8k\n");
  153. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_8K);
  154. break;
  155. case TRANSMISSION_MODE_AUTO:
  156. deb_setf("auto\n");
  157. break;
  158. default:
  159. return -EINVAL;
  160. }
  161. deb_setf("guard: ");
  162. switch (ofdm->guard_interval) {
  163. case GUARD_INTERVAL_1_32:
  164. deb_setf("1_32\n");
  165. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_32);
  166. break;
  167. case GUARD_INTERVAL_1_16:
  168. deb_setf("1_16\n");
  169. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_16);
  170. break;
  171. case GUARD_INTERVAL_1_8:
  172. deb_setf("1_8\n");
  173. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_8);
  174. break;
  175. case GUARD_INTERVAL_1_4:
  176. deb_setf("1_4\n");
  177. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_4);
  178. break;
  179. case GUARD_INTERVAL_AUTO:
  180. deb_setf("auto\n");
  181. break;
  182. default:
  183. return -EINVAL;
  184. }
  185. deb_setf("inversion: ");
  186. switch (fep->inversion) {
  187. case INVERSION_OFF:
  188. deb_setf("off\n");
  189. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_OFF);
  190. break;
  191. case INVERSION_AUTO:
  192. deb_setf("auto ");
  193. break;
  194. case INVERSION_ON:
  195. deb_setf("on\n");
  196. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_ON);
  197. break;
  198. default:
  199. return -EINVAL;
  200. }
  201. deb_setf("constellation: ");
  202. switch (ofdm->constellation) {
  203. case QPSK:
  204. deb_setf("qpsk\n");
  205. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_QPSK);
  206. break;
  207. case QAM_16:
  208. deb_setf("qam16\n");
  209. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_16QAM);
  210. break;
  211. case QAM_64:
  212. deb_setf("qam64\n");
  213. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_64QAM);
  214. break;
  215. case QAM_AUTO:
  216. break;
  217. default:
  218. return -EINVAL;
  219. }
  220. deb_setf("hierarchy: ");
  221. switch (ofdm->hierarchy_information) {
  222. case HIERARCHY_NONE:
  223. deb_setf("none ");
  224. /* fall through */
  225. case HIERARCHY_1:
  226. deb_setf("alpha=1\n");
  227. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_1);
  228. break;
  229. case HIERARCHY_2:
  230. deb_setf("alpha=2\n");
  231. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_2);
  232. break;
  233. case HIERARCHY_4:
  234. deb_setf("alpha=4\n");
  235. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_4);
  236. break;
  237. case HIERARCHY_AUTO:
  238. deb_setf("alpha=auto\n");
  239. break;
  240. default:
  241. return -EINVAL;
  242. }
  243. deb_setf("hierarchy: ");
  244. if (ofdm->hierarchy_information == HIERARCHY_NONE) {
  245. deb_setf("none\n");
  246. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_OFF);
  247. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_HP);
  248. fe_cr = ofdm->code_rate_HP;
  249. } else if (ofdm->hierarchy_information != HIERARCHY_AUTO) {
  250. deb_setf("on\n");
  251. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_ON);
  252. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_LP);
  253. fe_cr = ofdm->code_rate_LP;
  254. }
  255. deb_setf("fec: ");
  256. switch (fe_cr) {
  257. case FEC_1_2:
  258. deb_setf("1_2\n");
  259. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_1_2);
  260. break;
  261. case FEC_2_3:
  262. deb_setf("2_3\n");
  263. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_2_3);
  264. break;
  265. case FEC_3_4:
  266. deb_setf("3_4\n");
  267. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_3_4);
  268. break;
  269. case FEC_5_6:
  270. deb_setf("5_6\n");
  271. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_5_6);
  272. break;
  273. case FEC_7_8:
  274. deb_setf("7_8\n");
  275. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_7_8);
  276. break;
  277. case FEC_NONE:
  278. deb_setf("none ");
  279. break;
  280. case FEC_AUTO:
  281. deb_setf("auto\n");
  282. break;
  283. default:
  284. return -EINVAL;
  285. }
  286. seq = dib3000_seq
  287. [ofdm->transmission_mode == TRANSMISSION_MODE_AUTO]
  288. [ofdm->guard_interval == GUARD_INTERVAL_AUTO]
  289. [fep->inversion == INVERSION_AUTO];
  290. deb_setf("seq? %d\n", seq);
  291. wr(DIB3000MB_REG_SEQ, seq);
  292. wr(DIB3000MB_REG_ISI, seq ? DIB3000MB_ISI_INHIBIT : DIB3000MB_ISI_ACTIVATE);
  293. if (ofdm->transmission_mode == TRANSMISSION_MODE_2K) {
  294. if (ofdm->guard_interval == GUARD_INTERVAL_1_8) {
  295. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_2K_1_8);
  296. } else {
  297. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_DEFAULT);
  298. }
  299. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_2K);
  300. } else {
  301. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_DEFAULT);
  302. }
  303. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_OFF);
  304. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  305. wr(DIB3000MB_REG_MOBILE_MODE, DIB3000MB_MOBILE_MODE_OFF);
  306. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_high);
  307. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_ACTIVATE);
  308. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC + DIB3000MB_RESTART_CTRL);
  309. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  310. /* wait for AGC lock */
  311. msleep(70);
  312. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  313. /* something has to be auto searched */
  314. if (ofdm->constellation == QAM_AUTO ||
  315. ofdm->hierarchy_information == HIERARCHY_AUTO ||
  316. fe_cr == FEC_AUTO ||
  317. fep->inversion == INVERSION_AUTO) {
  318. int as_count=0;
  319. deb_setf("autosearch enabled.\n");
  320. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  321. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AUTO_SEARCH);
  322. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  323. while ((search_state =
  324. dib3000_search_status(
  325. rd(DIB3000MB_REG_AS_IRQ_PENDING),
  326. rd(DIB3000MB_REG_LOCK2_VALUE))) < 0 && as_count++ < 100)
  327. msleep(1);
  328. deb_setf("search_state after autosearch %d after %d checks\n",search_state,as_count);
  329. if (search_state == 1) {
  330. struct dvb_frontend_parameters feps;
  331. if (dib3000mb_get_frontend(fe, &feps) == 0) {
  332. deb_setf("reading tuning data from frontend succeeded.\n");
  333. return dib3000mb_set_frontend(fe, &feps, 0);
  334. }
  335. }
  336. } else {
  337. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_CTRL);
  338. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  339. }
  340. return 0;
  341. }
  342. static int dib3000mb_fe_init(struct dvb_frontend* fe, int mobile_mode)
  343. {
  344. struct dib3000_state* state = fe->demodulator_priv;
  345. deb_info("dib3000mb is getting up.\n");
  346. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_UP);
  347. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC);
  348. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE);
  349. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE_RST);
  350. wr(DIB3000MB_REG_CLOCK, DIB3000MB_CLOCK_DEFAULT);
  351. wr(DIB3000MB_REG_ELECT_OUT_MODE, DIB3000MB_ELECT_OUT_MODE_ON);
  352. wr(DIB3000MB_REG_DDS_FREQ_MSB, DIB3000MB_DDS_FREQ_MSB);
  353. wr(DIB3000MB_REG_DDS_FREQ_LSB, DIB3000MB_DDS_FREQ_LSB);
  354. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  355. wr_foreach(dib3000mb_reg_impulse_noise,
  356. dib3000mb_impulse_noise_values[DIB3000MB_IMPNOISE_OFF]);
  357. wr_foreach(dib3000mb_reg_agc_gain, dib3000mb_default_agc_gain);
  358. wr(DIB3000MB_REG_PHASE_NOISE, DIB3000MB_PHASE_NOISE_DEFAULT);
  359. wr_foreach(dib3000mb_reg_phase_noise, dib3000mb_default_noise_phase);
  360. wr_foreach(dib3000mb_reg_lock_duration, dib3000mb_default_lock_duration);
  361. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  362. wr(DIB3000MB_REG_LOCK0_MASK, DIB3000MB_LOCK0_DEFAULT);
  363. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  364. wr(DIB3000MB_REG_LOCK2_MASK, DIB3000MB_LOCK2_DEFAULT);
  365. wr(DIB3000MB_REG_SEQ, dib3000_seq[1][1][1]);
  366. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  367. wr(DIB3000MB_REG_UNK_68, DIB3000MB_UNK_68);
  368. wr(DIB3000MB_REG_UNK_69, DIB3000MB_UNK_69);
  369. wr(DIB3000MB_REG_UNK_71, DIB3000MB_UNK_71);
  370. wr(DIB3000MB_REG_UNK_77, DIB3000MB_UNK_77);
  371. wr(DIB3000MB_REG_UNK_78, DIB3000MB_UNK_78);
  372. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  373. wr(DIB3000MB_REG_UNK_92, DIB3000MB_UNK_92);
  374. wr(DIB3000MB_REG_UNK_96, DIB3000MB_UNK_96);
  375. wr(DIB3000MB_REG_UNK_97, DIB3000MB_UNK_97);
  376. wr(DIB3000MB_REG_UNK_106, DIB3000MB_UNK_106);
  377. wr(DIB3000MB_REG_UNK_107, DIB3000MB_UNK_107);
  378. wr(DIB3000MB_REG_UNK_108, DIB3000MB_UNK_108);
  379. wr(DIB3000MB_REG_UNK_122, DIB3000MB_UNK_122);
  380. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  381. wr(DIB3000MB_REG_BERLEN, DIB3000MB_BERLEN_DEFAULT);
  382. wr_foreach(dib3000mb_reg_filter_coeffs, dib3000mb_filter_coeffs);
  383. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_ON);
  384. wr(DIB3000MB_REG_MULTI_DEMOD_MSB, DIB3000MB_MULTI_DEMOD_MSB);
  385. wr(DIB3000MB_REG_MULTI_DEMOD_LSB, DIB3000MB_MULTI_DEMOD_LSB);
  386. wr(DIB3000MB_REG_OUTPUT_MODE, DIB3000MB_OUTPUT_MODE_SLAVE);
  387. wr(DIB3000MB_REG_FIFO_142, DIB3000MB_FIFO_142);
  388. wr(DIB3000MB_REG_MPEG2_OUT_MODE, DIB3000MB_MPEG2_OUT_MODE_188);
  389. wr(DIB3000MB_REG_PID_PARSE, DIB3000MB_PID_PARSE_ACTIVATE);
  390. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  391. wr(DIB3000MB_REG_FIFO_146, DIB3000MB_FIFO_146);
  392. wr(DIB3000MB_REG_FIFO_147, DIB3000MB_FIFO_147);
  393. wr(DIB3000MB_REG_DATA_IN_DIVERSITY, DIB3000MB_DATA_DIVERSITY_IN_OFF);
  394. return 0;
  395. }
  396. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  397. struct dvb_frontend_parameters *fep)
  398. {
  399. struct dib3000_state* state = fe->demodulator_priv;
  400. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  401. fe_code_rate_t *cr;
  402. u16 tps_val;
  403. int inv_test1,inv_test2;
  404. u32 dds_val, threshold = 0x800000;
  405. if (!rd(DIB3000MB_REG_TPS_LOCK))
  406. return 0;
  407. dds_val = ((rd(DIB3000MB_REG_DDS_VALUE_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_VALUE_LSB);
  408. deb_getf("DDS_VAL: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_VALUE_MSB), rd(DIB3000MB_REG_DDS_VALUE_LSB));
  409. if (dds_val < threshold)
  410. inv_test1 = 0;
  411. else if (dds_val == threshold)
  412. inv_test1 = 1;
  413. else
  414. inv_test1 = 2;
  415. dds_val = ((rd(DIB3000MB_REG_DDS_FREQ_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_FREQ_LSB);
  416. deb_getf("DDS_FREQ: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_FREQ_MSB), rd(DIB3000MB_REG_DDS_FREQ_LSB));
  417. if (dds_val < threshold)
  418. inv_test2 = 0;
  419. else if (dds_val == threshold)
  420. inv_test2 = 1;
  421. else
  422. inv_test2 = 2;
  423. fep->inversion =
  424. ((inv_test2 == 2) && (inv_test1==1 || inv_test1==0)) ||
  425. ((inv_test2 == 0) && (inv_test1==1 || inv_test1==2)) ?
  426. INVERSION_ON : INVERSION_OFF;
  427. deb_getf("inversion %d %d, %d\n", inv_test2, inv_test1, fep->inversion);
  428. switch ((tps_val = rd(DIB3000MB_REG_TPS_QAM))) {
  429. case DIB3000_CONSTELLATION_QPSK:
  430. deb_getf("QPSK ");
  431. ofdm->constellation = QPSK;
  432. break;
  433. case DIB3000_CONSTELLATION_16QAM:
  434. deb_getf("QAM16 ");
  435. ofdm->constellation = QAM_16;
  436. break;
  437. case DIB3000_CONSTELLATION_64QAM:
  438. deb_getf("QAM64 ");
  439. ofdm->constellation = QAM_64;
  440. break;
  441. default:
  442. err("Unexpected constellation returned by TPS (%d)", tps_val);
  443. break;
  444. }
  445. deb_getf("TPS: %d\n", tps_val);
  446. if (rd(DIB3000MB_REG_TPS_HRCH)) {
  447. deb_getf("HRCH ON\n");
  448. cr = &ofdm->code_rate_LP;
  449. ofdm->code_rate_HP = FEC_NONE;
  450. switch ((tps_val = rd(DIB3000MB_REG_TPS_VIT_ALPHA))) {
  451. case DIB3000_ALPHA_0:
  452. deb_getf("HIERARCHY_NONE ");
  453. ofdm->hierarchy_information = HIERARCHY_NONE;
  454. break;
  455. case DIB3000_ALPHA_1:
  456. deb_getf("HIERARCHY_1 ");
  457. ofdm->hierarchy_information = HIERARCHY_1;
  458. break;
  459. case DIB3000_ALPHA_2:
  460. deb_getf("HIERARCHY_2 ");
  461. ofdm->hierarchy_information = HIERARCHY_2;
  462. break;
  463. case DIB3000_ALPHA_4:
  464. deb_getf("HIERARCHY_4 ");
  465. ofdm->hierarchy_information = HIERARCHY_4;
  466. break;
  467. default:
  468. err("Unexpected ALPHA value returned by TPS (%d)", tps_val);
  469. break;
  470. }
  471. deb_getf("TPS: %d\n", tps_val);
  472. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_LP);
  473. } else {
  474. deb_getf("HRCH OFF\n");
  475. cr = &ofdm->code_rate_HP;
  476. ofdm->code_rate_LP = FEC_NONE;
  477. ofdm->hierarchy_information = HIERARCHY_NONE;
  478. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_HP);
  479. }
  480. switch (tps_val) {
  481. case DIB3000_FEC_1_2:
  482. deb_getf("FEC_1_2 ");
  483. *cr = FEC_1_2;
  484. break;
  485. case DIB3000_FEC_2_3:
  486. deb_getf("FEC_2_3 ");
  487. *cr = FEC_2_3;
  488. break;
  489. case DIB3000_FEC_3_4:
  490. deb_getf("FEC_3_4 ");
  491. *cr = FEC_3_4;
  492. break;
  493. case DIB3000_FEC_5_6:
  494. deb_getf("FEC_5_6 ");
  495. *cr = FEC_4_5;
  496. break;
  497. case DIB3000_FEC_7_8:
  498. deb_getf("FEC_7_8 ");
  499. *cr = FEC_7_8;
  500. break;
  501. default:
  502. err("Unexpected FEC returned by TPS (%d)", tps_val);
  503. break;
  504. }
  505. deb_getf("TPS: %d\n",tps_val);
  506. switch ((tps_val = rd(DIB3000MB_REG_TPS_GUARD_TIME))) {
  507. case DIB3000_GUARD_TIME_1_32:
  508. deb_getf("GUARD_INTERVAL_1_32 ");
  509. ofdm->guard_interval = GUARD_INTERVAL_1_32;
  510. break;
  511. case DIB3000_GUARD_TIME_1_16:
  512. deb_getf("GUARD_INTERVAL_1_16 ");
  513. ofdm->guard_interval = GUARD_INTERVAL_1_16;
  514. break;
  515. case DIB3000_GUARD_TIME_1_8:
  516. deb_getf("GUARD_INTERVAL_1_8 ");
  517. ofdm->guard_interval = GUARD_INTERVAL_1_8;
  518. break;
  519. case DIB3000_GUARD_TIME_1_4:
  520. deb_getf("GUARD_INTERVAL_1_4 ");
  521. ofdm->guard_interval = GUARD_INTERVAL_1_4;
  522. break;
  523. default:
  524. err("Unexpected Guard Time returned by TPS (%d)", tps_val);
  525. break;
  526. }
  527. deb_getf("TPS: %d\n", tps_val);
  528. switch ((tps_val = rd(DIB3000MB_REG_TPS_FFT))) {
  529. case DIB3000_TRANSMISSION_MODE_2K:
  530. deb_getf("TRANSMISSION_MODE_2K ");
  531. ofdm->transmission_mode = TRANSMISSION_MODE_2K;
  532. break;
  533. case DIB3000_TRANSMISSION_MODE_8K:
  534. deb_getf("TRANSMISSION_MODE_8K ");
  535. ofdm->transmission_mode = TRANSMISSION_MODE_8K;
  536. break;
  537. default:
  538. err("unexpected transmission mode return by TPS (%d)", tps_val);
  539. break;
  540. }
  541. deb_getf("TPS: %d\n", tps_val);
  542. return 0;
  543. }
  544. static int dib3000mb_read_status(struct dvb_frontend* fe, fe_status_t *stat)
  545. {
  546. struct dib3000_state* state = fe->demodulator_priv;
  547. *stat = 0;
  548. if (rd(DIB3000MB_REG_AGC_LOCK))
  549. *stat |= FE_HAS_SIGNAL;
  550. if (rd(DIB3000MB_REG_CARRIER_LOCK))
  551. *stat |= FE_HAS_CARRIER;
  552. if (rd(DIB3000MB_REG_VIT_LCK))
  553. *stat |= FE_HAS_VITERBI;
  554. if (rd(DIB3000MB_REG_TS_SYNC_LOCK))
  555. *stat |= (FE_HAS_SYNC | FE_HAS_LOCK);
  556. deb_getf("actual status is %2x\n",*stat);
  557. deb_getf("autoval: tps: %d, qam: %d, hrch: %d, alpha: %d, hp: %d, lp: %d, guard: %d, fft: %d cell: %d\n",
  558. rd(DIB3000MB_REG_TPS_LOCK),
  559. rd(DIB3000MB_REG_TPS_QAM),
  560. rd(DIB3000MB_REG_TPS_HRCH),
  561. rd(DIB3000MB_REG_TPS_VIT_ALPHA),
  562. rd(DIB3000MB_REG_TPS_CODE_RATE_HP),
  563. rd(DIB3000MB_REG_TPS_CODE_RATE_LP),
  564. rd(DIB3000MB_REG_TPS_GUARD_TIME),
  565. rd(DIB3000MB_REG_TPS_FFT),
  566. rd(DIB3000MB_REG_TPS_CELL_ID));
  567. //*stat = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  568. return 0;
  569. }
  570. static int dib3000mb_read_ber(struct dvb_frontend* fe, u32 *ber)
  571. {
  572. struct dib3000_state* state = fe->demodulator_priv;
  573. *ber = ((rd(DIB3000MB_REG_BER_MSB) << 16) | rd(DIB3000MB_REG_BER_LSB));
  574. return 0;
  575. }
  576. /* see dib3000-watch dvb-apps for exact calcuations of signal_strength and snr */
  577. static int dib3000mb_read_signal_strength(struct dvb_frontend* fe, u16 *strength)
  578. {
  579. struct dib3000_state* state = fe->demodulator_priv;
  580. *strength = rd(DIB3000MB_REG_SIGNAL_POWER) * 0xffff / 0x170;
  581. return 0;
  582. }
  583. static int dib3000mb_read_snr(struct dvb_frontend* fe, u16 *snr)
  584. {
  585. struct dib3000_state* state = fe->demodulator_priv;
  586. short sigpow = rd(DIB3000MB_REG_SIGNAL_POWER);
  587. int icipow = ((rd(DIB3000MB_REG_NOISE_POWER_MSB) & 0xff) << 16) |
  588. rd(DIB3000MB_REG_NOISE_POWER_LSB);
  589. *snr = (sigpow << 8) / ((icipow > 0) ? icipow : 1);
  590. return 0;
  591. }
  592. static int dib3000mb_read_unc_blocks(struct dvb_frontend* fe, u32 *unc)
  593. {
  594. struct dib3000_state* state = fe->demodulator_priv;
  595. *unc = rd(DIB3000MB_REG_PACKET_ERROR_RATE);
  596. return 0;
  597. }
  598. static int dib3000mb_sleep(struct dvb_frontend* fe)
  599. {
  600. struct dib3000_state* state = fe->demodulator_priv;
  601. deb_info("dib3000mb is going to bed.\n");
  602. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_DOWN);
  603. return 0;
  604. }
  605. static int dib3000mb_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
  606. {
  607. tune->min_delay_ms = 800;
  608. return 0;
  609. }
  610. static int dib3000mb_fe_init_nonmobile(struct dvb_frontend* fe)
  611. {
  612. return dib3000mb_fe_init(fe, 0);
  613. }
  614. static int dib3000mb_set_frontend_and_tuner(struct dvb_frontend* fe, struct dvb_frontend_parameters *fep)
  615. {
  616. return dib3000mb_set_frontend(fe, fep, 1);
  617. }
  618. static void dib3000mb_release(struct dvb_frontend* fe)
  619. {
  620. struct dib3000_state *state = fe->demodulator_priv;
  621. kfree(state);
  622. }
  623. /* pid filter and transfer stuff */
  624. static int dib3000mb_pid_control(struct dvb_frontend *fe,int index, int pid,int onoff)
  625. {
  626. struct dib3000_state *state = fe->demodulator_priv;
  627. pid = (onoff ? pid | DIB3000_ACTIVATE_PID_FILTERING : 0);
  628. wr(index+DIB3000MB_REG_FIRST_PID,pid);
  629. return 0;
  630. }
  631. static int dib3000mb_fifo_control(struct dvb_frontend *fe, int onoff)
  632. {
  633. struct dib3000_state *state = fe->demodulator_priv;
  634. deb_xfer("%s fifo\n",onoff ? "enabling" : "disabling");
  635. if (onoff) {
  636. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_ACTIVATE);
  637. } else {
  638. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  639. }
  640. return 0;
  641. }
  642. static int dib3000mb_pid_parse(struct dvb_frontend *fe, int onoff)
  643. {
  644. struct dib3000_state *state = fe->demodulator_priv;
  645. deb_xfer("%s pid parsing\n",onoff ? "enabling" : "disabling");
  646. wr(DIB3000MB_REG_PID_PARSE,onoff);
  647. return 0;
  648. }
  649. static int dib3000mb_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr)
  650. {
  651. struct dib3000_state *state = fe->demodulator_priv;
  652. if (onoff) {
  653. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_ENABLE(pll_addr));
  654. } else {
  655. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_DISABLE(pll_addr));
  656. }
  657. return 0;
  658. }
  659. static struct dvb_frontend_ops dib3000mb_ops;
  660. struct dvb_frontend* dib3000mb_attach(const struct dib3000_config* config,
  661. struct i2c_adapter* i2c, struct dib_fe_xfer_ops *xfer_ops)
  662. {
  663. struct dib3000_state* state = NULL;
  664. /* allocate memory for the internal state */
  665. state = kzalloc(sizeof(struct dib3000_state), GFP_KERNEL);
  666. if (state == NULL)
  667. goto error;
  668. /* setup the state */
  669. state->i2c = i2c;
  670. memcpy(&state->config,config,sizeof(struct dib3000_config));
  671. /* check for the correct demod */
  672. if (rd(DIB3000_REG_MANUFACTOR_ID) != DIB3000_I2C_ID_DIBCOM)
  673. goto error;
  674. if (rd(DIB3000_REG_DEVICE_ID) != DIB3000MB_DEVICE_ID)
  675. goto error;
  676. /* create dvb_frontend */
  677. memcpy(&state->frontend.ops, &dib3000mb_ops, sizeof(struct dvb_frontend_ops));
  678. state->frontend.demodulator_priv = state;
  679. /* set the xfer operations */
  680. xfer_ops->pid_parse = dib3000mb_pid_parse;
  681. xfer_ops->fifo_ctrl = dib3000mb_fifo_control;
  682. xfer_ops->pid_ctrl = dib3000mb_pid_control;
  683. xfer_ops->tuner_pass_ctrl = dib3000mb_tuner_pass_ctrl;
  684. return &state->frontend;
  685. error:
  686. kfree(state);
  687. return NULL;
  688. }
  689. static struct dvb_frontend_ops dib3000mb_ops = {
  690. .info = {
  691. .name = "DiBcom 3000M-B DVB-T",
  692. .type = FE_OFDM,
  693. .frequency_min = 44250000,
  694. .frequency_max = 867250000,
  695. .frequency_stepsize = 62500,
  696. .caps = FE_CAN_INVERSION_AUTO |
  697. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  698. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  699. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  700. FE_CAN_TRANSMISSION_MODE_AUTO |
  701. FE_CAN_GUARD_INTERVAL_AUTO |
  702. FE_CAN_RECOVER |
  703. FE_CAN_HIERARCHY_AUTO,
  704. },
  705. .release = dib3000mb_release,
  706. .init = dib3000mb_fe_init_nonmobile,
  707. .sleep = dib3000mb_sleep,
  708. .set_frontend = dib3000mb_set_frontend_and_tuner,
  709. .get_frontend = dib3000mb_get_frontend,
  710. .get_tune_settings = dib3000mb_fe_get_tune_settings,
  711. .read_status = dib3000mb_read_status,
  712. .read_ber = dib3000mb_read_ber,
  713. .read_signal_strength = dib3000mb_read_signal_strength,
  714. .read_snr = dib3000mb_read_snr,
  715. .read_ucblocks = dib3000mb_read_unc_blocks,
  716. };
  717. MODULE_AUTHOR(DRIVER_AUTHOR);
  718. MODULE_DESCRIPTION(DRIVER_DESC);
  719. MODULE_LICENSE("GPL");
  720. EXPORT_SYMBOL(dib3000mb_attach);