isac.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683
  1. /* $Id: isac.c,v 1.31.2.3 2004/01/13 14:31:25 keil Exp $
  2. *
  3. * ISAC specific routines
  4. *
  5. * Author Karsten Keil
  6. * Copyright by Karsten Keil <keil@isdn4linux.de>
  7. *
  8. * This software may be used and distributed according to the terms
  9. * of the GNU General Public License, incorporated herein by reference.
  10. *
  11. * For changes and modifications please read
  12. * Documentation/isdn/HiSax.cert
  13. *
  14. */
  15. #include "hisax.h"
  16. #include "isac.h"
  17. #include "arcofi.h"
  18. #include "isdnl1.h"
  19. #include <linux/interrupt.h>
  20. #include <linux/init.h>
  21. #define DBUSY_TIMER_VALUE 80
  22. #define ARCOFI_USE 1
  23. static char *ISACVer[] __devinitdata =
  24. {"2086/2186 V1.1", "2085 B1", "2085 B2",
  25. "2085 V2.3"};
  26. void
  27. ISACVersion(struct IsdnCardState *cs, char *s)
  28. {
  29. int val;
  30. val = cs->readisac(cs, ISAC_RBCH);
  31. printk(KERN_INFO "%s ISAC version (%x): %s\n", s, val, ISACVer[(val >> 5) & 3]);
  32. }
  33. static void
  34. ph_command(struct IsdnCardState *cs, unsigned int command)
  35. {
  36. if (cs->debug & L1_DEB_ISAC)
  37. debugl1(cs, "ph_command %x", command);
  38. cs->writeisac(cs, ISAC_CIX0, (command << 2) | 3);
  39. }
  40. static void
  41. isac_new_ph(struct IsdnCardState *cs)
  42. {
  43. switch (cs->dc.isac.ph_state) {
  44. case (ISAC_IND_RS):
  45. case (ISAC_IND_EI):
  46. ph_command(cs, ISAC_CMD_DUI);
  47. l1_msg(cs, HW_RESET | INDICATION, NULL);
  48. break;
  49. case (ISAC_IND_DID):
  50. l1_msg(cs, HW_DEACTIVATE | CONFIRM, NULL);
  51. break;
  52. case (ISAC_IND_DR):
  53. l1_msg(cs, HW_DEACTIVATE | INDICATION, NULL);
  54. break;
  55. case (ISAC_IND_PU):
  56. l1_msg(cs, HW_POWERUP | CONFIRM, NULL);
  57. break;
  58. case (ISAC_IND_RSY):
  59. l1_msg(cs, HW_RSYNC | INDICATION, NULL);
  60. break;
  61. case (ISAC_IND_ARD):
  62. l1_msg(cs, HW_INFO2 | INDICATION, NULL);
  63. break;
  64. case (ISAC_IND_AI8):
  65. l1_msg(cs, HW_INFO4_P8 | INDICATION, NULL);
  66. break;
  67. case (ISAC_IND_AI10):
  68. l1_msg(cs, HW_INFO4_P10 | INDICATION, NULL);
  69. break;
  70. default:
  71. break;
  72. }
  73. }
  74. static void
  75. isac_bh(struct work_struct *work)
  76. {
  77. struct IsdnCardState *cs =
  78. container_of(work, struct IsdnCardState, tqueue);
  79. struct PStack *stptr;
  80. if (!cs)
  81. return;
  82. if (test_and_clear_bit(D_CLEARBUSY, &cs->event)) {
  83. if (cs->debug)
  84. debugl1(cs, "D-Channel Busy cleared");
  85. stptr = cs->stlist;
  86. while (stptr != NULL) {
  87. stptr->l1.l1l2(stptr, PH_PAUSE | CONFIRM, NULL);
  88. stptr = stptr->next;
  89. }
  90. }
  91. if (test_and_clear_bit(D_L1STATECHANGE, &cs->event))
  92. isac_new_ph(cs);
  93. if (test_and_clear_bit(D_RCVBUFREADY, &cs->event))
  94. DChannel_proc_rcv(cs);
  95. if (test_and_clear_bit(D_XMTBUFREADY, &cs->event))
  96. DChannel_proc_xmt(cs);
  97. #if ARCOFI_USE
  98. if (!test_bit(HW_ARCOFI, &cs->HW_Flags))
  99. return;
  100. if (test_and_clear_bit(D_RX_MON1, &cs->event))
  101. arcofi_fsm(cs, ARCOFI_RX_END, NULL);
  102. if (test_and_clear_bit(D_TX_MON1, &cs->event))
  103. arcofi_fsm(cs, ARCOFI_TX_END, NULL);
  104. #endif
  105. }
  106. static void
  107. isac_empty_fifo(struct IsdnCardState *cs, int count)
  108. {
  109. u_char *ptr;
  110. if ((cs->debug & L1_DEB_ISAC) && !(cs->debug & L1_DEB_ISAC_FIFO))
  111. debugl1(cs, "isac_empty_fifo");
  112. if ((cs->rcvidx + count) >= MAX_DFRAME_LEN_L1) {
  113. if (cs->debug & L1_DEB_WARN)
  114. debugl1(cs, "isac_empty_fifo overrun %d",
  115. cs->rcvidx + count);
  116. cs->writeisac(cs, ISAC_CMDR, 0x80);
  117. cs->rcvidx = 0;
  118. return;
  119. }
  120. ptr = cs->rcvbuf + cs->rcvidx;
  121. cs->rcvidx += count;
  122. cs->readisacfifo(cs, ptr, count);
  123. cs->writeisac(cs, ISAC_CMDR, 0x80);
  124. if (cs->debug & L1_DEB_ISAC_FIFO) {
  125. char *t = cs->dlog;
  126. t += sprintf(t, "isac_empty_fifo cnt %d", count);
  127. QuickHex(t, ptr, count);
  128. debugl1(cs, cs->dlog);
  129. }
  130. }
  131. static void
  132. isac_fill_fifo(struct IsdnCardState *cs)
  133. {
  134. int count, more;
  135. u_char *ptr;
  136. if ((cs->debug & L1_DEB_ISAC) && !(cs->debug & L1_DEB_ISAC_FIFO))
  137. debugl1(cs, "isac_fill_fifo");
  138. if (!cs->tx_skb)
  139. return;
  140. count = cs->tx_skb->len;
  141. if (count <= 0)
  142. return;
  143. more = 0;
  144. if (count > 32) {
  145. more = !0;
  146. count = 32;
  147. }
  148. ptr = cs->tx_skb->data;
  149. skb_pull(cs->tx_skb, count);
  150. cs->tx_cnt += count;
  151. cs->writeisacfifo(cs, ptr, count);
  152. cs->writeisac(cs, ISAC_CMDR, more ? 0x8 : 0xa);
  153. if (test_and_set_bit(FLG_DBUSY_TIMER, &cs->HW_Flags)) {
  154. debugl1(cs, "isac_fill_fifo dbusytimer running");
  155. del_timer(&cs->dbusytimer);
  156. }
  157. init_timer(&cs->dbusytimer);
  158. cs->dbusytimer.expires = jiffies + ((DBUSY_TIMER_VALUE * HZ)/1000);
  159. add_timer(&cs->dbusytimer);
  160. if (cs->debug & L1_DEB_ISAC_FIFO) {
  161. char *t = cs->dlog;
  162. t += sprintf(t, "isac_fill_fifo cnt %d", count);
  163. QuickHex(t, ptr, count);
  164. debugl1(cs, cs->dlog);
  165. }
  166. }
  167. void
  168. isac_interrupt(struct IsdnCardState *cs, u_char val)
  169. {
  170. u_char exval, v1;
  171. struct sk_buff *skb;
  172. unsigned int count;
  173. if (cs->debug & L1_DEB_ISAC)
  174. debugl1(cs, "ISAC interrupt %x", val);
  175. if (val & 0x80) { /* RME */
  176. exval = cs->readisac(cs, ISAC_RSTA);
  177. if ((exval & 0x70) != 0x20) {
  178. if (exval & 0x40) {
  179. if (cs->debug & L1_DEB_WARN)
  180. debugl1(cs, "ISAC RDO");
  181. #ifdef ERROR_STATISTIC
  182. cs->err_rx++;
  183. #endif
  184. }
  185. if (!(exval & 0x20)) {
  186. if (cs->debug & L1_DEB_WARN)
  187. debugl1(cs, "ISAC CRC error");
  188. #ifdef ERROR_STATISTIC
  189. cs->err_crc++;
  190. #endif
  191. }
  192. cs->writeisac(cs, ISAC_CMDR, 0x80);
  193. } else {
  194. count = cs->readisac(cs, ISAC_RBCL) & 0x1f;
  195. if (count == 0)
  196. count = 32;
  197. isac_empty_fifo(cs, count);
  198. if ((count = cs->rcvidx) > 0) {
  199. cs->rcvidx = 0;
  200. if (!(skb = alloc_skb(count, GFP_ATOMIC)))
  201. printk(KERN_WARNING "HiSax: D receive out of memory\n");
  202. else {
  203. memcpy(skb_put(skb, count), cs->rcvbuf, count);
  204. skb_queue_tail(&cs->rq, skb);
  205. }
  206. }
  207. }
  208. cs->rcvidx = 0;
  209. schedule_event(cs, D_RCVBUFREADY);
  210. }
  211. if (val & 0x40) { /* RPF */
  212. isac_empty_fifo(cs, 32);
  213. }
  214. if (val & 0x20) { /* RSC */
  215. /* never */
  216. if (cs->debug & L1_DEB_WARN)
  217. debugl1(cs, "ISAC RSC interrupt");
  218. }
  219. if (val & 0x10) { /* XPR */
  220. if (test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags))
  221. del_timer(&cs->dbusytimer);
  222. if (test_and_clear_bit(FLG_L1_DBUSY, &cs->HW_Flags))
  223. schedule_event(cs, D_CLEARBUSY);
  224. if (cs->tx_skb) {
  225. if (cs->tx_skb->len) {
  226. isac_fill_fifo(cs);
  227. goto afterXPR;
  228. } else {
  229. dev_kfree_skb_irq(cs->tx_skb);
  230. cs->tx_cnt = 0;
  231. cs->tx_skb = NULL;
  232. }
  233. }
  234. if ((cs->tx_skb = skb_dequeue(&cs->sq))) {
  235. cs->tx_cnt = 0;
  236. isac_fill_fifo(cs);
  237. } else
  238. schedule_event(cs, D_XMTBUFREADY);
  239. }
  240. afterXPR:
  241. if (val & 0x04) { /* CISQ */
  242. exval = cs->readisac(cs, ISAC_CIR0);
  243. if (cs->debug & L1_DEB_ISAC)
  244. debugl1(cs, "ISAC CIR0 %02X", exval );
  245. if (exval & 2) {
  246. cs->dc.isac.ph_state = (exval >> 2) & 0xf;
  247. if (cs->debug & L1_DEB_ISAC)
  248. debugl1(cs, "ph_state change %x", cs->dc.isac.ph_state);
  249. schedule_event(cs, D_L1STATECHANGE);
  250. }
  251. if (exval & 1) {
  252. exval = cs->readisac(cs, ISAC_CIR1);
  253. if (cs->debug & L1_DEB_ISAC)
  254. debugl1(cs, "ISAC CIR1 %02X", exval );
  255. }
  256. }
  257. if (val & 0x02) { /* SIN */
  258. /* never */
  259. if (cs->debug & L1_DEB_WARN)
  260. debugl1(cs, "ISAC SIN interrupt");
  261. }
  262. if (val & 0x01) { /* EXI */
  263. exval = cs->readisac(cs, ISAC_EXIR);
  264. if (cs->debug & L1_DEB_WARN)
  265. debugl1(cs, "ISAC EXIR %02x", exval);
  266. if (exval & 0x80) { /* XMR */
  267. debugl1(cs, "ISAC XMR");
  268. printk(KERN_WARNING "HiSax: ISAC XMR\n");
  269. }
  270. if (exval & 0x40) { /* XDU */
  271. debugl1(cs, "ISAC XDU");
  272. printk(KERN_WARNING "HiSax: ISAC XDU\n");
  273. #ifdef ERROR_STATISTIC
  274. cs->err_tx++;
  275. #endif
  276. if (test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags))
  277. del_timer(&cs->dbusytimer);
  278. if (test_and_clear_bit(FLG_L1_DBUSY, &cs->HW_Flags))
  279. schedule_event(cs, D_CLEARBUSY);
  280. if (cs->tx_skb) { /* Restart frame */
  281. skb_push(cs->tx_skb, cs->tx_cnt);
  282. cs->tx_cnt = 0;
  283. isac_fill_fifo(cs);
  284. } else {
  285. printk(KERN_WARNING "HiSax: ISAC XDU no skb\n");
  286. debugl1(cs, "ISAC XDU no skb");
  287. }
  288. }
  289. if (exval & 0x04) { /* MOS */
  290. v1 = cs->readisac(cs, ISAC_MOSR);
  291. if (cs->debug & L1_DEB_MONITOR)
  292. debugl1(cs, "ISAC MOSR %02x", v1);
  293. #if ARCOFI_USE
  294. if (v1 & 0x08) {
  295. if (!cs->dc.isac.mon_rx) {
  296. if (!(cs->dc.isac.mon_rx = kmalloc(MAX_MON_FRAME, GFP_ATOMIC))) {
  297. if (cs->debug & L1_DEB_WARN)
  298. debugl1(cs, "ISAC MON RX out of memory!");
  299. cs->dc.isac.mocr &= 0xf0;
  300. cs->dc.isac.mocr |= 0x0a;
  301. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  302. goto afterMONR0;
  303. } else
  304. cs->dc.isac.mon_rxp = 0;
  305. }
  306. if (cs->dc.isac.mon_rxp >= MAX_MON_FRAME) {
  307. cs->dc.isac.mocr &= 0xf0;
  308. cs->dc.isac.mocr |= 0x0a;
  309. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  310. cs->dc.isac.mon_rxp = 0;
  311. if (cs->debug & L1_DEB_WARN)
  312. debugl1(cs, "ISAC MON RX overflow!");
  313. goto afterMONR0;
  314. }
  315. cs->dc.isac.mon_rx[cs->dc.isac.mon_rxp++] = cs->readisac(cs, ISAC_MOR0);
  316. if (cs->debug & L1_DEB_MONITOR)
  317. debugl1(cs, "ISAC MOR0 %02x", cs->dc.isac.mon_rx[cs->dc.isac.mon_rxp -1]);
  318. if (cs->dc.isac.mon_rxp == 1) {
  319. cs->dc.isac.mocr |= 0x04;
  320. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  321. }
  322. }
  323. afterMONR0:
  324. if (v1 & 0x80) {
  325. if (!cs->dc.isac.mon_rx) {
  326. if (!(cs->dc.isac.mon_rx = kmalloc(MAX_MON_FRAME, GFP_ATOMIC))) {
  327. if (cs->debug & L1_DEB_WARN)
  328. debugl1(cs, "ISAC MON RX out of memory!");
  329. cs->dc.isac.mocr &= 0x0f;
  330. cs->dc.isac.mocr |= 0xa0;
  331. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  332. goto afterMONR1;
  333. } else
  334. cs->dc.isac.mon_rxp = 0;
  335. }
  336. if (cs->dc.isac.mon_rxp >= MAX_MON_FRAME) {
  337. cs->dc.isac.mocr &= 0x0f;
  338. cs->dc.isac.mocr |= 0xa0;
  339. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  340. cs->dc.isac.mon_rxp = 0;
  341. if (cs->debug & L1_DEB_WARN)
  342. debugl1(cs, "ISAC MON RX overflow!");
  343. goto afterMONR1;
  344. }
  345. cs->dc.isac.mon_rx[cs->dc.isac.mon_rxp++] = cs->readisac(cs, ISAC_MOR1);
  346. if (cs->debug & L1_DEB_MONITOR)
  347. debugl1(cs, "ISAC MOR1 %02x", cs->dc.isac.mon_rx[cs->dc.isac.mon_rxp -1]);
  348. cs->dc.isac.mocr |= 0x40;
  349. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  350. }
  351. afterMONR1:
  352. if (v1 & 0x04) {
  353. cs->dc.isac.mocr &= 0xf0;
  354. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  355. cs->dc.isac.mocr |= 0x0a;
  356. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  357. schedule_event(cs, D_RX_MON0);
  358. }
  359. if (v1 & 0x40) {
  360. cs->dc.isac.mocr &= 0x0f;
  361. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  362. cs->dc.isac.mocr |= 0xa0;
  363. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  364. schedule_event(cs, D_RX_MON1);
  365. }
  366. if (v1 & 0x02) {
  367. if ((!cs->dc.isac.mon_tx) || (cs->dc.isac.mon_txc &&
  368. (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc) &&
  369. !(v1 & 0x08))) {
  370. cs->dc.isac.mocr &= 0xf0;
  371. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  372. cs->dc.isac.mocr |= 0x0a;
  373. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  374. if (cs->dc.isac.mon_txc &&
  375. (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc))
  376. schedule_event(cs, D_TX_MON0);
  377. goto AfterMOX0;
  378. }
  379. if (cs->dc.isac.mon_txc && (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc)) {
  380. schedule_event(cs, D_TX_MON0);
  381. goto AfterMOX0;
  382. }
  383. cs->writeisac(cs, ISAC_MOX0,
  384. cs->dc.isac.mon_tx[cs->dc.isac.mon_txp++]);
  385. if (cs->debug & L1_DEB_MONITOR)
  386. debugl1(cs, "ISAC %02x -> MOX0", cs->dc.isac.mon_tx[cs->dc.isac.mon_txp -1]);
  387. }
  388. AfterMOX0:
  389. if (v1 & 0x20) {
  390. if ((!cs->dc.isac.mon_tx) || (cs->dc.isac.mon_txc &&
  391. (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc) &&
  392. !(v1 & 0x80))) {
  393. cs->dc.isac.mocr &= 0x0f;
  394. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  395. cs->dc.isac.mocr |= 0xa0;
  396. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  397. if (cs->dc.isac.mon_txc &&
  398. (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc))
  399. schedule_event(cs, D_TX_MON1);
  400. goto AfterMOX1;
  401. }
  402. if (cs->dc.isac.mon_txc && (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc)) {
  403. schedule_event(cs, D_TX_MON1);
  404. goto AfterMOX1;
  405. }
  406. cs->writeisac(cs, ISAC_MOX1,
  407. cs->dc.isac.mon_tx[cs->dc.isac.mon_txp++]);
  408. if (cs->debug & L1_DEB_MONITOR)
  409. debugl1(cs, "ISAC %02x -> MOX1", cs->dc.isac.mon_tx[cs->dc.isac.mon_txp -1]);
  410. }
  411. AfterMOX1:;
  412. #endif
  413. }
  414. }
  415. }
  416. static void
  417. ISAC_l1hw(struct PStack *st, int pr, void *arg)
  418. {
  419. struct IsdnCardState *cs = (struct IsdnCardState *) st->l1.hardware;
  420. struct sk_buff *skb = arg;
  421. u_long flags;
  422. int val;
  423. switch (pr) {
  424. case (PH_DATA |REQUEST):
  425. if (cs->debug & DEB_DLOG_HEX)
  426. LogFrame(cs, skb->data, skb->len);
  427. if (cs->debug & DEB_DLOG_VERBOSE)
  428. dlogframe(cs, skb, 0);
  429. spin_lock_irqsave(&cs->lock, flags);
  430. if (cs->tx_skb) {
  431. skb_queue_tail(&cs->sq, skb);
  432. #ifdef L2FRAME_DEBUG /* psa */
  433. if (cs->debug & L1_DEB_LAPD)
  434. Logl2Frame(cs, skb, "PH_DATA Queued", 0);
  435. #endif
  436. } else {
  437. cs->tx_skb = skb;
  438. cs->tx_cnt = 0;
  439. #ifdef L2FRAME_DEBUG /* psa */
  440. if (cs->debug & L1_DEB_LAPD)
  441. Logl2Frame(cs, skb, "PH_DATA", 0);
  442. #endif
  443. isac_fill_fifo(cs);
  444. }
  445. spin_unlock_irqrestore(&cs->lock, flags);
  446. break;
  447. case (PH_PULL |INDICATION):
  448. spin_lock_irqsave(&cs->lock, flags);
  449. if (cs->tx_skb) {
  450. if (cs->debug & L1_DEB_WARN)
  451. debugl1(cs, " l2l1 tx_skb exist this shouldn't happen");
  452. skb_queue_tail(&cs->sq, skb);
  453. } else {
  454. if (cs->debug & DEB_DLOG_HEX)
  455. LogFrame(cs, skb->data, skb->len);
  456. if (cs->debug & DEB_DLOG_VERBOSE)
  457. dlogframe(cs, skb, 0);
  458. cs->tx_skb = skb;
  459. cs->tx_cnt = 0;
  460. #ifdef L2FRAME_DEBUG /* psa */
  461. if (cs->debug & L1_DEB_LAPD)
  462. Logl2Frame(cs, skb, "PH_DATA_PULLED", 0);
  463. #endif
  464. isac_fill_fifo(cs);
  465. }
  466. spin_unlock_irqrestore(&cs->lock, flags);
  467. break;
  468. case (PH_PULL | REQUEST):
  469. #ifdef L2FRAME_DEBUG /* psa */
  470. if (cs->debug & L1_DEB_LAPD)
  471. debugl1(cs, "-> PH_REQUEST_PULL");
  472. #endif
  473. if (!cs->tx_skb) {
  474. test_and_clear_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  475. st->l1.l1l2(st, PH_PULL | CONFIRM, NULL);
  476. } else
  477. test_and_set_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  478. break;
  479. case (HW_RESET | REQUEST):
  480. spin_lock_irqsave(&cs->lock, flags);
  481. if ((cs->dc.isac.ph_state == ISAC_IND_EI) ||
  482. (cs->dc.isac.ph_state == ISAC_IND_DR) ||
  483. (cs->dc.isac.ph_state == ISAC_IND_RS))
  484. ph_command(cs, ISAC_CMD_TIM);
  485. else
  486. ph_command(cs, ISAC_CMD_RS);
  487. spin_unlock_irqrestore(&cs->lock, flags);
  488. break;
  489. case (HW_ENABLE | REQUEST):
  490. spin_lock_irqsave(&cs->lock, flags);
  491. ph_command(cs, ISAC_CMD_TIM);
  492. spin_unlock_irqrestore(&cs->lock, flags);
  493. break;
  494. case (HW_INFO3 | REQUEST):
  495. spin_lock_irqsave(&cs->lock, flags);
  496. ph_command(cs, ISAC_CMD_AR8);
  497. spin_unlock_irqrestore(&cs->lock, flags);
  498. break;
  499. case (HW_TESTLOOP | REQUEST):
  500. spin_lock_irqsave(&cs->lock, flags);
  501. val = 0;
  502. if (1 & (long) arg)
  503. val |= 0x0c;
  504. if (2 & (long) arg)
  505. val |= 0x3;
  506. if (test_bit(HW_IOM1, &cs->HW_Flags)) {
  507. /* IOM 1 Mode */
  508. if (!val) {
  509. cs->writeisac(cs, ISAC_SPCR, 0xa);
  510. cs->writeisac(cs, ISAC_ADF1, 0x2);
  511. } else {
  512. cs->writeisac(cs, ISAC_SPCR, val);
  513. cs->writeisac(cs, ISAC_ADF1, 0xa);
  514. }
  515. } else {
  516. /* IOM 2 Mode */
  517. cs->writeisac(cs, ISAC_SPCR, val);
  518. if (val)
  519. cs->writeisac(cs, ISAC_ADF1, 0x8);
  520. else
  521. cs->writeisac(cs, ISAC_ADF1, 0x0);
  522. }
  523. spin_unlock_irqrestore(&cs->lock, flags);
  524. break;
  525. case (HW_DEACTIVATE | RESPONSE):
  526. skb_queue_purge(&cs->rq);
  527. skb_queue_purge(&cs->sq);
  528. if (cs->tx_skb) {
  529. dev_kfree_skb_any(cs->tx_skb);
  530. cs->tx_skb = NULL;
  531. }
  532. if (test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags))
  533. del_timer(&cs->dbusytimer);
  534. if (test_and_clear_bit(FLG_L1_DBUSY, &cs->HW_Flags))
  535. schedule_event(cs, D_CLEARBUSY);
  536. break;
  537. default:
  538. if (cs->debug & L1_DEB_WARN)
  539. debugl1(cs, "isac_l1hw unknown %04x", pr);
  540. break;
  541. }
  542. }
  543. static void
  544. setstack_isac(struct PStack *st, struct IsdnCardState *cs)
  545. {
  546. st->l1.l1hw = ISAC_l1hw;
  547. }
  548. static void
  549. DC_Close_isac(struct IsdnCardState *cs)
  550. {
  551. kfree(cs->dc.isac.mon_rx);
  552. cs->dc.isac.mon_rx = NULL;
  553. kfree(cs->dc.isac.mon_tx);
  554. cs->dc.isac.mon_tx = NULL;
  555. }
  556. static void
  557. dbusy_timer_handler(struct IsdnCardState *cs)
  558. {
  559. struct PStack *stptr;
  560. int rbch, star;
  561. if (test_bit(FLG_DBUSY_TIMER, &cs->HW_Flags)) {
  562. rbch = cs->readisac(cs, ISAC_RBCH);
  563. star = cs->readisac(cs, ISAC_STAR);
  564. if (cs->debug)
  565. debugl1(cs, "D-Channel Busy RBCH %02x STAR %02x",
  566. rbch, star);
  567. if (rbch & ISAC_RBCH_XAC) { /* D-Channel Busy */
  568. test_and_set_bit(FLG_L1_DBUSY, &cs->HW_Flags);
  569. stptr = cs->stlist;
  570. while (stptr != NULL) {
  571. stptr->l1.l1l2(stptr, PH_PAUSE | INDICATION, NULL);
  572. stptr = stptr->next;
  573. }
  574. } else {
  575. /* discard frame; reset transceiver */
  576. test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags);
  577. if (cs->tx_skb) {
  578. dev_kfree_skb_any(cs->tx_skb);
  579. cs->tx_cnt = 0;
  580. cs->tx_skb = NULL;
  581. } else {
  582. printk(KERN_WARNING "HiSax: ISAC D-Channel Busy no skb\n");
  583. debugl1(cs, "D-Channel Busy no skb");
  584. }
  585. cs->writeisac(cs, ISAC_CMDR, 0x01); /* Transmitter reset */
  586. cs->irq_func(cs->irq, cs);
  587. }
  588. }
  589. }
  590. void __devinit
  591. initisac(struct IsdnCardState *cs)
  592. {
  593. cs->setstack_d = setstack_isac;
  594. cs->DC_Close = DC_Close_isac;
  595. cs->dc.isac.mon_tx = NULL;
  596. cs->dc.isac.mon_rx = NULL;
  597. cs->writeisac(cs, ISAC_MASK, 0xff);
  598. cs->dc.isac.mocr = 0xaa;
  599. if (test_bit(HW_IOM1, &cs->HW_Flags)) {
  600. /* IOM 1 Mode */
  601. cs->writeisac(cs, ISAC_ADF2, 0x0);
  602. cs->writeisac(cs, ISAC_SPCR, 0xa);
  603. cs->writeisac(cs, ISAC_ADF1, 0x2);
  604. cs->writeisac(cs, ISAC_STCR, 0x70);
  605. cs->writeisac(cs, ISAC_MODE, 0xc9);
  606. } else {
  607. /* IOM 2 Mode */
  608. if (!cs->dc.isac.adf2)
  609. cs->dc.isac.adf2 = 0x80;
  610. cs->writeisac(cs, ISAC_ADF2, cs->dc.isac.adf2);
  611. cs->writeisac(cs, ISAC_SQXR, 0x2f);
  612. cs->writeisac(cs, ISAC_SPCR, 0x00);
  613. cs->writeisac(cs, ISAC_STCR, 0x70);
  614. cs->writeisac(cs, ISAC_MODE, 0xc9);
  615. cs->writeisac(cs, ISAC_TIMR, 0x00);
  616. cs->writeisac(cs, ISAC_ADF1, 0x00);
  617. }
  618. ph_command(cs, ISAC_CMD_RS);
  619. cs->writeisac(cs, ISAC_MASK, 0x0);
  620. }
  621. void __devinit
  622. clear_pending_isac_ints(struct IsdnCardState *cs)
  623. {
  624. int val, eval;
  625. val = cs->readisac(cs, ISAC_STAR);
  626. debugl1(cs, "ISAC STAR %x", val);
  627. val = cs->readisac(cs, ISAC_MODE);
  628. debugl1(cs, "ISAC MODE %x", val);
  629. val = cs->readisac(cs, ISAC_ADF2);
  630. debugl1(cs, "ISAC ADF2 %x", val);
  631. val = cs->readisac(cs, ISAC_ISTA);
  632. debugl1(cs, "ISAC ISTA %x", val);
  633. if (val & 0x01) {
  634. eval = cs->readisac(cs, ISAC_EXIR);
  635. debugl1(cs, "ISAC EXIR %x", eval);
  636. }
  637. val = cs->readisac(cs, ISAC_CIR0);
  638. debugl1(cs, "ISAC CIR0 %x", val);
  639. cs->dc.isac.ph_state = (val >> 2) & 0xf;
  640. schedule_event(cs, D_L1STATECHANGE);
  641. /* Disable all IRQ */
  642. cs->writeisac(cs, ISAC_MASK, 0xFF);
  643. }
  644. void __devinit
  645. setup_isac(struct IsdnCardState *cs)
  646. {
  647. INIT_WORK(&cs->tqueue, isac_bh);
  648. cs->dbusytimer.function = (void *) dbusy_timer_handler;
  649. cs->dbusytimer.data = (long) cs;
  650. init_timer(&cs->dbusytimer);
  651. }