mthca_srq.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754
  1. /*
  2. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. * $Id: mthca_srq.c 3047 2005-08-10 03:59:35Z roland $
  33. */
  34. #include <linux/slab.h>
  35. #include <linux/string.h>
  36. #include <asm/io.h>
  37. #include "mthca_dev.h"
  38. #include "mthca_cmd.h"
  39. #include "mthca_memfree.h"
  40. #include "mthca_wqe.h"
  41. enum {
  42. MTHCA_MAX_DIRECT_SRQ_SIZE = 4 * PAGE_SIZE
  43. };
  44. struct mthca_tavor_srq_context {
  45. __be64 wqe_base_ds; /* low 6 bits is descriptor size */
  46. __be32 state_pd;
  47. __be32 lkey;
  48. __be32 uar;
  49. __be16 limit_watermark;
  50. __be16 wqe_cnt;
  51. u32 reserved[2];
  52. };
  53. struct mthca_arbel_srq_context {
  54. __be32 state_logsize_srqn;
  55. __be32 lkey;
  56. __be32 db_index;
  57. __be32 logstride_usrpage;
  58. __be64 wqe_base;
  59. __be32 eq_pd;
  60. __be16 limit_watermark;
  61. __be16 wqe_cnt;
  62. u16 reserved1;
  63. __be16 wqe_counter;
  64. u32 reserved2[3];
  65. };
  66. static void *get_wqe(struct mthca_srq *srq, int n)
  67. {
  68. if (srq->is_direct)
  69. return srq->queue.direct.buf + (n << srq->wqe_shift);
  70. else
  71. return srq->queue.page_list[(n << srq->wqe_shift) >> PAGE_SHIFT].buf +
  72. ((n << srq->wqe_shift) & (PAGE_SIZE - 1));
  73. }
  74. /*
  75. * Return a pointer to the location within a WQE that we're using as a
  76. * link when the WQE is in the free list. We use the imm field
  77. * because in the Tavor case, posting a WQE may overwrite the next
  78. * segment of the previous WQE, but a receive WQE will never touch the
  79. * imm field. This avoids corrupting our free list if the previous
  80. * WQE has already completed and been put on the free list when we
  81. * post the next WQE.
  82. */
  83. static inline int *wqe_to_link(void *wqe)
  84. {
  85. return (int *) (wqe + offsetof(struct mthca_next_seg, imm));
  86. }
  87. static void mthca_tavor_init_srq_context(struct mthca_dev *dev,
  88. struct mthca_pd *pd,
  89. struct mthca_srq *srq,
  90. struct mthca_tavor_srq_context *context)
  91. {
  92. memset(context, 0, sizeof *context);
  93. context->wqe_base_ds = cpu_to_be64(1 << (srq->wqe_shift - 4));
  94. context->state_pd = cpu_to_be32(pd->pd_num);
  95. context->lkey = cpu_to_be32(srq->mr.ibmr.lkey);
  96. if (pd->ibpd.uobject)
  97. context->uar =
  98. cpu_to_be32(to_mucontext(pd->ibpd.uobject->context)->uar.index);
  99. else
  100. context->uar = cpu_to_be32(dev->driver_uar.index);
  101. }
  102. static void mthca_arbel_init_srq_context(struct mthca_dev *dev,
  103. struct mthca_pd *pd,
  104. struct mthca_srq *srq,
  105. struct mthca_arbel_srq_context *context)
  106. {
  107. int logsize, max;
  108. memset(context, 0, sizeof *context);
  109. /*
  110. * Put max in a temporary variable to work around gcc bug
  111. * triggered by ilog2() on sparc64.
  112. */
  113. max = srq->max;
  114. logsize = ilog2(max);
  115. context->state_logsize_srqn = cpu_to_be32(logsize << 24 | srq->srqn);
  116. context->lkey = cpu_to_be32(srq->mr.ibmr.lkey);
  117. context->db_index = cpu_to_be32(srq->db_index);
  118. context->logstride_usrpage = cpu_to_be32((srq->wqe_shift - 4) << 29);
  119. if (pd->ibpd.uobject)
  120. context->logstride_usrpage |=
  121. cpu_to_be32(to_mucontext(pd->ibpd.uobject->context)->uar.index);
  122. else
  123. context->logstride_usrpage |= cpu_to_be32(dev->driver_uar.index);
  124. context->eq_pd = cpu_to_be32(MTHCA_EQ_ASYNC << 24 | pd->pd_num);
  125. }
  126. static void mthca_free_srq_buf(struct mthca_dev *dev, struct mthca_srq *srq)
  127. {
  128. mthca_buf_free(dev, srq->max << srq->wqe_shift, &srq->queue,
  129. srq->is_direct, &srq->mr);
  130. kfree(srq->wrid);
  131. }
  132. static int mthca_alloc_srq_buf(struct mthca_dev *dev, struct mthca_pd *pd,
  133. struct mthca_srq *srq)
  134. {
  135. struct mthca_data_seg *scatter;
  136. void *wqe;
  137. int err;
  138. int i;
  139. if (pd->ibpd.uobject)
  140. return 0;
  141. srq->wrid = kmalloc(srq->max * sizeof (u64), GFP_KERNEL);
  142. if (!srq->wrid)
  143. return -ENOMEM;
  144. err = mthca_buf_alloc(dev, srq->max << srq->wqe_shift,
  145. MTHCA_MAX_DIRECT_SRQ_SIZE,
  146. &srq->queue, &srq->is_direct, pd, 1, &srq->mr);
  147. if (err) {
  148. kfree(srq->wrid);
  149. return err;
  150. }
  151. /*
  152. * Now initialize the SRQ buffer so that all of the WQEs are
  153. * linked into the list of free WQEs. In addition, set the
  154. * scatter list L_Keys to the sentry value of 0x100.
  155. */
  156. for (i = 0; i < srq->max; ++i) {
  157. wqe = get_wqe(srq, i);
  158. *wqe_to_link(wqe) = i < srq->max - 1 ? i + 1 : -1;
  159. for (scatter = wqe + sizeof (struct mthca_next_seg);
  160. (void *) scatter < wqe + (1 << srq->wqe_shift);
  161. ++scatter)
  162. scatter->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  163. }
  164. srq->last = get_wqe(srq, srq->max - 1);
  165. return 0;
  166. }
  167. int mthca_alloc_srq(struct mthca_dev *dev, struct mthca_pd *pd,
  168. struct ib_srq_attr *attr, struct mthca_srq *srq)
  169. {
  170. struct mthca_mailbox *mailbox;
  171. u8 status;
  172. int ds;
  173. int err;
  174. /* Sanity check SRQ size before proceeding */
  175. if (attr->max_wr > dev->limits.max_srq_wqes ||
  176. attr->max_sge > dev->limits.max_srq_sge)
  177. return -EINVAL;
  178. srq->max = attr->max_wr;
  179. srq->max_gs = attr->max_sge;
  180. srq->counter = 0;
  181. if (mthca_is_memfree(dev))
  182. srq->max = roundup_pow_of_two(srq->max + 1);
  183. else
  184. srq->max = srq->max + 1;
  185. ds = max(64UL,
  186. roundup_pow_of_two(sizeof (struct mthca_next_seg) +
  187. srq->max_gs * sizeof (struct mthca_data_seg)));
  188. if (!mthca_is_memfree(dev) && (ds > dev->limits.max_desc_sz))
  189. return -EINVAL;
  190. srq->wqe_shift = ilog2(ds);
  191. srq->srqn = mthca_alloc(&dev->srq_table.alloc);
  192. if (srq->srqn == -1)
  193. return -ENOMEM;
  194. if (mthca_is_memfree(dev)) {
  195. err = mthca_table_get(dev, dev->srq_table.table, srq->srqn);
  196. if (err)
  197. goto err_out;
  198. if (!pd->ibpd.uobject) {
  199. srq->db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_SRQ,
  200. srq->srqn, &srq->db);
  201. if (srq->db_index < 0) {
  202. err = -ENOMEM;
  203. goto err_out_icm;
  204. }
  205. }
  206. }
  207. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  208. if (IS_ERR(mailbox)) {
  209. err = PTR_ERR(mailbox);
  210. goto err_out_db;
  211. }
  212. err = mthca_alloc_srq_buf(dev, pd, srq);
  213. if (err)
  214. goto err_out_mailbox;
  215. spin_lock_init(&srq->lock);
  216. srq->refcount = 1;
  217. init_waitqueue_head(&srq->wait);
  218. mutex_init(&srq->mutex);
  219. if (mthca_is_memfree(dev))
  220. mthca_arbel_init_srq_context(dev, pd, srq, mailbox->buf);
  221. else
  222. mthca_tavor_init_srq_context(dev, pd, srq, mailbox->buf);
  223. err = mthca_SW2HW_SRQ(dev, mailbox, srq->srqn, &status);
  224. if (err) {
  225. mthca_warn(dev, "SW2HW_SRQ failed (%d)\n", err);
  226. goto err_out_free_buf;
  227. }
  228. if (status) {
  229. mthca_warn(dev, "SW2HW_SRQ returned status 0x%02x\n",
  230. status);
  231. err = -EINVAL;
  232. goto err_out_free_buf;
  233. }
  234. spin_lock_irq(&dev->srq_table.lock);
  235. if (mthca_array_set(&dev->srq_table.srq,
  236. srq->srqn & (dev->limits.num_srqs - 1),
  237. srq)) {
  238. spin_unlock_irq(&dev->srq_table.lock);
  239. goto err_out_free_srq;
  240. }
  241. spin_unlock_irq(&dev->srq_table.lock);
  242. mthca_free_mailbox(dev, mailbox);
  243. srq->first_free = 0;
  244. srq->last_free = srq->max - 1;
  245. attr->max_wr = srq->max - 1;
  246. attr->max_sge = srq->max_gs;
  247. return 0;
  248. err_out_free_srq:
  249. err = mthca_HW2SW_SRQ(dev, mailbox, srq->srqn, &status);
  250. if (err)
  251. mthca_warn(dev, "HW2SW_SRQ failed (%d)\n", err);
  252. else if (status)
  253. mthca_warn(dev, "HW2SW_SRQ returned status 0x%02x\n", status);
  254. err_out_free_buf:
  255. if (!pd->ibpd.uobject)
  256. mthca_free_srq_buf(dev, srq);
  257. err_out_mailbox:
  258. mthca_free_mailbox(dev, mailbox);
  259. err_out_db:
  260. if (!pd->ibpd.uobject && mthca_is_memfree(dev))
  261. mthca_free_db(dev, MTHCA_DB_TYPE_SRQ, srq->db_index);
  262. err_out_icm:
  263. mthca_table_put(dev, dev->srq_table.table, srq->srqn);
  264. err_out:
  265. mthca_free(&dev->srq_table.alloc, srq->srqn);
  266. return err;
  267. }
  268. static inline int get_srq_refcount(struct mthca_dev *dev, struct mthca_srq *srq)
  269. {
  270. int c;
  271. spin_lock_irq(&dev->srq_table.lock);
  272. c = srq->refcount;
  273. spin_unlock_irq(&dev->srq_table.lock);
  274. return c;
  275. }
  276. void mthca_free_srq(struct mthca_dev *dev, struct mthca_srq *srq)
  277. {
  278. struct mthca_mailbox *mailbox;
  279. int err;
  280. u8 status;
  281. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  282. if (IS_ERR(mailbox)) {
  283. mthca_warn(dev, "No memory for mailbox to free SRQ.\n");
  284. return;
  285. }
  286. err = mthca_HW2SW_SRQ(dev, mailbox, srq->srqn, &status);
  287. if (err)
  288. mthca_warn(dev, "HW2SW_SRQ failed (%d)\n", err);
  289. else if (status)
  290. mthca_warn(dev, "HW2SW_SRQ returned status 0x%02x\n", status);
  291. spin_lock_irq(&dev->srq_table.lock);
  292. mthca_array_clear(&dev->srq_table.srq,
  293. srq->srqn & (dev->limits.num_srqs - 1));
  294. --srq->refcount;
  295. spin_unlock_irq(&dev->srq_table.lock);
  296. wait_event(srq->wait, !get_srq_refcount(dev, srq));
  297. if (!srq->ibsrq.uobject) {
  298. mthca_free_srq_buf(dev, srq);
  299. if (mthca_is_memfree(dev))
  300. mthca_free_db(dev, MTHCA_DB_TYPE_SRQ, srq->db_index);
  301. }
  302. mthca_table_put(dev, dev->srq_table.table, srq->srqn);
  303. mthca_free(&dev->srq_table.alloc, srq->srqn);
  304. mthca_free_mailbox(dev, mailbox);
  305. }
  306. int mthca_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
  307. enum ib_srq_attr_mask attr_mask, struct ib_udata *udata)
  308. {
  309. struct mthca_dev *dev = to_mdev(ibsrq->device);
  310. struct mthca_srq *srq = to_msrq(ibsrq);
  311. int ret;
  312. u8 status;
  313. /* We don't support resizing SRQs (yet?) */
  314. if (attr_mask & IB_SRQ_MAX_WR)
  315. return -EINVAL;
  316. if (attr_mask & IB_SRQ_LIMIT) {
  317. u32 max_wr = mthca_is_memfree(dev) ? srq->max - 1 : srq->max;
  318. if (attr->srq_limit > max_wr)
  319. return -EINVAL;
  320. mutex_lock(&srq->mutex);
  321. ret = mthca_ARM_SRQ(dev, srq->srqn, attr->srq_limit, &status);
  322. mutex_unlock(&srq->mutex);
  323. if (ret)
  324. return ret;
  325. if (status)
  326. return -EINVAL;
  327. }
  328. return 0;
  329. }
  330. int mthca_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr)
  331. {
  332. struct mthca_dev *dev = to_mdev(ibsrq->device);
  333. struct mthca_srq *srq = to_msrq(ibsrq);
  334. struct mthca_mailbox *mailbox;
  335. struct mthca_arbel_srq_context *arbel_ctx;
  336. struct mthca_tavor_srq_context *tavor_ctx;
  337. u8 status;
  338. int err;
  339. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  340. if (IS_ERR(mailbox))
  341. return PTR_ERR(mailbox);
  342. err = mthca_QUERY_SRQ(dev, srq->srqn, mailbox, &status);
  343. if (err)
  344. goto out;
  345. if (mthca_is_memfree(dev)) {
  346. arbel_ctx = mailbox->buf;
  347. srq_attr->srq_limit = be16_to_cpu(arbel_ctx->limit_watermark);
  348. } else {
  349. tavor_ctx = mailbox->buf;
  350. srq_attr->srq_limit = be16_to_cpu(tavor_ctx->limit_watermark);
  351. }
  352. srq_attr->max_wr = srq->max - 1;
  353. srq_attr->max_sge = srq->max_gs;
  354. out:
  355. mthca_free_mailbox(dev, mailbox);
  356. return err;
  357. }
  358. void mthca_srq_event(struct mthca_dev *dev, u32 srqn,
  359. enum ib_event_type event_type)
  360. {
  361. struct mthca_srq *srq;
  362. struct ib_event event;
  363. spin_lock(&dev->srq_table.lock);
  364. srq = mthca_array_get(&dev->srq_table.srq, srqn & (dev->limits.num_srqs - 1));
  365. if (srq)
  366. ++srq->refcount;
  367. spin_unlock(&dev->srq_table.lock);
  368. if (!srq) {
  369. mthca_warn(dev, "Async event for bogus SRQ %08x\n", srqn);
  370. return;
  371. }
  372. if (!srq->ibsrq.event_handler)
  373. goto out;
  374. event.device = &dev->ib_dev;
  375. event.event = event_type;
  376. event.element.srq = &srq->ibsrq;
  377. srq->ibsrq.event_handler(&event, srq->ibsrq.srq_context);
  378. out:
  379. spin_lock(&dev->srq_table.lock);
  380. if (!--srq->refcount)
  381. wake_up(&srq->wait);
  382. spin_unlock(&dev->srq_table.lock);
  383. }
  384. /*
  385. * This function must be called with IRQs disabled.
  386. */
  387. void mthca_free_srq_wqe(struct mthca_srq *srq, u32 wqe_addr)
  388. {
  389. int ind;
  390. ind = wqe_addr >> srq->wqe_shift;
  391. spin_lock(&srq->lock);
  392. if (likely(srq->first_free >= 0))
  393. *wqe_to_link(get_wqe(srq, srq->last_free)) = ind;
  394. else
  395. srq->first_free = ind;
  396. *wqe_to_link(get_wqe(srq, ind)) = -1;
  397. srq->last_free = ind;
  398. spin_unlock(&srq->lock);
  399. }
  400. int mthca_tavor_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
  401. struct ib_recv_wr **bad_wr)
  402. {
  403. struct mthca_dev *dev = to_mdev(ibsrq->device);
  404. struct mthca_srq *srq = to_msrq(ibsrq);
  405. __be32 doorbell[2];
  406. unsigned long flags;
  407. int err = 0;
  408. int first_ind;
  409. int ind;
  410. int next_ind;
  411. int nreq;
  412. int i;
  413. void *wqe;
  414. void *prev_wqe;
  415. spin_lock_irqsave(&srq->lock, flags);
  416. first_ind = srq->first_free;
  417. for (nreq = 0; wr; wr = wr->next) {
  418. ind = srq->first_free;
  419. if (ind < 0) {
  420. mthca_err(dev, "SRQ %06x full\n", srq->srqn);
  421. err = -ENOMEM;
  422. *bad_wr = wr;
  423. break;
  424. }
  425. wqe = get_wqe(srq, ind);
  426. next_ind = *wqe_to_link(wqe);
  427. if (next_ind < 0) {
  428. mthca_err(dev, "SRQ %06x full\n", srq->srqn);
  429. err = -ENOMEM;
  430. *bad_wr = wr;
  431. break;
  432. }
  433. prev_wqe = srq->last;
  434. srq->last = wqe;
  435. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  436. ((struct mthca_next_seg *) wqe)->ee_nds = 0;
  437. /* flags field will always remain 0 */
  438. wqe += sizeof (struct mthca_next_seg);
  439. if (unlikely(wr->num_sge > srq->max_gs)) {
  440. err = -EINVAL;
  441. *bad_wr = wr;
  442. srq->last = prev_wqe;
  443. break;
  444. }
  445. for (i = 0; i < wr->num_sge; ++i) {
  446. ((struct mthca_data_seg *) wqe)->byte_count =
  447. cpu_to_be32(wr->sg_list[i].length);
  448. ((struct mthca_data_seg *) wqe)->lkey =
  449. cpu_to_be32(wr->sg_list[i].lkey);
  450. ((struct mthca_data_seg *) wqe)->addr =
  451. cpu_to_be64(wr->sg_list[i].addr);
  452. wqe += sizeof (struct mthca_data_seg);
  453. }
  454. if (i < srq->max_gs) {
  455. ((struct mthca_data_seg *) wqe)->byte_count = 0;
  456. ((struct mthca_data_seg *) wqe)->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  457. ((struct mthca_data_seg *) wqe)->addr = 0;
  458. }
  459. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  460. cpu_to_be32((ind << srq->wqe_shift) | 1);
  461. wmb();
  462. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  463. cpu_to_be32(MTHCA_NEXT_DBD);
  464. srq->wrid[ind] = wr->wr_id;
  465. srq->first_free = next_ind;
  466. ++nreq;
  467. if (unlikely(nreq == MTHCA_TAVOR_MAX_WQES_PER_RECV_DB)) {
  468. nreq = 0;
  469. doorbell[0] = cpu_to_be32(first_ind << srq->wqe_shift);
  470. doorbell[1] = cpu_to_be32(srq->srqn << 8);
  471. /*
  472. * Make sure that descriptors are written
  473. * before doorbell is rung.
  474. */
  475. wmb();
  476. mthca_write64(doorbell,
  477. dev->kar + MTHCA_RECEIVE_DOORBELL,
  478. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  479. first_ind = srq->first_free;
  480. }
  481. }
  482. if (likely(nreq)) {
  483. doorbell[0] = cpu_to_be32(first_ind << srq->wqe_shift);
  484. doorbell[1] = cpu_to_be32((srq->srqn << 8) | nreq);
  485. /*
  486. * Make sure that descriptors are written before
  487. * doorbell is rung.
  488. */
  489. wmb();
  490. mthca_write64(doorbell,
  491. dev->kar + MTHCA_RECEIVE_DOORBELL,
  492. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  493. }
  494. /*
  495. * Make sure doorbells don't leak out of SRQ spinlock and
  496. * reach the HCA out of order:
  497. */
  498. mmiowb();
  499. spin_unlock_irqrestore(&srq->lock, flags);
  500. return err;
  501. }
  502. int mthca_arbel_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
  503. struct ib_recv_wr **bad_wr)
  504. {
  505. struct mthca_dev *dev = to_mdev(ibsrq->device);
  506. struct mthca_srq *srq = to_msrq(ibsrq);
  507. unsigned long flags;
  508. int err = 0;
  509. int ind;
  510. int next_ind;
  511. int nreq;
  512. int i;
  513. void *wqe;
  514. spin_lock_irqsave(&srq->lock, flags);
  515. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  516. ind = srq->first_free;
  517. if (ind < 0) {
  518. mthca_err(dev, "SRQ %06x full\n", srq->srqn);
  519. err = -ENOMEM;
  520. *bad_wr = wr;
  521. break;
  522. }
  523. wqe = get_wqe(srq, ind);
  524. next_ind = *wqe_to_link(wqe);
  525. if (next_ind < 0) {
  526. mthca_err(dev, "SRQ %06x full\n", srq->srqn);
  527. err = -ENOMEM;
  528. *bad_wr = wr;
  529. break;
  530. }
  531. ((struct mthca_next_seg *) wqe)->nda_op =
  532. cpu_to_be32((next_ind << srq->wqe_shift) | 1);
  533. ((struct mthca_next_seg *) wqe)->ee_nds = 0;
  534. /* flags field will always remain 0 */
  535. wqe += sizeof (struct mthca_next_seg);
  536. if (unlikely(wr->num_sge > srq->max_gs)) {
  537. err = -EINVAL;
  538. *bad_wr = wr;
  539. break;
  540. }
  541. for (i = 0; i < wr->num_sge; ++i) {
  542. ((struct mthca_data_seg *) wqe)->byte_count =
  543. cpu_to_be32(wr->sg_list[i].length);
  544. ((struct mthca_data_seg *) wqe)->lkey =
  545. cpu_to_be32(wr->sg_list[i].lkey);
  546. ((struct mthca_data_seg *) wqe)->addr =
  547. cpu_to_be64(wr->sg_list[i].addr);
  548. wqe += sizeof (struct mthca_data_seg);
  549. }
  550. if (i < srq->max_gs) {
  551. ((struct mthca_data_seg *) wqe)->byte_count = 0;
  552. ((struct mthca_data_seg *) wqe)->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  553. ((struct mthca_data_seg *) wqe)->addr = 0;
  554. }
  555. srq->wrid[ind] = wr->wr_id;
  556. srq->first_free = next_ind;
  557. }
  558. if (likely(nreq)) {
  559. srq->counter += nreq;
  560. /*
  561. * Make sure that descriptors are written before
  562. * we write doorbell record.
  563. */
  564. wmb();
  565. *srq->db = cpu_to_be32(srq->counter);
  566. }
  567. spin_unlock_irqrestore(&srq->lock, flags);
  568. return err;
  569. }
  570. int mthca_max_srq_sge(struct mthca_dev *dev)
  571. {
  572. if (mthca_is_memfree(dev))
  573. return dev->limits.max_sg;
  574. /*
  575. * SRQ allocations are based on powers of 2 for Tavor,
  576. * (although they only need to be multiples of 16 bytes).
  577. *
  578. * Therefore, we need to base the max number of sg entries on
  579. * the largest power of 2 descriptor size that is <= to the
  580. * actual max WQE descriptor size, rather than return the
  581. * max_sg value given by the firmware (which is based on WQE
  582. * sizes as multiples of 16, not powers of 2).
  583. *
  584. * If SRQ implementation is changed for Tavor to be based on
  585. * multiples of 16, the calculation below can be deleted and
  586. * the FW max_sg value returned.
  587. */
  588. return min_t(int, dev->limits.max_sg,
  589. ((1 << (fls(dev->limits.max_desc_sz) - 1)) -
  590. sizeof (struct mthca_next_seg)) /
  591. sizeof (struct mthca_data_seg));
  592. }
  593. int mthca_init_srq_table(struct mthca_dev *dev)
  594. {
  595. int err;
  596. if (!(dev->mthca_flags & MTHCA_FLAG_SRQ))
  597. return 0;
  598. spin_lock_init(&dev->srq_table.lock);
  599. err = mthca_alloc_init(&dev->srq_table.alloc,
  600. dev->limits.num_srqs,
  601. dev->limits.num_srqs - 1,
  602. dev->limits.reserved_srqs);
  603. if (err)
  604. return err;
  605. err = mthca_array_init(&dev->srq_table.srq,
  606. dev->limits.num_srqs);
  607. if (err)
  608. mthca_alloc_cleanup(&dev->srq_table.alloc);
  609. return err;
  610. }
  611. void mthca_cleanup_srq_table(struct mthca_dev *dev)
  612. {
  613. if (!(dev->mthca_flags & MTHCA_FLAG_SRQ))
  614. return;
  615. mthca_array_cleanup(&dev->srq_table.srq, dev->limits.num_srqs);
  616. mthca_alloc_cleanup(&dev->srq_table.alloc);
  617. }