qp.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <rdma/ib_cache.h>
  33. #include <rdma/ib_pack.h>
  34. #include <linux/mlx4/qp.h>
  35. #include "mlx4_ib.h"
  36. #include "user.h"
  37. enum {
  38. MLX4_IB_ACK_REQ_FREQ = 8,
  39. };
  40. enum {
  41. MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
  42. MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f
  43. };
  44. enum {
  45. /*
  46. * Largest possible UD header: send with GRH and immediate data.
  47. */
  48. MLX4_IB_UD_HEADER_SIZE = 72
  49. };
  50. struct mlx4_ib_sqp {
  51. struct mlx4_ib_qp qp;
  52. int pkey_index;
  53. u32 qkey;
  54. u32 send_psn;
  55. struct ib_ud_header ud_header;
  56. u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
  57. };
  58. static const __be32 mlx4_ib_opcode[] = {
  59. [IB_WR_SEND] = __constant_cpu_to_be32(MLX4_OPCODE_SEND),
  60. [IB_WR_SEND_WITH_IMM] = __constant_cpu_to_be32(MLX4_OPCODE_SEND_IMM),
  61. [IB_WR_RDMA_WRITE] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
  62. [IB_WR_RDMA_WRITE_WITH_IMM] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
  63. [IB_WR_RDMA_READ] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_READ),
  64. [IB_WR_ATOMIC_CMP_AND_SWP] = __constant_cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
  65. [IB_WR_ATOMIC_FETCH_AND_ADD] = __constant_cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
  66. };
  67. static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
  68. {
  69. return container_of(mqp, struct mlx4_ib_sqp, qp);
  70. }
  71. static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  72. {
  73. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  74. qp->mqp.qpn <= dev->dev->caps.sqp_start + 3;
  75. }
  76. static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  77. {
  78. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  79. qp->mqp.qpn <= dev->dev->caps.sqp_start + 1;
  80. }
  81. static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
  82. {
  83. if (qp->buf.nbufs == 1)
  84. return qp->buf.u.direct.buf + offset;
  85. else
  86. return qp->buf.u.page_list[offset >> PAGE_SHIFT].buf +
  87. (offset & (PAGE_SIZE - 1));
  88. }
  89. static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
  90. {
  91. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  92. }
  93. static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
  94. {
  95. return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
  96. }
  97. static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
  98. {
  99. struct ib_event event;
  100. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  101. if (type == MLX4_EVENT_TYPE_PATH_MIG)
  102. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  103. if (ibqp->event_handler) {
  104. event.device = ibqp->device;
  105. event.element.qp = ibqp;
  106. switch (type) {
  107. case MLX4_EVENT_TYPE_PATH_MIG:
  108. event.event = IB_EVENT_PATH_MIG;
  109. break;
  110. case MLX4_EVENT_TYPE_COMM_EST:
  111. event.event = IB_EVENT_COMM_EST;
  112. break;
  113. case MLX4_EVENT_TYPE_SQ_DRAINED:
  114. event.event = IB_EVENT_SQ_DRAINED;
  115. break;
  116. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  117. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  118. break;
  119. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  120. event.event = IB_EVENT_QP_FATAL;
  121. break;
  122. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  123. event.event = IB_EVENT_PATH_MIG_ERR;
  124. break;
  125. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  126. event.event = IB_EVENT_QP_REQ_ERR;
  127. break;
  128. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  129. event.event = IB_EVENT_QP_ACCESS_ERR;
  130. break;
  131. default:
  132. printk(KERN_WARNING "mlx4_ib: Unexpected event type %d "
  133. "on QP %06x\n", type, qp->qpn);
  134. return;
  135. }
  136. ibqp->event_handler(&event, ibqp->qp_context);
  137. }
  138. }
  139. static int send_wqe_overhead(enum ib_qp_type type)
  140. {
  141. /*
  142. * UD WQEs must have a datagram segment.
  143. * RC and UC WQEs might have a remote address segment.
  144. * MLX WQEs need two extra inline data segments (for the UD
  145. * header and space for the ICRC).
  146. */
  147. switch (type) {
  148. case IB_QPT_UD:
  149. return sizeof (struct mlx4_wqe_ctrl_seg) +
  150. sizeof (struct mlx4_wqe_datagram_seg);
  151. case IB_QPT_UC:
  152. return sizeof (struct mlx4_wqe_ctrl_seg) +
  153. sizeof (struct mlx4_wqe_raddr_seg);
  154. case IB_QPT_RC:
  155. return sizeof (struct mlx4_wqe_ctrl_seg) +
  156. sizeof (struct mlx4_wqe_atomic_seg) +
  157. sizeof (struct mlx4_wqe_raddr_seg);
  158. case IB_QPT_SMI:
  159. case IB_QPT_GSI:
  160. return sizeof (struct mlx4_wqe_ctrl_seg) +
  161. ALIGN(MLX4_IB_UD_HEADER_SIZE +
  162. sizeof (struct mlx4_wqe_inline_seg),
  163. sizeof (struct mlx4_wqe_data_seg)) +
  164. ALIGN(4 +
  165. sizeof (struct mlx4_wqe_inline_seg),
  166. sizeof (struct mlx4_wqe_data_seg));
  167. default:
  168. return sizeof (struct mlx4_wqe_ctrl_seg);
  169. }
  170. }
  171. static int set_qp_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  172. enum ib_qp_type type, struct mlx4_ib_qp *qp)
  173. {
  174. /* Sanity check QP size before proceeding */
  175. if (cap->max_send_wr > dev->dev->caps.max_wqes ||
  176. cap->max_recv_wr > dev->dev->caps.max_wqes ||
  177. cap->max_send_sge > dev->dev->caps.max_sq_sg ||
  178. cap->max_recv_sge > dev->dev->caps.max_rq_sg ||
  179. cap->max_inline_data + send_wqe_overhead(type) +
  180. sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
  181. return -EINVAL;
  182. /*
  183. * For MLX transport we need 2 extra S/G entries:
  184. * one for the header and one for the checksum at the end
  185. */
  186. if ((type == IB_QPT_SMI || type == IB_QPT_GSI) &&
  187. cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
  188. return -EINVAL;
  189. qp->rq.max = cap->max_recv_wr ? roundup_pow_of_two(cap->max_recv_wr) : 0;
  190. qp->sq.max = cap->max_send_wr ? roundup_pow_of_two(cap->max_send_wr) : 0;
  191. qp->rq.wqe_shift = ilog2(roundup_pow_of_two(cap->max_recv_sge *
  192. sizeof (struct mlx4_wqe_data_seg)));
  193. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof (struct mlx4_wqe_data_seg);
  194. qp->sq.wqe_shift = ilog2(roundup_pow_of_two(max(cap->max_send_sge *
  195. sizeof (struct mlx4_wqe_data_seg),
  196. cap->max_inline_data +
  197. sizeof (struct mlx4_wqe_inline_seg)) +
  198. send_wqe_overhead(type)));
  199. qp->sq.max_gs = ((1 << qp->sq.wqe_shift) - send_wqe_overhead(type)) /
  200. sizeof (struct mlx4_wqe_data_seg);
  201. qp->buf_size = (qp->rq.max << qp->rq.wqe_shift) +
  202. (qp->sq.max << qp->sq.wqe_shift);
  203. if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
  204. qp->rq.offset = 0;
  205. qp->sq.offset = qp->rq.max << qp->rq.wqe_shift;
  206. } else {
  207. qp->rq.offset = qp->sq.max << qp->sq.wqe_shift;
  208. qp->sq.offset = 0;
  209. }
  210. cap->max_send_wr = qp->sq.max;
  211. cap->max_recv_wr = qp->rq.max;
  212. cap->max_send_sge = qp->sq.max_gs;
  213. cap->max_recv_sge = qp->rq.max_gs;
  214. cap->max_inline_data = (1 << qp->sq.wqe_shift) - send_wqe_overhead(type) -
  215. sizeof (struct mlx4_wqe_inline_seg);
  216. return 0;
  217. }
  218. static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
  219. struct ib_qp_init_attr *init_attr,
  220. struct ib_udata *udata, int sqpn, struct mlx4_ib_qp *qp)
  221. {
  222. struct mlx4_wqe_ctrl_seg *ctrl;
  223. int err;
  224. int i;
  225. mutex_init(&qp->mutex);
  226. spin_lock_init(&qp->sq.lock);
  227. spin_lock_init(&qp->rq.lock);
  228. qp->state = IB_QPS_RESET;
  229. qp->atomic_rd_en = 0;
  230. qp->resp_depth = 0;
  231. qp->rq.head = 0;
  232. qp->rq.tail = 0;
  233. qp->sq.head = 0;
  234. qp->sq.tail = 0;
  235. err = set_qp_size(dev, &init_attr->cap, init_attr->qp_type, qp);
  236. if (err)
  237. goto err;
  238. if (pd->uobject) {
  239. struct mlx4_ib_create_qp ucmd;
  240. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
  241. err = -EFAULT;
  242. goto err;
  243. }
  244. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  245. qp->buf_size, 0);
  246. if (IS_ERR(qp->umem)) {
  247. err = PTR_ERR(qp->umem);
  248. goto err;
  249. }
  250. err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
  251. ilog2(qp->umem->page_size), &qp->mtt);
  252. if (err)
  253. goto err_buf;
  254. err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
  255. if (err)
  256. goto err_mtt;
  257. err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
  258. ucmd.db_addr, &qp->db);
  259. if (err)
  260. goto err_mtt;
  261. } else {
  262. err = mlx4_ib_db_alloc(dev, &qp->db, 0);
  263. if (err)
  264. goto err;
  265. *qp->db.db = 0;
  266. if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf)) {
  267. err = -ENOMEM;
  268. goto err_db;
  269. }
  270. err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
  271. &qp->mtt);
  272. if (err)
  273. goto err_buf;
  274. err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
  275. if (err)
  276. goto err_mtt;
  277. for (i = 0; i < qp->sq.max; ++i) {
  278. ctrl = get_send_wqe(qp, i);
  279. ctrl->owner_opcode = cpu_to_be32(1 << 31);
  280. }
  281. qp->sq.wrid = kmalloc(qp->sq.max * sizeof (u64), GFP_KERNEL);
  282. qp->rq.wrid = kmalloc(qp->rq.max * sizeof (u64), GFP_KERNEL);
  283. if (!qp->sq.wrid || !qp->rq.wrid) {
  284. err = -ENOMEM;
  285. goto err_wrid;
  286. }
  287. /* We don't support inline sends for kernel QPs (yet) */
  288. init_attr->cap.max_inline_data = 0;
  289. }
  290. err = mlx4_qp_alloc(dev->dev, sqpn, &qp->mqp);
  291. if (err)
  292. goto err_wrid;
  293. /*
  294. * Hardware wants QPN written in big-endian order (after
  295. * shifting) for send doorbell. Precompute this value to save
  296. * a little bit when posting sends.
  297. */
  298. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  299. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  300. qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  301. else
  302. qp->sq_signal_bits = 0;
  303. qp->mqp.event = mlx4_ib_qp_event;
  304. return 0;
  305. err_wrid:
  306. if (pd->uobject)
  307. mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
  308. else {
  309. kfree(qp->sq.wrid);
  310. kfree(qp->rq.wrid);
  311. }
  312. err_mtt:
  313. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  314. err_buf:
  315. if (pd->uobject)
  316. ib_umem_release(qp->umem);
  317. else
  318. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  319. err_db:
  320. if (!pd->uobject)
  321. mlx4_ib_db_free(dev, &qp->db);
  322. err:
  323. return err;
  324. }
  325. static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
  326. {
  327. switch (state) {
  328. case IB_QPS_RESET: return MLX4_QP_STATE_RST;
  329. case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
  330. case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
  331. case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
  332. case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
  333. case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
  334. case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
  335. default: return -1;
  336. }
  337. }
  338. static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  339. {
  340. if (send_cq == recv_cq)
  341. spin_lock_irq(&send_cq->lock);
  342. else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  343. spin_lock_irq(&send_cq->lock);
  344. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  345. } else {
  346. spin_lock_irq(&recv_cq->lock);
  347. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  348. }
  349. }
  350. static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  351. {
  352. if (send_cq == recv_cq)
  353. spin_unlock_irq(&send_cq->lock);
  354. else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  355. spin_unlock(&recv_cq->lock);
  356. spin_unlock_irq(&send_cq->lock);
  357. } else {
  358. spin_unlock(&send_cq->lock);
  359. spin_unlock_irq(&recv_cq->lock);
  360. }
  361. }
  362. static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
  363. int is_user)
  364. {
  365. struct mlx4_ib_cq *send_cq, *recv_cq;
  366. if (qp->state != IB_QPS_RESET)
  367. if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
  368. MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
  369. printk(KERN_WARNING "mlx4_ib: modify QP %06x to RESET failed.\n",
  370. qp->mqp.qpn);
  371. send_cq = to_mcq(qp->ibqp.send_cq);
  372. recv_cq = to_mcq(qp->ibqp.recv_cq);
  373. mlx4_ib_lock_cqs(send_cq, recv_cq);
  374. if (!is_user) {
  375. __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
  376. qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
  377. if (send_cq != recv_cq)
  378. __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  379. }
  380. mlx4_qp_remove(dev->dev, &qp->mqp);
  381. mlx4_ib_unlock_cqs(send_cq, recv_cq);
  382. mlx4_qp_free(dev->dev, &qp->mqp);
  383. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  384. if (is_user) {
  385. mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
  386. &qp->db);
  387. ib_umem_release(qp->umem);
  388. } else {
  389. kfree(qp->sq.wrid);
  390. kfree(qp->rq.wrid);
  391. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  392. mlx4_ib_db_free(dev, &qp->db);
  393. }
  394. }
  395. struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
  396. struct ib_qp_init_attr *init_attr,
  397. struct ib_udata *udata)
  398. {
  399. struct mlx4_ib_dev *dev = to_mdev(pd->device);
  400. struct mlx4_ib_sqp *sqp;
  401. struct mlx4_ib_qp *qp;
  402. int err;
  403. switch (init_attr->qp_type) {
  404. case IB_QPT_RC:
  405. case IB_QPT_UC:
  406. case IB_QPT_UD:
  407. {
  408. qp = kmalloc(sizeof *qp, GFP_KERNEL);
  409. if (!qp)
  410. return ERR_PTR(-ENOMEM);
  411. err = create_qp_common(dev, pd, init_attr, udata, 0, qp);
  412. if (err) {
  413. kfree(qp);
  414. return ERR_PTR(err);
  415. }
  416. qp->ibqp.qp_num = qp->mqp.qpn;
  417. break;
  418. }
  419. case IB_QPT_SMI:
  420. case IB_QPT_GSI:
  421. {
  422. /* Userspace is not allowed to create special QPs: */
  423. if (pd->uobject)
  424. return ERR_PTR(-EINVAL);
  425. sqp = kmalloc(sizeof *sqp, GFP_KERNEL);
  426. if (!sqp)
  427. return ERR_PTR(-ENOMEM);
  428. qp = &sqp->qp;
  429. err = create_qp_common(dev, pd, init_attr, udata,
  430. dev->dev->caps.sqp_start +
  431. (init_attr->qp_type == IB_QPT_SMI ? 0 : 2) +
  432. init_attr->port_num - 1,
  433. qp);
  434. if (err) {
  435. kfree(sqp);
  436. return ERR_PTR(err);
  437. }
  438. qp->port = init_attr->port_num;
  439. qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 : 1;
  440. break;
  441. }
  442. default:
  443. /* Don't support raw QPs */
  444. return ERR_PTR(-EINVAL);
  445. }
  446. return &qp->ibqp;
  447. }
  448. int mlx4_ib_destroy_qp(struct ib_qp *qp)
  449. {
  450. struct mlx4_ib_dev *dev = to_mdev(qp->device);
  451. struct mlx4_ib_qp *mqp = to_mqp(qp);
  452. if (is_qp0(dev, mqp))
  453. mlx4_CLOSE_PORT(dev->dev, mqp->port);
  454. destroy_qp_common(dev, mqp, !!qp->pd->uobject);
  455. if (is_sqp(dev, mqp))
  456. kfree(to_msqp(mqp));
  457. else
  458. kfree(mqp);
  459. return 0;
  460. }
  461. static void init_port(struct mlx4_ib_dev *dev, int port)
  462. {
  463. struct mlx4_init_port_param param;
  464. int err;
  465. memset(&param, 0, sizeof param);
  466. param.port_width_cap = dev->dev->caps.port_width_cap;
  467. param.vl_cap = dev->dev->caps.vl_cap;
  468. param.mtu = ib_mtu_enum_to_int(dev->dev->caps.mtu_cap);
  469. param.max_gid = dev->dev->caps.gid_table_len;
  470. param.max_pkey = dev->dev->caps.pkey_table_len;
  471. err = mlx4_INIT_PORT(dev->dev, &param, port);
  472. if (err)
  473. printk(KERN_WARNING "INIT_PORT failed, return code %d.\n", err);
  474. }
  475. static int to_mlx4_st(enum ib_qp_type type)
  476. {
  477. switch (type) {
  478. case IB_QPT_RC: return MLX4_QP_ST_RC;
  479. case IB_QPT_UC: return MLX4_QP_ST_UC;
  480. case IB_QPT_UD: return MLX4_QP_ST_UD;
  481. case IB_QPT_SMI:
  482. case IB_QPT_GSI: return MLX4_QP_ST_MLX;
  483. default: return -1;
  484. }
  485. }
  486. static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, struct ib_qp_attr *attr,
  487. int attr_mask)
  488. {
  489. u8 dest_rd_atomic;
  490. u32 access_flags;
  491. u32 hw_access_flags = 0;
  492. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  493. dest_rd_atomic = attr->max_dest_rd_atomic;
  494. else
  495. dest_rd_atomic = qp->resp_depth;
  496. if (attr_mask & IB_QP_ACCESS_FLAGS)
  497. access_flags = attr->qp_access_flags;
  498. else
  499. access_flags = qp->atomic_rd_en;
  500. if (!dest_rd_atomic)
  501. access_flags &= IB_ACCESS_REMOTE_WRITE;
  502. if (access_flags & IB_ACCESS_REMOTE_READ)
  503. hw_access_flags |= MLX4_QP_BIT_RRE;
  504. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  505. hw_access_flags |= MLX4_QP_BIT_RAE;
  506. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  507. hw_access_flags |= MLX4_QP_BIT_RWE;
  508. return cpu_to_be32(hw_access_flags);
  509. }
  510. static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, struct ib_qp_attr *attr,
  511. int attr_mask)
  512. {
  513. if (attr_mask & IB_QP_PKEY_INDEX)
  514. sqp->pkey_index = attr->pkey_index;
  515. if (attr_mask & IB_QP_QKEY)
  516. sqp->qkey = attr->qkey;
  517. if (attr_mask & IB_QP_SQ_PSN)
  518. sqp->send_psn = attr->sq_psn;
  519. }
  520. static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
  521. {
  522. path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
  523. }
  524. static int mlx4_set_path(struct mlx4_ib_dev *dev, struct ib_ah_attr *ah,
  525. struct mlx4_qp_path *path, u8 port)
  526. {
  527. path->grh_mylmc = ah->src_path_bits & 0x7f;
  528. path->rlid = cpu_to_be16(ah->dlid);
  529. if (ah->static_rate) {
  530. path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
  531. while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
  532. !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
  533. --path->static_rate;
  534. } else
  535. path->static_rate = 0;
  536. path->counter_index = 0xff;
  537. if (ah->ah_flags & IB_AH_GRH) {
  538. if (ah->grh.sgid_index >= dev->dev->caps.gid_table_len) {
  539. printk(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  540. ah->grh.sgid_index, dev->dev->caps.gid_table_len - 1);
  541. return -1;
  542. }
  543. path->grh_mylmc |= 1 << 7;
  544. path->mgid_index = ah->grh.sgid_index;
  545. path->hop_limit = ah->grh.hop_limit;
  546. path->tclass_flowlabel =
  547. cpu_to_be32((ah->grh.traffic_class << 20) |
  548. (ah->grh.flow_label));
  549. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  550. }
  551. path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
  552. ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
  553. return 0;
  554. }
  555. int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  556. int attr_mask, struct ib_udata *udata)
  557. {
  558. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  559. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  560. struct mlx4_qp_context *context;
  561. enum mlx4_qp_optpar optpar = 0;
  562. enum ib_qp_state cur_state, new_state;
  563. int sqd_event;
  564. int err = -EINVAL;
  565. context = kzalloc(sizeof *context, GFP_KERNEL);
  566. if (!context)
  567. return -ENOMEM;
  568. mutex_lock(&qp->mutex);
  569. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  570. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  571. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask))
  572. goto out;
  573. if ((attr_mask & IB_QP_PKEY_INDEX) &&
  574. attr->pkey_index >= dev->dev->caps.pkey_table_len) {
  575. goto out;
  576. }
  577. if ((attr_mask & IB_QP_PORT) &&
  578. (attr->port_num == 0 || attr->port_num > dev->dev->caps.num_ports)) {
  579. goto out;
  580. }
  581. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  582. attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
  583. goto out;
  584. }
  585. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  586. attr->max_dest_rd_atomic > 1 << dev->dev->caps.max_qp_dest_rdma) {
  587. goto out;
  588. }
  589. context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
  590. (to_mlx4_st(ibqp->qp_type) << 16));
  591. context->flags |= cpu_to_be32(1 << 8); /* DE? */
  592. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  593. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  594. else {
  595. optpar |= MLX4_QP_OPTPAR_PM_STATE;
  596. switch (attr->path_mig_state) {
  597. case IB_MIG_MIGRATED:
  598. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  599. break;
  600. case IB_MIG_REARM:
  601. context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
  602. break;
  603. case IB_MIG_ARMED:
  604. context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
  605. break;
  606. }
  607. }
  608. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  609. ibqp->qp_type == IB_QPT_UD)
  610. context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
  611. else if (attr_mask & IB_QP_PATH_MTU) {
  612. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
  613. printk(KERN_ERR "path MTU (%u) is invalid\n",
  614. attr->path_mtu);
  615. return -EINVAL;
  616. }
  617. context->mtu_msgmax = (attr->path_mtu << 5) | 31;
  618. }
  619. if (qp->rq.max)
  620. context->rq_size_stride = ilog2(qp->rq.max) << 3;
  621. context->rq_size_stride |= qp->rq.wqe_shift - 4;
  622. if (qp->sq.max)
  623. context->sq_size_stride = ilog2(qp->sq.max) << 3;
  624. context->sq_size_stride |= qp->sq.wqe_shift - 4;
  625. if (qp->ibqp.uobject)
  626. context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
  627. else
  628. context->usr_page = cpu_to_be32(dev->priv_uar.index);
  629. if (attr_mask & IB_QP_DEST_QPN)
  630. context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  631. if (attr_mask & IB_QP_PORT) {
  632. if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
  633. !(attr_mask & IB_QP_AV)) {
  634. mlx4_set_sched(&context->pri_path, attr->port_num);
  635. optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
  636. }
  637. }
  638. if (attr_mask & IB_QP_PKEY_INDEX) {
  639. context->pri_path.pkey_index = attr->pkey_index;
  640. optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
  641. }
  642. if (attr_mask & IB_QP_RNR_RETRY) {
  643. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  644. optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
  645. }
  646. if (attr_mask & IB_QP_AV) {
  647. if (mlx4_set_path(dev, &attr->ah_attr, &context->pri_path,
  648. attr_mask & IB_QP_PORT ? attr->port_num : qp->port)) {
  649. err = -EINVAL;
  650. goto out;
  651. }
  652. optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
  653. MLX4_QP_OPTPAR_SCHED_QUEUE);
  654. }
  655. if (attr_mask & IB_QP_TIMEOUT) {
  656. context->pri_path.ackto = attr->timeout << 3;
  657. optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
  658. }
  659. if (attr_mask & IB_QP_ALT_PATH) {
  660. if (attr->alt_pkey_index >= dev->dev->caps.pkey_table_len)
  661. return -EINVAL;
  662. if (attr->alt_port_num == 0 ||
  663. attr->alt_port_num > dev->dev->caps.num_ports)
  664. return -EINVAL;
  665. if (mlx4_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  666. attr->alt_port_num))
  667. return -EINVAL;
  668. context->alt_path.pkey_index = attr->alt_pkey_index;
  669. context->alt_path.ackto = attr->alt_timeout << 3;
  670. optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
  671. }
  672. context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pdn);
  673. context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
  674. if (attr_mask & IB_QP_RETRY_CNT) {
  675. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  676. optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
  677. }
  678. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  679. if (attr->max_rd_atomic)
  680. context->params1 |=
  681. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  682. optpar |= MLX4_QP_OPTPAR_SRA_MAX;
  683. }
  684. if (attr_mask & IB_QP_SQ_PSN)
  685. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  686. context->cqn_send = cpu_to_be32(to_mcq(ibqp->send_cq)->mcq.cqn);
  687. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  688. if (attr->max_dest_rd_atomic)
  689. context->params2 |=
  690. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  691. optpar |= MLX4_QP_OPTPAR_RRA_MAX;
  692. }
  693. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  694. context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
  695. optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
  696. }
  697. if (ibqp->srq)
  698. context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
  699. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  700. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  701. optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
  702. }
  703. if (attr_mask & IB_QP_RQ_PSN)
  704. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  705. context->cqn_recv = cpu_to_be32(to_mcq(ibqp->recv_cq)->mcq.cqn);
  706. if (attr_mask & IB_QP_QKEY) {
  707. context->qkey = cpu_to_be32(attr->qkey);
  708. optpar |= MLX4_QP_OPTPAR_Q_KEY;
  709. }
  710. if (ibqp->srq)
  711. context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
  712. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  713. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  714. if (cur_state == IB_QPS_INIT &&
  715. new_state == IB_QPS_RTR &&
  716. (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  717. ibqp->qp_type == IB_QPT_UD)) {
  718. context->pri_path.sched_queue = (qp->port - 1) << 6;
  719. if (is_qp0(dev, qp))
  720. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
  721. else
  722. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
  723. }
  724. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  725. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  726. sqd_event = 1;
  727. else
  728. sqd_event = 0;
  729. err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
  730. to_mlx4_state(new_state), context, optpar,
  731. sqd_event, &qp->mqp);
  732. if (err)
  733. goto out;
  734. qp->state = new_state;
  735. if (attr_mask & IB_QP_ACCESS_FLAGS)
  736. qp->atomic_rd_en = attr->qp_access_flags;
  737. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  738. qp->resp_depth = attr->max_dest_rd_atomic;
  739. if (attr_mask & IB_QP_PORT)
  740. qp->port = attr->port_num;
  741. if (attr_mask & IB_QP_ALT_PATH)
  742. qp->alt_port = attr->alt_port_num;
  743. if (is_sqp(dev, qp))
  744. store_sqp_attrs(to_msqp(qp), attr, attr_mask);
  745. /*
  746. * If we moved QP0 to RTR, bring the IB link up; if we moved
  747. * QP0 to RESET or ERROR, bring the link back down.
  748. */
  749. if (is_qp0(dev, qp)) {
  750. if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
  751. init_port(dev, qp->port);
  752. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  753. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
  754. mlx4_CLOSE_PORT(dev->dev, qp->port);
  755. }
  756. /*
  757. * If we moved a kernel QP to RESET, clean up all old CQ
  758. * entries and reinitialize the QP.
  759. */
  760. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  761. mlx4_ib_cq_clean(to_mcq(ibqp->recv_cq), qp->mqp.qpn,
  762. ibqp->srq ? to_msrq(ibqp->srq): NULL);
  763. if (ibqp->send_cq != ibqp->recv_cq)
  764. mlx4_ib_cq_clean(to_mcq(ibqp->send_cq), qp->mqp.qpn, NULL);
  765. qp->rq.head = 0;
  766. qp->rq.tail = 0;
  767. qp->sq.head = 0;
  768. qp->sq.tail = 0;
  769. *qp->db.db = 0;
  770. }
  771. out:
  772. mutex_unlock(&qp->mutex);
  773. kfree(context);
  774. return err;
  775. }
  776. static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_send_wr *wr,
  777. void *wqe)
  778. {
  779. struct ib_device *ib_dev = &to_mdev(sqp->qp.ibqp.device)->ib_dev;
  780. struct mlx4_wqe_mlx_seg *mlx = wqe;
  781. struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
  782. struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
  783. u16 pkey;
  784. int send_size;
  785. int header_size;
  786. int i;
  787. send_size = 0;
  788. for (i = 0; i < wr->num_sge; ++i)
  789. send_size += wr->sg_list[i].length;
  790. ib_ud_header_init(send_size, mlx4_ib_ah_grh_present(ah), &sqp->ud_header);
  791. sqp->ud_header.lrh.service_level =
  792. be32_to_cpu(ah->av.sl_tclass_flowlabel) >> 28;
  793. sqp->ud_header.lrh.destination_lid = ah->av.dlid;
  794. sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.g_slid & 0x7f);
  795. if (mlx4_ib_ah_grh_present(ah)) {
  796. sqp->ud_header.grh.traffic_class =
  797. (be32_to_cpu(ah->av.sl_tclass_flowlabel) >> 20) & 0xff;
  798. sqp->ud_header.grh.flow_label =
  799. ah->av.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
  800. ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.port_pd) >> 24,
  801. ah->av.gid_index, &sqp->ud_header.grh.source_gid);
  802. memcpy(sqp->ud_header.grh.destination_gid.raw,
  803. ah->av.dgid, 16);
  804. }
  805. mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  806. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
  807. (sqp->ud_header.lrh.destination_lid ==
  808. IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
  809. (sqp->ud_header.lrh.service_level << 8));
  810. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  811. switch (wr->opcode) {
  812. case IB_WR_SEND:
  813. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  814. sqp->ud_header.immediate_present = 0;
  815. break;
  816. case IB_WR_SEND_WITH_IMM:
  817. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  818. sqp->ud_header.immediate_present = 1;
  819. sqp->ud_header.immediate_data = wr->imm_data;
  820. break;
  821. default:
  822. return -EINVAL;
  823. }
  824. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  825. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  826. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  827. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  828. if (!sqp->qp.ibqp.qp_num)
  829. ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
  830. else
  831. ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->wr.ud.pkey_index, &pkey);
  832. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  833. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  834. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  835. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  836. sqp->qkey : wr->wr.ud.remote_qkey);
  837. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  838. header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
  839. if (0) {
  840. printk(KERN_ERR "built UD header of size %d:\n", header_size);
  841. for (i = 0; i < header_size / 4; ++i) {
  842. if (i % 8 == 0)
  843. printk(" [%02x] ", i * 4);
  844. printk(" %08x",
  845. be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
  846. if ((i + 1) % 8 == 0)
  847. printk("\n");
  848. }
  849. printk("\n");
  850. }
  851. inl->byte_count = cpu_to_be32(1 << 31 | header_size);
  852. memcpy(inl + 1, sqp->header_buf, header_size);
  853. return ALIGN(sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
  854. }
  855. static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  856. {
  857. unsigned cur;
  858. struct mlx4_ib_cq *cq;
  859. cur = wq->head - wq->tail;
  860. if (likely(cur + nreq < wq->max))
  861. return 0;
  862. cq = to_mcq(ib_cq);
  863. spin_lock(&cq->lock);
  864. cur = wq->head - wq->tail;
  865. spin_unlock(&cq->lock);
  866. return cur + nreq >= wq->max;
  867. }
  868. int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  869. struct ib_send_wr **bad_wr)
  870. {
  871. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  872. void *wqe;
  873. struct mlx4_wqe_ctrl_seg *ctrl;
  874. unsigned long flags;
  875. int nreq;
  876. int err = 0;
  877. int ind;
  878. int size;
  879. int i;
  880. spin_lock_irqsave(&qp->rq.lock, flags);
  881. ind = qp->sq.head;
  882. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  883. if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  884. err = -ENOMEM;
  885. *bad_wr = wr;
  886. goto out;
  887. }
  888. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  889. err = -EINVAL;
  890. *bad_wr = wr;
  891. goto out;
  892. }
  893. ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.max - 1));
  894. qp->sq.wrid[ind & (qp->sq.max - 1)] = wr->wr_id;
  895. ctrl->srcrb_flags =
  896. (wr->send_flags & IB_SEND_SIGNALED ?
  897. cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
  898. (wr->send_flags & IB_SEND_SOLICITED ?
  899. cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
  900. qp->sq_signal_bits;
  901. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  902. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  903. ctrl->imm = wr->imm_data;
  904. else
  905. ctrl->imm = 0;
  906. wqe += sizeof *ctrl;
  907. size = sizeof *ctrl / 16;
  908. switch (ibqp->qp_type) {
  909. case IB_QPT_RC:
  910. case IB_QPT_UC:
  911. switch (wr->opcode) {
  912. case IB_WR_ATOMIC_CMP_AND_SWP:
  913. case IB_WR_ATOMIC_FETCH_AND_ADD:
  914. ((struct mlx4_wqe_raddr_seg *) wqe)->raddr =
  915. cpu_to_be64(wr->wr.atomic.remote_addr);
  916. ((struct mlx4_wqe_raddr_seg *) wqe)->rkey =
  917. cpu_to_be32(wr->wr.atomic.rkey);
  918. ((struct mlx4_wqe_raddr_seg *) wqe)->reserved = 0;
  919. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  920. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  921. ((struct mlx4_wqe_atomic_seg *) wqe)->swap_add =
  922. cpu_to_be64(wr->wr.atomic.swap);
  923. ((struct mlx4_wqe_atomic_seg *) wqe)->compare =
  924. cpu_to_be64(wr->wr.atomic.compare_add);
  925. } else {
  926. ((struct mlx4_wqe_atomic_seg *) wqe)->swap_add =
  927. cpu_to_be64(wr->wr.atomic.compare_add);
  928. ((struct mlx4_wqe_atomic_seg *) wqe)->compare = 0;
  929. }
  930. wqe += sizeof (struct mlx4_wqe_atomic_seg);
  931. size += (sizeof (struct mlx4_wqe_raddr_seg) +
  932. sizeof (struct mlx4_wqe_atomic_seg)) / 16;
  933. break;
  934. case IB_WR_RDMA_READ:
  935. case IB_WR_RDMA_WRITE:
  936. case IB_WR_RDMA_WRITE_WITH_IMM:
  937. ((struct mlx4_wqe_raddr_seg *) wqe)->raddr =
  938. cpu_to_be64(wr->wr.rdma.remote_addr);
  939. ((struct mlx4_wqe_raddr_seg *) wqe)->rkey =
  940. cpu_to_be32(wr->wr.rdma.rkey);
  941. ((struct mlx4_wqe_raddr_seg *) wqe)->reserved = 0;
  942. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  943. size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
  944. break;
  945. default:
  946. /* No extra segments required for sends */
  947. break;
  948. }
  949. break;
  950. case IB_QPT_UD:
  951. memcpy(((struct mlx4_wqe_datagram_seg *) wqe)->av,
  952. &to_mah(wr->wr.ud.ah)->av, sizeof (struct mlx4_av));
  953. ((struct mlx4_wqe_datagram_seg *) wqe)->dqpn =
  954. cpu_to_be32(wr->wr.ud.remote_qpn);
  955. ((struct mlx4_wqe_datagram_seg *) wqe)->qkey =
  956. cpu_to_be32(wr->wr.ud.remote_qkey);
  957. wqe += sizeof (struct mlx4_wqe_datagram_seg);
  958. size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
  959. break;
  960. case IB_QPT_SMI:
  961. case IB_QPT_GSI:
  962. err = build_mlx_header(to_msqp(qp), wr, ctrl);
  963. if (err < 0) {
  964. *bad_wr = wr;
  965. goto out;
  966. }
  967. wqe += err;
  968. size += err / 16;
  969. err = 0;
  970. break;
  971. default:
  972. break;
  973. }
  974. for (i = 0; i < wr->num_sge; ++i) {
  975. ((struct mlx4_wqe_data_seg *) wqe)->byte_count =
  976. cpu_to_be32(wr->sg_list[i].length);
  977. ((struct mlx4_wqe_data_seg *) wqe)->lkey =
  978. cpu_to_be32(wr->sg_list[i].lkey);
  979. ((struct mlx4_wqe_data_seg *) wqe)->addr =
  980. cpu_to_be64(wr->sg_list[i].addr);
  981. wqe += sizeof (struct mlx4_wqe_data_seg);
  982. size += sizeof (struct mlx4_wqe_data_seg) / 16;
  983. }
  984. /* Add one more inline data segment for ICRC for MLX sends */
  985. if (qp->ibqp.qp_type == IB_QPT_SMI || qp->ibqp.qp_type == IB_QPT_GSI) {
  986. ((struct mlx4_wqe_inline_seg *) wqe)->byte_count =
  987. cpu_to_be32((1 << 31) | 4);
  988. ((u32 *) wqe)[1] = 0;
  989. wqe += sizeof (struct mlx4_wqe_data_seg);
  990. size += sizeof (struct mlx4_wqe_data_seg) / 16;
  991. }
  992. ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
  993. MLX4_WQE_CTRL_FENCE : 0) | size;
  994. /*
  995. * Make sure descriptor is fully written before
  996. * setting ownership bit (because HW can start
  997. * executing as soon as we do).
  998. */
  999. wmb();
  1000. if (wr->opcode < 0 || wr->opcode > ARRAY_SIZE(mlx4_ib_opcode)) {
  1001. err = -EINVAL;
  1002. goto out;
  1003. }
  1004. ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
  1005. (ind & qp->sq.max ? cpu_to_be32(1 << 31) : 0);
  1006. ++ind;
  1007. }
  1008. out:
  1009. if (likely(nreq)) {
  1010. qp->sq.head += nreq;
  1011. /*
  1012. * Make sure that descriptors are written before
  1013. * doorbell record.
  1014. */
  1015. wmb();
  1016. writel(qp->doorbell_qpn,
  1017. to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
  1018. /*
  1019. * Make sure doorbells don't leak out of SQ spinlock
  1020. * and reach the HCA out of order.
  1021. */
  1022. mmiowb();
  1023. }
  1024. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1025. return err;
  1026. }
  1027. int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1028. struct ib_recv_wr **bad_wr)
  1029. {
  1030. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1031. struct mlx4_wqe_data_seg *scat;
  1032. unsigned long flags;
  1033. int err = 0;
  1034. int nreq;
  1035. int ind;
  1036. int i;
  1037. spin_lock_irqsave(&qp->rq.lock, flags);
  1038. ind = qp->rq.head & (qp->rq.max - 1);
  1039. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1040. if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.send_cq)) {
  1041. err = -ENOMEM;
  1042. *bad_wr = wr;
  1043. goto out;
  1044. }
  1045. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1046. err = -EINVAL;
  1047. *bad_wr = wr;
  1048. goto out;
  1049. }
  1050. scat = get_recv_wqe(qp, ind);
  1051. for (i = 0; i < wr->num_sge; ++i) {
  1052. scat[i].byte_count = cpu_to_be32(wr->sg_list[i].length);
  1053. scat[i].lkey = cpu_to_be32(wr->sg_list[i].lkey);
  1054. scat[i].addr = cpu_to_be64(wr->sg_list[i].addr);
  1055. }
  1056. if (i < qp->rq.max_gs) {
  1057. scat[i].byte_count = 0;
  1058. scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
  1059. scat[i].addr = 0;
  1060. }
  1061. qp->rq.wrid[ind] = wr->wr_id;
  1062. ind = (ind + 1) & (qp->rq.max - 1);
  1063. }
  1064. out:
  1065. if (likely(nreq)) {
  1066. qp->rq.head += nreq;
  1067. /*
  1068. * Make sure that descriptors are written before
  1069. * doorbell record.
  1070. */
  1071. wmb();
  1072. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  1073. }
  1074. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1075. return err;
  1076. }