ipath_wc_x86_64.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * Copyright (c) 2006 QLogic, Inc. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. /*
  34. * This file is conditionally built on x86_64 only. Otherwise weak symbol
  35. * versions of the functions exported from here are used.
  36. */
  37. #include <linux/pci.h>
  38. #include <asm/mtrr.h>
  39. #include <asm/processor.h>
  40. #include "ipath_kernel.h"
  41. /**
  42. * ipath_enable_wc - enable write combining for MMIO writes to the device
  43. * @dd: infinipath device
  44. *
  45. * This routine is x86_64-specific; it twiddles the CPU's MTRRs to enable
  46. * write combining.
  47. */
  48. int ipath_enable_wc(struct ipath_devdata *dd)
  49. {
  50. int ret = 0;
  51. u64 pioaddr, piolen;
  52. unsigned bits;
  53. const unsigned long addr = pci_resource_start(dd->pcidev, 0);
  54. const size_t len = pci_resource_len(dd->pcidev, 0);
  55. /*
  56. * Set the PIO buffers to be WCCOMB, so we get HT bursts to the
  57. * chip. Linux (possibly the hardware) requires it to be on a power
  58. * of 2 address matching the length (which has to be a power of 2).
  59. * For rev1, that means the base address, for rev2, it will be just
  60. * the PIO buffers themselves.
  61. */
  62. pioaddr = addr + dd->ipath_piobufbase;
  63. piolen = (dd->ipath_piobcnt2k +
  64. dd->ipath_piobcnt4k) *
  65. ALIGN(dd->ipath_piobcnt2k +
  66. dd->ipath_piobcnt4k, dd->ipath_palign);
  67. for (bits = 0; !(piolen & (1ULL << bits)); bits++)
  68. /* do nothing */ ;
  69. if (piolen != (1ULL << bits)) {
  70. piolen >>= bits;
  71. while (piolen >>= 1)
  72. bits++;
  73. piolen = 1ULL << (bits + 1);
  74. }
  75. if (pioaddr & (piolen - 1)) {
  76. u64 atmp;
  77. ipath_dbg("pioaddr %llx not on right boundary for size "
  78. "%llx, fixing\n",
  79. (unsigned long long) pioaddr,
  80. (unsigned long long) piolen);
  81. atmp = pioaddr & ~(piolen - 1);
  82. if (atmp < addr || (atmp + piolen) > (addr + len)) {
  83. ipath_dev_err(dd, "No way to align address/size "
  84. "(%llx/%llx), no WC mtrr\n",
  85. (unsigned long long) atmp,
  86. (unsigned long long) piolen << 1);
  87. ret = -ENODEV;
  88. } else {
  89. ipath_dbg("changing WC base from %llx to %llx, "
  90. "len from %llx to %llx\n",
  91. (unsigned long long) pioaddr,
  92. (unsigned long long) atmp,
  93. (unsigned long long) piolen,
  94. (unsigned long long) piolen << 1);
  95. pioaddr = atmp;
  96. piolen <<= 1;
  97. }
  98. }
  99. if (!ret) {
  100. int cookie;
  101. ipath_cdbg(VERBOSE, "Setting mtrr for chip to WC "
  102. "(addr %llx, len=0x%llx)\n",
  103. (unsigned long long) pioaddr,
  104. (unsigned long long) piolen);
  105. cookie = mtrr_add(pioaddr, piolen, MTRR_TYPE_WRCOMB, 0);
  106. if (cookie < 0) {
  107. {
  108. dev_info(&dd->pcidev->dev,
  109. "mtrr_add() WC for PIO bufs "
  110. "failed (%d)\n",
  111. cookie);
  112. ret = -EINVAL;
  113. }
  114. } else {
  115. ipath_cdbg(VERBOSE, "Set mtrr for chip to WC, "
  116. "cookie is %d\n", cookie);
  117. dd->ipath_wc_cookie = cookie;
  118. dd->ipath_wc_base = (unsigned long) pioaddr;
  119. dd->ipath_wc_len = (unsigned long) piolen;
  120. }
  121. }
  122. return ret;
  123. }
  124. /**
  125. * ipath_disable_wc - disable write combining for MMIO writes to the device
  126. * @dd: infinipath device
  127. */
  128. void ipath_disable_wc(struct ipath_devdata *dd)
  129. {
  130. if (dd->ipath_wc_cookie) {
  131. int r;
  132. ipath_cdbg(VERBOSE, "undoing WCCOMB on pio buffers\n");
  133. r = mtrr_del(dd->ipath_wc_cookie, dd->ipath_wc_base,
  134. dd->ipath_wc_len);
  135. if (r < 0)
  136. dev_info(&dd->pcidev->dev,
  137. "mtrr_del(%lx, %lx, %lx) failed: %d\n",
  138. dd->ipath_wc_cookie, dd->ipath_wc_base,
  139. dd->ipath_wc_len, r);
  140. dd->ipath_wc_cookie = 0; /* even on failure */
  141. }
  142. }
  143. /**
  144. * ipath_unordered_wc - indicate whether write combining is ordered
  145. *
  146. * Because our performance depends on our ability to do write combining mmio
  147. * writes in the most efficient way, we need to know if we are on an Intel
  148. * or AMD x86_64 processor. AMD x86_64 processors flush WC buffers out in
  149. * the order completed, and so no special flushing is required to get
  150. * correct ordering. Intel processors, however, will flush write buffers
  151. * out in "random" orders, and so explicit ordering is needed at times.
  152. */
  153. int ipath_unordered_wc(void)
  154. {
  155. return boot_cpu_data.x86_vendor != X86_VENDOR_AMD;
  156. }