via82cxxx.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530
  1. /*
  2. *
  3. * Version 3.38
  4. *
  5. * VIA IDE driver for Linux. Supported southbridges:
  6. *
  7. * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
  8. * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
  9. * vt8235, vt8237, vt8237a
  10. *
  11. * Copyright (c) 2000-2002 Vojtech Pavlik
  12. *
  13. * Based on the work of:
  14. * Michel Aubry
  15. * Jeff Garzik
  16. * Andre Hedrick
  17. *
  18. * Documentation:
  19. * Obsolete device documentation publically available from via.com.tw
  20. * Current device documentation available under NDA only
  21. */
  22. /*
  23. * This program is free software; you can redistribute it and/or modify it
  24. * under the terms of the GNU General Public License version 2 as published by
  25. * the Free Software Foundation.
  26. */
  27. #include <linux/module.h>
  28. #include <linux/kernel.h>
  29. #include <linux/ioport.h>
  30. #include <linux/blkdev.h>
  31. #include <linux/pci.h>
  32. #include <linux/init.h>
  33. #include <linux/ide.h>
  34. #include <asm/io.h>
  35. #ifdef CONFIG_PPC_CHRP
  36. #include <asm/processor.h>
  37. #endif
  38. #include "ide-timing.h"
  39. #define DISPLAY_VIA_TIMINGS
  40. #define VIA_IDE_ENABLE 0x40
  41. #define VIA_IDE_CONFIG 0x41
  42. #define VIA_FIFO_CONFIG 0x43
  43. #define VIA_MISC_1 0x44
  44. #define VIA_MISC_2 0x45
  45. #define VIA_MISC_3 0x46
  46. #define VIA_DRIVE_TIMING 0x48
  47. #define VIA_8BIT_TIMING 0x4e
  48. #define VIA_ADDRESS_SETUP 0x4c
  49. #define VIA_UDMA_TIMING 0x50
  50. #define VIA_UDMA 0x007
  51. #define VIA_UDMA_NONE 0x000
  52. #define VIA_UDMA_33 0x001
  53. #define VIA_UDMA_66 0x002
  54. #define VIA_UDMA_100 0x003
  55. #define VIA_UDMA_133 0x004
  56. #define VIA_BAD_PREQ 0x010 /* Crashes if PREQ# till DDACK# set */
  57. #define VIA_BAD_CLK66 0x020 /* 66 MHz clock doesn't work correctly */
  58. #define VIA_SET_FIFO 0x040 /* Needs to have FIFO split set */
  59. #define VIA_NO_UNMASK 0x080 /* Doesn't work with IRQ unmasking on */
  60. #define VIA_BAD_ID 0x100 /* Has wrong vendor ID (0x1107) */
  61. #define VIA_BAD_AST 0x200 /* Don't touch Address Setup Timing */
  62. /*
  63. * VIA SouthBridge chips.
  64. */
  65. static struct via_isa_bridge {
  66. char *name;
  67. u16 id;
  68. u8 rev_min;
  69. u8 rev_max;
  70. u16 flags;
  71. } via_isa_bridges[] = {
  72. { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  73. { "vt8237s", PCI_DEVICE_ID_VIA_8237S, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  74. { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  75. { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  76. { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  77. { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  78. { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  79. { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  80. { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, VIA_UDMA_100 },
  81. { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, VIA_UDMA_100 },
  82. { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, VIA_UDMA_100 },
  83. { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, VIA_UDMA_100 },
  84. { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, VIA_UDMA_66 },
  85. { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  86. { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, VIA_UDMA_66 },
  87. { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  88. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, VIA_UDMA_33 | VIA_SET_FIFO },
  89. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, VIA_UDMA_33 | VIA_SET_FIFO | VIA_BAD_PREQ },
  90. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, VIA_UDMA_33 | VIA_SET_FIFO },
  91. { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, VIA_UDMA_33 | VIA_SET_FIFO },
  92. { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, VIA_UDMA_NONE | VIA_SET_FIFO },
  93. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK },
  94. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
  95. { NULL }
  96. };
  97. static unsigned int via_clock;
  98. static char *via_dma[] = { "MWDMA16", "UDMA33", "UDMA66", "UDMA100", "UDMA133" };
  99. struct via82cxxx_dev
  100. {
  101. struct via_isa_bridge *via_config;
  102. unsigned int via_80w;
  103. };
  104. /**
  105. * via_set_speed - write timing registers
  106. * @dev: PCI device
  107. * @dn: device
  108. * @timing: IDE timing data to use
  109. *
  110. * via_set_speed writes timing values to the chipset registers
  111. */
  112. static void via_set_speed(ide_hwif_t *hwif, u8 dn, struct ide_timing *timing)
  113. {
  114. struct pci_dev *dev = hwif->pci_dev;
  115. struct via82cxxx_dev *vdev = pci_get_drvdata(hwif->pci_dev);
  116. u8 t;
  117. if (~vdev->via_config->flags & VIA_BAD_AST) {
  118. pci_read_config_byte(dev, VIA_ADDRESS_SETUP, &t);
  119. t = (t & ~(3 << ((3 - dn) << 1))) | ((FIT(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
  120. pci_write_config_byte(dev, VIA_ADDRESS_SETUP, t);
  121. }
  122. pci_write_config_byte(dev, VIA_8BIT_TIMING + (1 - (dn >> 1)),
  123. ((FIT(timing->act8b, 1, 16) - 1) << 4) | (FIT(timing->rec8b, 1, 16) - 1));
  124. pci_write_config_byte(dev, VIA_DRIVE_TIMING + (3 - dn),
  125. ((FIT(timing->active, 1, 16) - 1) << 4) | (FIT(timing->recover, 1, 16) - 1));
  126. switch (vdev->via_config->flags & VIA_UDMA) {
  127. case VIA_UDMA_33: t = timing->udma ? (0xe0 | (FIT(timing->udma, 2, 5) - 2)) : 0x03; break;
  128. case VIA_UDMA_66: t = timing->udma ? (0xe8 | (FIT(timing->udma, 2, 9) - 2)) : 0x0f; break;
  129. case VIA_UDMA_100: t = timing->udma ? (0xe0 | (FIT(timing->udma, 2, 9) - 2)) : 0x07; break;
  130. case VIA_UDMA_133: t = timing->udma ? (0xe0 | (FIT(timing->udma, 2, 9) - 2)) : 0x07; break;
  131. default: return;
  132. }
  133. pci_write_config_byte(dev, VIA_UDMA_TIMING + (3 - dn), t);
  134. }
  135. /**
  136. * via_set_drive - configure transfer mode
  137. * @drive: Drive to set up
  138. * @speed: desired speed
  139. *
  140. * via_set_drive() computes timing values configures the drive and
  141. * the chipset to a desired transfer mode. It also can be called
  142. * by upper layers.
  143. */
  144. static int via_set_drive(ide_drive_t *drive, u8 speed)
  145. {
  146. ide_drive_t *peer = HWIF(drive)->drives + (~drive->dn & 1);
  147. struct via82cxxx_dev *vdev = pci_get_drvdata(drive->hwif->pci_dev);
  148. struct ide_timing t, p;
  149. unsigned int T, UT;
  150. if (speed != XFER_PIO_SLOW)
  151. ide_config_drive_speed(drive, speed);
  152. T = 1000000000 / via_clock;
  153. switch (vdev->via_config->flags & VIA_UDMA) {
  154. case VIA_UDMA_33: UT = T; break;
  155. case VIA_UDMA_66: UT = T/2; break;
  156. case VIA_UDMA_100: UT = T/3; break;
  157. case VIA_UDMA_133: UT = T/4; break;
  158. default: UT = T;
  159. }
  160. ide_timing_compute(drive, speed, &t, T, UT);
  161. if (peer->present) {
  162. ide_timing_compute(peer, peer->current_speed, &p, T, UT);
  163. ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
  164. }
  165. via_set_speed(HWIF(drive), drive->dn, &t);
  166. if (!drive->init_speed)
  167. drive->init_speed = speed;
  168. drive->current_speed = speed;
  169. return 0;
  170. }
  171. /**
  172. * via82cxxx_tune_drive - PIO setup
  173. * @drive: drive to set up
  174. * @pio: mode to use (255 for 'best possible')
  175. *
  176. * A callback from the upper layers for PIO-only tuning.
  177. */
  178. static void via82cxxx_tune_drive(ide_drive_t *drive, u8 pio)
  179. {
  180. if (pio == 255) {
  181. via_set_drive(drive,
  182. ide_find_best_mode(drive, XFER_PIO | XFER_EPIO));
  183. return;
  184. }
  185. via_set_drive(drive, XFER_PIO_0 + min_t(u8, pio, 5));
  186. }
  187. /**
  188. * via82cxxx_ide_dma_check - set up for DMA if possible
  189. * @drive: IDE drive to set up
  190. *
  191. * Set up the drive for the highest supported speed considering the
  192. * driver, controller and cable
  193. */
  194. static int via82cxxx_ide_dma_check (ide_drive_t *drive)
  195. {
  196. ide_hwif_t *hwif = HWIF(drive);
  197. struct via82cxxx_dev *vdev = pci_get_drvdata(hwif->pci_dev);
  198. u16 w80 = hwif->udma_four;
  199. u16 speed = ide_find_best_mode(drive,
  200. XFER_PIO | XFER_EPIO | XFER_SWDMA | XFER_MWDMA |
  201. (vdev->via_config->flags & VIA_UDMA ? XFER_UDMA : 0) |
  202. (w80 && (vdev->via_config->flags & VIA_UDMA) >= VIA_UDMA_66 ? XFER_UDMA_66 : 0) |
  203. (w80 && (vdev->via_config->flags & VIA_UDMA) >= VIA_UDMA_100 ? XFER_UDMA_100 : 0) |
  204. (w80 && (vdev->via_config->flags & VIA_UDMA) >= VIA_UDMA_133 ? XFER_UDMA_133 : 0));
  205. via_set_drive(drive, speed);
  206. if (drive->autodma && (speed & XFER_MODE) != XFER_PIO)
  207. return 0;
  208. return -1;
  209. }
  210. static struct via_isa_bridge *via_config_find(struct pci_dev **isa)
  211. {
  212. struct via_isa_bridge *via_config;
  213. u8 t;
  214. for (via_config = via_isa_bridges; via_config->id; via_config++)
  215. if ((*isa = pci_get_device(PCI_VENDOR_ID_VIA +
  216. !!(via_config->flags & VIA_BAD_ID),
  217. via_config->id, NULL))) {
  218. pci_read_config_byte(*isa, PCI_REVISION_ID, &t);
  219. if (t >= via_config->rev_min &&
  220. t <= via_config->rev_max)
  221. break;
  222. pci_dev_put(*isa);
  223. }
  224. return via_config;
  225. }
  226. /*
  227. * Check and handle 80-wire cable presence
  228. */
  229. static void __devinit via_cable_detect(struct via82cxxx_dev *vdev, u32 u)
  230. {
  231. int i;
  232. switch (vdev->via_config->flags & VIA_UDMA) {
  233. case VIA_UDMA_66:
  234. for (i = 24; i >= 0; i -= 8)
  235. if (((u >> (i & 16)) & 8) &&
  236. ((u >> i) & 0x20) &&
  237. (((u >> i) & 7) < 2)) {
  238. /*
  239. * 2x PCI clock and
  240. * UDMA w/ < 3T/cycle
  241. */
  242. vdev->via_80w |= (1 << (1 - (i >> 4)));
  243. }
  244. break;
  245. case VIA_UDMA_100:
  246. for (i = 24; i >= 0; i -= 8)
  247. if (((u >> i) & 0x10) ||
  248. (((u >> i) & 0x20) &&
  249. (((u >> i) & 7) < 4))) {
  250. /* BIOS 80-wire bit or
  251. * UDMA w/ < 60ns/cycle
  252. */
  253. vdev->via_80w |= (1 << (1 - (i >> 4)));
  254. }
  255. break;
  256. case VIA_UDMA_133:
  257. for (i = 24; i >= 0; i -= 8)
  258. if (((u >> i) & 0x10) ||
  259. (((u >> i) & 0x20) &&
  260. (((u >> i) & 7) < 6))) {
  261. /* BIOS 80-wire bit or
  262. * UDMA w/ < 60ns/cycle
  263. */
  264. vdev->via_80w |= (1 << (1 - (i >> 4)));
  265. }
  266. break;
  267. }
  268. }
  269. /**
  270. * init_chipset_via82cxxx - initialization handler
  271. * @dev: PCI device
  272. * @name: Name of interface
  273. *
  274. * The initialization callback. Here we determine the IDE chip type
  275. * and initialize its drive independent registers.
  276. */
  277. static unsigned int __devinit init_chipset_via82cxxx(struct pci_dev *dev, const char *name)
  278. {
  279. struct pci_dev *isa = NULL;
  280. struct via82cxxx_dev *vdev;
  281. struct via_isa_bridge *via_config;
  282. u8 t, v;
  283. u32 u;
  284. vdev = kzalloc(sizeof(*vdev), GFP_KERNEL);
  285. if (!vdev) {
  286. printk(KERN_ERR "VP_IDE: out of memory :(\n");
  287. return -ENOMEM;
  288. }
  289. pci_set_drvdata(dev, vdev);
  290. /*
  291. * Find the ISA bridge to see how good the IDE is.
  292. */
  293. vdev->via_config = via_config = via_config_find(&isa);
  294. /* We checked this earlier so if it fails here deeep badness
  295. is involved */
  296. BUG_ON(!via_config->id);
  297. /*
  298. * Detect cable and configure Clk66
  299. */
  300. pci_read_config_dword(dev, VIA_UDMA_TIMING, &u);
  301. via_cable_detect(vdev, u);
  302. if ((via_config->flags & VIA_UDMA) == VIA_UDMA_66) {
  303. /* Enable Clk66 */
  304. pci_write_config_dword(dev, VIA_UDMA_TIMING, u|0x80008);
  305. } else if (via_config->flags & VIA_BAD_CLK66) {
  306. /* Would cause trouble on 596a and 686 */
  307. pci_write_config_dword(dev, VIA_UDMA_TIMING, u & ~0x80008);
  308. }
  309. /*
  310. * Check whether interfaces are enabled.
  311. */
  312. pci_read_config_byte(dev, VIA_IDE_ENABLE, &v);
  313. /*
  314. * Set up FIFO sizes and thresholds.
  315. */
  316. pci_read_config_byte(dev, VIA_FIFO_CONFIG, &t);
  317. /* Disable PREQ# till DDACK# */
  318. if (via_config->flags & VIA_BAD_PREQ) {
  319. /* Would crash on 586b rev 41 */
  320. t &= 0x7f;
  321. }
  322. /* Fix FIFO split between channels */
  323. if (via_config->flags & VIA_SET_FIFO) {
  324. t &= (t & 0x9f);
  325. switch (v & 3) {
  326. case 2: t |= 0x00; break; /* 16 on primary */
  327. case 1: t |= 0x60; break; /* 16 on secondary */
  328. case 3: t |= 0x20; break; /* 8 pri 8 sec */
  329. }
  330. }
  331. pci_write_config_byte(dev, VIA_FIFO_CONFIG, t);
  332. /*
  333. * Determine system bus clock.
  334. */
  335. via_clock = system_bus_clock() * 1000;
  336. switch (via_clock) {
  337. case 33000: via_clock = 33333; break;
  338. case 37000: via_clock = 37500; break;
  339. case 41000: via_clock = 41666; break;
  340. }
  341. if (via_clock < 20000 || via_clock > 50000) {
  342. printk(KERN_WARNING "VP_IDE: User given PCI clock speed "
  343. "impossible (%d), using 33 MHz instead.\n", via_clock);
  344. printk(KERN_WARNING "VP_IDE: Use ide0=ata66 if you want "
  345. "to assume 80-wire cable.\n");
  346. via_clock = 33333;
  347. }
  348. /*
  349. * Print the boot message.
  350. */
  351. pci_read_config_byte(isa, PCI_REVISION_ID, &t);
  352. printk(KERN_INFO "VP_IDE: VIA %s (rev %02x) IDE %s "
  353. "controller on pci%s\n",
  354. via_config->name, t,
  355. via_dma[via_config->flags & VIA_UDMA],
  356. pci_name(dev));
  357. pci_dev_put(isa);
  358. return 0;
  359. }
  360. static void __devinit init_hwif_via82cxxx(ide_hwif_t *hwif)
  361. {
  362. struct via82cxxx_dev *vdev = pci_get_drvdata(hwif->pci_dev);
  363. int i;
  364. hwif->autodma = 0;
  365. hwif->tuneproc = &via82cxxx_tune_drive;
  366. hwif->speedproc = &via_set_drive;
  367. #ifdef CONFIG_PPC_CHRP
  368. if(machine_is(chrp) && _chrp_type == _CHRP_Pegasos) {
  369. hwif->irq = hwif->channel ? 15 : 14;
  370. }
  371. #endif
  372. for (i = 0; i < 2; i++) {
  373. hwif->drives[i].io_32bit = 1;
  374. hwif->drives[i].unmask = (vdev->via_config->flags & VIA_NO_UNMASK) ? 0 : 1;
  375. hwif->drives[i].autotune = 1;
  376. hwif->drives[i].dn = hwif->channel * 2 + i;
  377. }
  378. if (!hwif->dma_base)
  379. return;
  380. hwif->atapi_dma = 1;
  381. hwif->ultra_mask = 0x7f;
  382. hwif->mwdma_mask = 0x07;
  383. hwif->swdma_mask = 0x07;
  384. if (!hwif->udma_four)
  385. hwif->udma_four = (vdev->via_80w >> hwif->channel) & 1;
  386. hwif->ide_dma_check = &via82cxxx_ide_dma_check;
  387. if (!noautodma)
  388. hwif->autodma = 1;
  389. hwif->drives[0].autodma = hwif->autodma;
  390. hwif->drives[1].autodma = hwif->autodma;
  391. }
  392. static ide_pci_device_t via82cxxx_chipsets[] __devinitdata = {
  393. { /* 0 */
  394. .name = "VP_IDE",
  395. .init_chipset = init_chipset_via82cxxx,
  396. .init_hwif = init_hwif_via82cxxx,
  397. .channels = 2,
  398. .autodma = NOAUTODMA,
  399. .enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}},
  400. .bootable = ON_BOARD
  401. },{ /* 1 */
  402. .name = "VP_IDE",
  403. .init_chipset = init_chipset_via82cxxx,
  404. .init_hwif = init_hwif_via82cxxx,
  405. .channels = 2,
  406. .autodma = AUTODMA,
  407. .enablebits = {{0x00,0x00,0x00}, {0x00,0x00,0x00}},
  408. .bootable = ON_BOARD,
  409. }
  410. };
  411. static int __devinit via_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  412. {
  413. struct pci_dev *isa = NULL;
  414. struct via_isa_bridge *via_config;
  415. /*
  416. * Find the ISA bridge and check we know what it is.
  417. */
  418. via_config = via_config_find(&isa);
  419. pci_dev_put(isa);
  420. if (!via_config->id) {
  421. printk(KERN_WARNING "VP_IDE: Unknown VIA SouthBridge, disabling DMA.\n");
  422. return -ENODEV;
  423. }
  424. return ide_setup_pci_device(dev, &via82cxxx_chipsets[id->driver_data]);
  425. }
  426. static struct pci_device_id via_pci_tbl[] = {
  427. { PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  428. { PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  429. { PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_6410, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
  430. { PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_SATA_EIDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
  431. { 0, },
  432. };
  433. MODULE_DEVICE_TABLE(pci, via_pci_tbl);
  434. static struct pci_driver driver = {
  435. .name = "VIA_IDE",
  436. .id_table = via_pci_tbl,
  437. .probe = via_init_one,
  438. };
  439. static int __init via_ide_init(void)
  440. {
  441. return ide_pci_register_driver(&driver);
  442. }
  443. module_init(via_ide_init);
  444. MODULE_AUTHOR("Vojtech Pavlik, Michel Aubry, Jeff Garzik, Andre Hedrick");
  445. MODULE_DESCRIPTION("PCI driver module for VIA IDE");
  446. MODULE_LICENSE("GPL");