slc90e66.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * linux/drivers/ide/pci/slc90e66.c Version 0.14 February 8, 2007
  3. *
  4. * Copyright (C) 2000-2002 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This is a look-alike variation of the ICH0 PIIX4 Ultra-66,
  8. * but this keeps the ISA-Bridge and slots alive.
  9. *
  10. */
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/ioport.h>
  15. #include <linux/pci.h>
  16. #include <linux/hdreg.h>
  17. #include <linux/ide.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <asm/io.h>
  21. static u8 slc90e66_dma_2_pio (u8 xfer_rate) {
  22. switch(xfer_rate) {
  23. case XFER_UDMA_4:
  24. case XFER_UDMA_3:
  25. case XFER_UDMA_2:
  26. case XFER_UDMA_1:
  27. case XFER_UDMA_0:
  28. case XFER_MW_DMA_2:
  29. case XFER_PIO_4:
  30. return 4;
  31. case XFER_MW_DMA_1:
  32. case XFER_PIO_3:
  33. return 3;
  34. case XFER_SW_DMA_2:
  35. case XFER_PIO_2:
  36. return 2;
  37. case XFER_MW_DMA_0:
  38. case XFER_SW_DMA_1:
  39. case XFER_SW_DMA_0:
  40. case XFER_PIO_1:
  41. case XFER_PIO_0:
  42. case XFER_PIO_SLOW:
  43. default:
  44. return 0;
  45. }
  46. }
  47. static void slc90e66_tune_pio (ide_drive_t *drive, u8 pio)
  48. {
  49. ide_hwif_t *hwif = HWIF(drive);
  50. struct pci_dev *dev = hwif->pci_dev;
  51. int is_slave = drive->dn & 1;
  52. int master_port = hwif->channel ? 0x42 : 0x40;
  53. int slave_port = 0x44;
  54. unsigned long flags;
  55. u16 master_data;
  56. u8 slave_data;
  57. int control = 0;
  58. /* ISP RTC */
  59. static const u8 timings[][2]= {
  60. { 0, 0 },
  61. { 0, 0 },
  62. { 1, 0 },
  63. { 2, 1 },
  64. { 2, 3 }, };
  65. spin_lock_irqsave(&ide_lock, flags);
  66. pci_read_config_word(dev, master_port, &master_data);
  67. if (pio > 1)
  68. control |= 1; /* Programmable timing on */
  69. if (drive->media == ide_disk)
  70. control |= 4; /* Prefetch, post write */
  71. if (pio > 2)
  72. control |= 2; /* IORDY */
  73. if (is_slave) {
  74. master_data |= 0x4000;
  75. master_data &= ~0x0070;
  76. if (pio > 1) {
  77. /* Set PPE, IE and TIME */
  78. master_data |= control << 4;
  79. }
  80. pci_read_config_byte(dev, slave_port, &slave_data);
  81. slave_data &= hwif->channel ? 0x0f : 0xf0;
  82. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) <<
  83. (hwif->channel ? 4 : 0);
  84. } else {
  85. master_data &= ~0x3307;
  86. if (pio > 1) {
  87. /* enable PPE, IE and TIME */
  88. master_data |= control;
  89. }
  90. master_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
  91. }
  92. pci_write_config_word(dev, master_port, master_data);
  93. if (is_slave)
  94. pci_write_config_byte(dev, slave_port, slave_data);
  95. spin_unlock_irqrestore(&ide_lock, flags);
  96. }
  97. static void slc90e66_tune_drive (ide_drive_t *drive, u8 pio)
  98. {
  99. pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
  100. slc90e66_tune_pio(drive, pio);
  101. (void) ide_config_drive_speed(drive, XFER_PIO_0 + pio);
  102. }
  103. static int slc90e66_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  104. {
  105. ide_hwif_t *hwif = HWIF(drive);
  106. struct pci_dev *dev = hwif->pci_dev;
  107. u8 maslave = hwif->channel ? 0x42 : 0x40;
  108. u8 speed = ide_rate_filter(drive, xferspeed);
  109. int sitre = 0, a_speed = 7 << (drive->dn * 4);
  110. int u_speed = 0, u_flag = 1 << drive->dn;
  111. u16 reg4042, reg44, reg48, reg4a;
  112. pci_read_config_word(dev, maslave, &reg4042);
  113. sitre = (reg4042 & 0x4000) ? 1 : 0;
  114. pci_read_config_word(dev, 0x44, &reg44);
  115. pci_read_config_word(dev, 0x48, &reg48);
  116. pci_read_config_word(dev, 0x4a, &reg4a);
  117. switch(speed) {
  118. case XFER_UDMA_4: u_speed = 4 << (drive->dn * 4); break;
  119. case XFER_UDMA_3: u_speed = 3 << (drive->dn * 4); break;
  120. case XFER_UDMA_2: u_speed = 2 << (drive->dn * 4); break;
  121. case XFER_UDMA_1: u_speed = 1 << (drive->dn * 4); break;
  122. case XFER_UDMA_0: u_speed = 0 << (drive->dn * 4); break;
  123. case XFER_MW_DMA_2:
  124. case XFER_MW_DMA_1:
  125. case XFER_SW_DMA_2: break;
  126. case XFER_PIO_4:
  127. case XFER_PIO_3:
  128. case XFER_PIO_2:
  129. case XFER_PIO_0: break;
  130. default: return -1;
  131. }
  132. if (speed >= XFER_UDMA_0) {
  133. if (!(reg48 & u_flag))
  134. pci_write_config_word(dev, 0x48, reg48|u_flag);
  135. /* FIXME: (reg4a & a_speed) ? */
  136. if ((reg4a & u_speed) != u_speed) {
  137. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  138. pci_read_config_word(dev, 0x4a, &reg4a);
  139. pci_write_config_word(dev, 0x4a, reg4a|u_speed);
  140. }
  141. } else {
  142. if (reg48 & u_flag)
  143. pci_write_config_word(dev, 0x48, reg48 & ~u_flag);
  144. if (reg4a & a_speed)
  145. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  146. }
  147. slc90e66_tune_pio(drive, slc90e66_dma_2_pio(speed));
  148. return ide_config_drive_speed(drive, speed);
  149. }
  150. static int slc90e66_config_drive_xfer_rate (ide_drive_t *drive)
  151. {
  152. drive->init_speed = 0;
  153. if (ide_tune_dma(drive))
  154. return 0;
  155. if (ide_use_fast_pio(drive))
  156. slc90e66_tune_drive(drive, 255);
  157. return -1;
  158. }
  159. static void __devinit init_hwif_slc90e66 (ide_hwif_t *hwif)
  160. {
  161. u8 reg47 = 0;
  162. u8 mask = hwif->channel ? 0x01 : 0x02; /* bit0:Primary */
  163. hwif->autodma = 0;
  164. if (!hwif->irq)
  165. hwif->irq = hwif->channel ? 15 : 14;
  166. hwif->speedproc = &slc90e66_tune_chipset;
  167. hwif->tuneproc = &slc90e66_tune_drive;
  168. pci_read_config_byte(hwif->pci_dev, 0x47, &reg47);
  169. if (!hwif->dma_base) {
  170. hwif->drives[0].autotune = 1;
  171. hwif->drives[1].autotune = 1;
  172. return;
  173. }
  174. hwif->atapi_dma = 1;
  175. hwif->ultra_mask = 0x1f;
  176. hwif->mwdma_mask = 0x06;
  177. hwif->swdma_mask = 0x04;
  178. if (!hwif->udma_four) {
  179. /* bit[0(1)]: 0:80, 1:40 */
  180. hwif->udma_four = (reg47 & mask) ? 0 : 1;
  181. }
  182. hwif->ide_dma_check = &slc90e66_config_drive_xfer_rate;
  183. if (!noautodma)
  184. hwif->autodma = 1;
  185. hwif->drives[0].autodma = hwif->autodma;
  186. hwif->drives[1].autodma = hwif->autodma;
  187. }
  188. static ide_pci_device_t slc90e66_chipset __devinitdata = {
  189. .name = "SLC90E66",
  190. .init_hwif = init_hwif_slc90e66,
  191. .channels = 2,
  192. .autodma = AUTODMA,
  193. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}},
  194. .bootable = ON_BOARD,
  195. };
  196. static int __devinit slc90e66_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  197. {
  198. return ide_setup_pci_device(dev, &slc90e66_chipset);
  199. }
  200. static struct pci_device_id slc90e66_pci_tbl[] = {
  201. { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_1), 0},
  202. { 0, },
  203. };
  204. MODULE_DEVICE_TABLE(pci, slc90e66_pci_tbl);
  205. static struct pci_driver driver = {
  206. .name = "SLC90e66_IDE",
  207. .id_table = slc90e66_pci_tbl,
  208. .probe = slc90e66_init_one,
  209. };
  210. static int __init slc90e66_ide_init(void)
  211. {
  212. return ide_pci_register_driver(&driver);
  213. }
  214. module_init(slc90e66_ide_init);
  215. MODULE_AUTHOR("Andre Hedrick");
  216. MODULE_DESCRIPTION("PCI driver module for SLC90E66 IDE");
  217. MODULE_LICENSE("GPL");