sl82c105.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491
  1. /*
  2. * linux/drivers/ide/pci/sl82c105.c
  3. *
  4. * SL82C105/Winbond 553 IDE driver
  5. *
  6. * Maintainer unknown.
  7. *
  8. * Drive tuning added from Rebel.com's kernel sources
  9. * -- Russell King (15/11/98) linux@arm.linux.org.uk
  10. *
  11. * Merge in Russell's HW workarounds, fix various problems
  12. * with the timing registers setup.
  13. * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
  14. *
  15. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  16. */
  17. #include <linux/types.h>
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/timer.h>
  21. #include <linux/mm.h>
  22. #include <linux/ioport.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/blkdev.h>
  25. #include <linux/hdreg.h>
  26. #include <linux/pci.h>
  27. #include <linux/ide.h>
  28. #include <asm/io.h>
  29. #include <asm/dma.h>
  30. #undef DEBUG
  31. #ifdef DEBUG
  32. #define DBG(arg) printk arg
  33. #else
  34. #define DBG(fmt,...)
  35. #endif
  36. /*
  37. * SL82C105 PCI config register 0x40 bits.
  38. */
  39. #define CTRL_IDE_IRQB (1 << 30)
  40. #define CTRL_IDE_IRQA (1 << 28)
  41. #define CTRL_LEGIRQ (1 << 11)
  42. #define CTRL_P1F16 (1 << 5)
  43. #define CTRL_P1EN (1 << 4)
  44. #define CTRL_P0F16 (1 << 1)
  45. #define CTRL_P0EN (1 << 0)
  46. /*
  47. * Convert a PIO mode and cycle time to the required on/off times
  48. * for the interface. This has protection against runaway timings.
  49. */
  50. static unsigned int get_pio_timings(ide_pio_data_t *p)
  51. {
  52. unsigned int cmd_on, cmd_off;
  53. cmd_on = (ide_pio_timings[p->pio_mode].active_time + 29) / 30;
  54. cmd_off = (p->cycle_time - 30 * cmd_on + 29) / 30;
  55. if (cmd_on == 0)
  56. cmd_on = 1;
  57. if (cmd_off == 0)
  58. cmd_off = 1;
  59. return (cmd_on - 1) << 8 | (cmd_off - 1) | (p->use_iordy ? 0x40 : 0x00);
  60. }
  61. /*
  62. * Configure the chipset for PIO mode.
  63. */
  64. static u8 sl82c105_tune_pio(ide_drive_t *drive, u8 pio)
  65. {
  66. struct pci_dev *dev = HWIF(drive)->pci_dev;
  67. int reg = 0x44 + drive->dn * 4;
  68. ide_pio_data_t p;
  69. u16 drv_ctrl;
  70. DBG(("sl82c105_tune_pio(drive:%s, pio:%u)\n", drive->name, pio));
  71. pio = ide_get_best_pio_mode(drive, pio, 5, &p);
  72. drv_ctrl = get_pio_timings(&p);
  73. /*
  74. * Store the PIO timings so that we can restore them
  75. * in case DMA will be turned off...
  76. */
  77. drive->drive_data &= 0xffff0000;
  78. drive->drive_data |= drv_ctrl;
  79. if (!drive->using_dma) {
  80. /*
  81. * If we are actually using MW DMA, then we can not
  82. * reprogram the interface drive control register.
  83. */
  84. pci_write_config_word(dev, reg, drv_ctrl);
  85. pci_read_config_word (dev, reg, &drv_ctrl);
  86. }
  87. printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
  88. ide_xfer_verbose(pio + XFER_PIO_0), p.cycle_time, drv_ctrl);
  89. return pio;
  90. }
  91. /*
  92. * Configure the drive and chipset for a new transfer speed.
  93. */
  94. static int sl82c105_tune_chipset(ide_drive_t *drive, u8 speed)
  95. {
  96. static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
  97. u16 drv_ctrl;
  98. DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
  99. drive->name, ide_xfer_verbose(speed)));
  100. speed = ide_rate_filter(drive, speed);
  101. switch (speed) {
  102. case XFER_MW_DMA_2:
  103. case XFER_MW_DMA_1:
  104. case XFER_MW_DMA_0:
  105. drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
  106. /*
  107. * Store the DMA timings so that we can actually program
  108. * them when DMA will be turned on...
  109. */
  110. drive->drive_data &= 0x0000ffff;
  111. drive->drive_data |= (unsigned long)drv_ctrl << 16;
  112. /*
  113. * If we are already using DMA, we just reprogram
  114. * the drive control register.
  115. */
  116. if (drive->using_dma) {
  117. struct pci_dev *dev = HWIF(drive)->pci_dev;
  118. int reg = 0x44 + drive->dn * 4;
  119. pci_write_config_word(dev, reg, drv_ctrl);
  120. }
  121. break;
  122. case XFER_PIO_5:
  123. case XFER_PIO_4:
  124. case XFER_PIO_3:
  125. case XFER_PIO_2:
  126. case XFER_PIO_1:
  127. case XFER_PIO_0:
  128. (void) sl82c105_tune_pio(drive, speed - XFER_PIO_0);
  129. break;
  130. default:
  131. return -1;
  132. }
  133. return ide_config_drive_speed(drive, speed);
  134. }
  135. /*
  136. * Check to see if the drive and chipset are capable of DMA mode.
  137. */
  138. static int sl82c105_ide_dma_check(ide_drive_t *drive)
  139. {
  140. DBG(("sl82c105_ide_dma_check(drive:%s)\n", drive->name));
  141. if (ide_tune_dma(drive))
  142. return 0;
  143. return -1;
  144. }
  145. /*
  146. * The SL82C105 holds off all IDE interrupts while in DMA mode until
  147. * all DMA activity is completed. Sometimes this causes problems (eg,
  148. * when the drive wants to report an error condition).
  149. *
  150. * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
  151. * state machine. We need to kick this to work around various bugs.
  152. */
  153. static inline void sl82c105_reset_host(struct pci_dev *dev)
  154. {
  155. u16 val;
  156. pci_read_config_word(dev, 0x7e, &val);
  157. pci_write_config_word(dev, 0x7e, val | (1 << 2));
  158. pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
  159. }
  160. /*
  161. * If we get an IRQ timeout, it might be that the DMA state machine
  162. * got confused. Fix from Todd Inglett. Details from Winbond.
  163. *
  164. * This function is called when the IDE timer expires, the drive
  165. * indicates that it is READY, and we were waiting for DMA to complete.
  166. */
  167. static int sl82c105_ide_dma_lostirq(ide_drive_t *drive)
  168. {
  169. ide_hwif_t *hwif = HWIF(drive);
  170. struct pci_dev *dev = hwif->pci_dev;
  171. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  172. u8 dma_cmd;
  173. printk("sl82c105: lost IRQ, resetting host\n");
  174. /*
  175. * Check the raw interrupt from the drive.
  176. */
  177. pci_read_config_dword(dev, 0x40, &val);
  178. if (val & mask)
  179. printk("sl82c105: drive was requesting IRQ, but host lost it\n");
  180. /*
  181. * Was DMA enabled? If so, disable it - we're resetting the
  182. * host. The IDE layer will be handling the drive for us.
  183. */
  184. dma_cmd = inb(hwif->dma_command);
  185. if (dma_cmd & 1) {
  186. outb(dma_cmd & ~1, hwif->dma_command);
  187. printk("sl82c105: DMA was enabled\n");
  188. }
  189. sl82c105_reset_host(dev);
  190. /* __ide_dma_lostirq would return 1, so we do as well */
  191. return 1;
  192. }
  193. /*
  194. * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
  195. * Winbond recommend that the DMA state machine is reset prior to
  196. * setting the bus master DMA enable bit.
  197. *
  198. * The generic IDE core will have disabled the BMEN bit before this
  199. * function is called.
  200. */
  201. static void sl82c105_dma_start(ide_drive_t *drive)
  202. {
  203. ide_hwif_t *hwif = HWIF(drive);
  204. struct pci_dev *dev = hwif->pci_dev;
  205. sl82c105_reset_host(dev);
  206. ide_dma_start(drive);
  207. }
  208. static int sl82c105_ide_dma_timeout(ide_drive_t *drive)
  209. {
  210. ide_hwif_t *hwif = HWIF(drive);
  211. struct pci_dev *dev = hwif->pci_dev;
  212. DBG(("sl82c105_ide_dma_timeout(drive:%s)\n", drive->name));
  213. sl82c105_reset_host(dev);
  214. return __ide_dma_timeout(drive);
  215. }
  216. static int sl82c105_ide_dma_on(ide_drive_t *drive)
  217. {
  218. struct pci_dev *dev = HWIF(drive)->pci_dev;
  219. int rc, reg = 0x44 + drive->dn * 4;
  220. DBG(("sl82c105_ide_dma_on(drive:%s)\n", drive->name));
  221. rc = __ide_dma_on(drive);
  222. if (rc == 0) {
  223. pci_write_config_word(dev, reg, drive->drive_data >> 16);
  224. printk(KERN_INFO "%s: DMA enabled\n", drive->name);
  225. }
  226. return rc;
  227. }
  228. static void sl82c105_dma_off_quietly(ide_drive_t *drive)
  229. {
  230. struct pci_dev *dev = HWIF(drive)->pci_dev;
  231. int reg = 0x44 + drive->dn * 4;
  232. DBG(("sl82c105_dma_off_quietly(drive:%s)\n", drive->name));
  233. pci_write_config_word(dev, reg, drive->drive_data);
  234. ide_dma_off_quietly(drive);
  235. }
  236. /*
  237. * Ok, that is nasty, but we must make sure the DMA timings
  238. * won't be used for a PIO access. The solution here is
  239. * to make sure the 16 bits mode is diabled on the channel
  240. * when DMA is enabled, thus causing the chip to use PIO0
  241. * timings for those operations.
  242. */
  243. static void sl82c105_selectproc(ide_drive_t *drive)
  244. {
  245. ide_hwif_t *hwif = HWIF(drive);
  246. struct pci_dev *dev = hwif->pci_dev;
  247. u32 val, old, mask;
  248. //DBG(("sl82c105_selectproc(drive:%s)\n", drive->name));
  249. mask = hwif->channel ? CTRL_P1F16 : CTRL_P0F16;
  250. old = val = (u32)pci_get_drvdata(dev);
  251. if (drive->using_dma)
  252. val &= ~mask;
  253. else
  254. val |= mask;
  255. if (old != val) {
  256. pci_write_config_dword(dev, 0x40, val);
  257. pci_set_drvdata(dev, (void *)val);
  258. }
  259. }
  260. /*
  261. * ATA reset will clear the 16 bits mode in the control
  262. * register, we need to update our cache
  263. */
  264. static void sl82c105_resetproc(ide_drive_t *drive)
  265. {
  266. struct pci_dev *dev = HWIF(drive)->pci_dev;
  267. u32 val;
  268. DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
  269. pci_read_config_dword(dev, 0x40, &val);
  270. pci_set_drvdata(dev, (void *)val);
  271. }
  272. /*
  273. * We only deal with PIO mode here - DMA mode 'using_dma' is not
  274. * initialised at the point that this function is called.
  275. */
  276. static void sl82c105_tune_drive(ide_drive_t *drive, u8 pio)
  277. {
  278. DBG(("sl82c105_tune_drive(drive:%s, pio:%u)\n", drive->name, pio));
  279. pio = sl82c105_tune_pio(drive, pio);
  280. (void) ide_config_drive_speed(drive, XFER_PIO_0 + pio);
  281. }
  282. /*
  283. * Return the revision of the Winbond bridge
  284. * which this function is part of.
  285. */
  286. static unsigned int sl82c105_bridge_revision(struct pci_dev *dev)
  287. {
  288. struct pci_dev *bridge;
  289. u8 rev;
  290. /*
  291. * The bridge should be part of the same device, but function 0.
  292. */
  293. bridge = pci_get_bus_and_slot(dev->bus->number,
  294. PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  295. if (!bridge)
  296. return -1;
  297. /*
  298. * Make sure it is a Winbond 553 and is an ISA bridge.
  299. */
  300. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  301. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  302. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  303. pci_dev_put(bridge);
  304. return -1;
  305. }
  306. /*
  307. * We need to find function 0's revision, not function 1
  308. */
  309. pci_read_config_byte(bridge, PCI_REVISION_ID, &rev);
  310. pci_dev_put(bridge);
  311. return rev;
  312. }
  313. /*
  314. * Enable the PCI device
  315. *
  316. * --BenH: It's arch fixup code that should enable channels that
  317. * have not been enabled by firmware. I decided we can still enable
  318. * channel 0 here at least, but channel 1 has to be enabled by
  319. * firmware or arch code. We still set both to 16 bits mode.
  320. */
  321. static unsigned int __devinit init_chipset_sl82c105(struct pci_dev *dev, const char *msg)
  322. {
  323. u32 val;
  324. DBG(("init_chipset_sl82c105()\n"));
  325. pci_read_config_dword(dev, 0x40, &val);
  326. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  327. pci_write_config_dword(dev, 0x40, val);
  328. pci_set_drvdata(dev, (void *)val);
  329. return dev->irq;
  330. }
  331. /*
  332. * Initialise IDE channel
  333. */
  334. static void __devinit init_hwif_sl82c105(ide_hwif_t *hwif)
  335. {
  336. unsigned int rev;
  337. DBG(("init_hwif_sl82c105(hwif: ide%d)\n", hwif->index));
  338. hwif->tuneproc = &sl82c105_tune_drive;
  339. hwif->speedproc = &sl82c105_tune_chipset;
  340. hwif->selectproc = &sl82c105_selectproc;
  341. hwif->resetproc = &sl82c105_resetproc;
  342. /*
  343. * We support 32-bit I/O on this interface, and
  344. * it doesn't have problems with interrupts.
  345. */
  346. hwif->drives[0].io_32bit = hwif->drives[1].io_32bit = 1;
  347. hwif->drives[0].unmask = hwif->drives[1].unmask = 1;
  348. /*
  349. * We always autotune PIO, this is done before DMA is checked,
  350. * so there's no risk of accidentally disabling DMA
  351. */
  352. hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
  353. if (!hwif->dma_base)
  354. return;
  355. rev = sl82c105_bridge_revision(hwif->pci_dev);
  356. if (rev <= 5) {
  357. /*
  358. * Never ever EVER under any circumstances enable
  359. * DMA when the bridge is this old.
  360. */
  361. printk(" %s: Winbond W83C553 bridge revision %d, "
  362. "BM-DMA disabled\n", hwif->name, rev);
  363. return;
  364. }
  365. hwif->atapi_dma = 1;
  366. hwif->mwdma_mask = 0x07;
  367. hwif->ide_dma_check = &sl82c105_ide_dma_check;
  368. hwif->ide_dma_on = &sl82c105_ide_dma_on;
  369. hwif->dma_off_quietly = &sl82c105_dma_off_quietly;
  370. hwif->ide_dma_lostirq = &sl82c105_ide_dma_lostirq;
  371. hwif->dma_start = &sl82c105_dma_start;
  372. hwif->ide_dma_timeout = &sl82c105_ide_dma_timeout;
  373. if (!noautodma)
  374. hwif->autodma = 1;
  375. hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
  376. if (hwif->mate)
  377. hwif->serialized = hwif->mate->serialized = 1;
  378. }
  379. static ide_pci_device_t sl82c105_chipset __devinitdata = {
  380. .name = "W82C105",
  381. .init_chipset = init_chipset_sl82c105,
  382. .init_hwif = init_hwif_sl82c105,
  383. .channels = 2,
  384. .autodma = NOAUTODMA,
  385. .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
  386. .bootable = ON_BOARD,
  387. };
  388. static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  389. {
  390. return ide_setup_pci_device(dev, &sl82c105_chipset);
  391. }
  392. static struct pci_device_id sl82c105_pci_tbl[] = {
  393. { PCI_DEVICE(PCI_VENDOR_ID_WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0},
  394. { 0, },
  395. };
  396. MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
  397. static struct pci_driver driver = {
  398. .name = "W82C105_IDE",
  399. .id_table = sl82c105_pci_tbl,
  400. .probe = sl82c105_init_one,
  401. };
  402. static int __init sl82c105_ide_init(void)
  403. {
  404. return ide_pci_register_driver(&driver);
  405. }
  406. module_init(sl82c105_ide_init);
  407. MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
  408. MODULE_LICENSE("GPL");