sgiioc4.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761
  1. /*
  2. * Copyright (c) 2003-2006 Silicon Graphics, Inc. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of version 2 of the GNU General Public License
  6. * as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it would be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  11. *
  12. * You should have received a copy of the GNU General Public
  13. * License along with this program; if not, write the Free Software
  14. * Foundation, Inc., 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  15. *
  16. * For further information regarding this notice, see:
  17. *
  18. * http://oss.sgi.com/projects/GenInfo/NoticeExplan
  19. */
  20. #include <linux/module.h>
  21. #include <linux/types.h>
  22. #include <linux/pci.h>
  23. #include <linux/delay.h>
  24. #include <linux/hdreg.h>
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/timer.h>
  28. #include <linux/mm.h>
  29. #include <linux/ioport.h>
  30. #include <linux/blkdev.h>
  31. #include <linux/ioc4.h>
  32. #include <asm/io.h>
  33. #include <linux/ide.h>
  34. /* IOC4 Specific Definitions */
  35. #define IOC4_CMD_OFFSET 0x100
  36. #define IOC4_CTRL_OFFSET 0x120
  37. #define IOC4_DMA_OFFSET 0x140
  38. #define IOC4_INTR_OFFSET 0x0
  39. #define IOC4_TIMING 0x00
  40. #define IOC4_DMA_PTR_L 0x01
  41. #define IOC4_DMA_PTR_H 0x02
  42. #define IOC4_DMA_ADDR_L 0x03
  43. #define IOC4_DMA_ADDR_H 0x04
  44. #define IOC4_BC_DEV 0x05
  45. #define IOC4_BC_MEM 0x06
  46. #define IOC4_DMA_CTRL 0x07
  47. #define IOC4_DMA_END_ADDR 0x08
  48. /* Bits in the IOC4 Control/Status Register */
  49. #define IOC4_S_DMA_START 0x01
  50. #define IOC4_S_DMA_STOP 0x02
  51. #define IOC4_S_DMA_DIR 0x04
  52. #define IOC4_S_DMA_ACTIVE 0x08
  53. #define IOC4_S_DMA_ERROR 0x10
  54. #define IOC4_ATA_MEMERR 0x02
  55. /* Read/Write Directions */
  56. #define IOC4_DMA_WRITE 0x04
  57. #define IOC4_DMA_READ 0x00
  58. /* Interrupt Register Offsets */
  59. #define IOC4_INTR_REG 0x03
  60. #define IOC4_INTR_SET 0x05
  61. #define IOC4_INTR_CLEAR 0x07
  62. #define IOC4_IDE_CACHELINE_SIZE 128
  63. #define IOC4_CMD_CTL_BLK_SIZE 0x20
  64. #define IOC4_SUPPORTED_FIRMWARE_REV 46
  65. typedef struct {
  66. u32 timing_reg0;
  67. u32 timing_reg1;
  68. u32 low_mem_ptr;
  69. u32 high_mem_ptr;
  70. u32 low_mem_addr;
  71. u32 high_mem_addr;
  72. u32 dev_byte_count;
  73. u32 mem_byte_count;
  74. u32 status;
  75. } ioc4_dma_regs_t;
  76. /* Each Physical Region Descriptor Entry size is 16 bytes (2 * 64 bits) */
  77. /* IOC4 has only 1 IDE channel */
  78. #define IOC4_PRD_BYTES 16
  79. #define IOC4_PRD_ENTRIES (PAGE_SIZE /(4*IOC4_PRD_BYTES))
  80. static void
  81. sgiioc4_init_hwif_ports(hw_regs_t * hw, unsigned long data_port,
  82. unsigned long ctrl_port, unsigned long irq_port)
  83. {
  84. unsigned long reg = data_port;
  85. int i;
  86. /* Registers are word (32 bit) aligned */
  87. for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++)
  88. hw->io_ports[i] = reg + i * 4;
  89. if (ctrl_port)
  90. hw->io_ports[IDE_CONTROL_OFFSET] = ctrl_port;
  91. if (irq_port)
  92. hw->io_ports[IDE_IRQ_OFFSET] = irq_port;
  93. }
  94. static void
  95. sgiioc4_maskproc(ide_drive_t * drive, int mask)
  96. {
  97. writeb(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
  98. (void __iomem *)IDE_CONTROL_REG);
  99. }
  100. static int
  101. sgiioc4_checkirq(ide_hwif_t * hwif)
  102. {
  103. unsigned long intr_addr =
  104. hwif->io_ports[IDE_IRQ_OFFSET] + IOC4_INTR_REG * 4;
  105. if ((u8)readl((void __iomem *)intr_addr) & 0x03)
  106. return 1;
  107. return 0;
  108. }
  109. static u8 sgiioc4_INB(unsigned long);
  110. static int
  111. sgiioc4_clearirq(ide_drive_t * drive)
  112. {
  113. u32 intr_reg;
  114. ide_hwif_t *hwif = HWIF(drive);
  115. unsigned long other_ir =
  116. hwif->io_ports[IDE_IRQ_OFFSET] + (IOC4_INTR_REG << 2);
  117. /* Code to check for PCI error conditions */
  118. intr_reg = readl((void __iomem *)other_ir);
  119. if (intr_reg & 0x03) { /* Valid IOC4-IDE interrupt */
  120. /*
  121. * Using sgiioc4_INB to read the IDE_STATUS_REG has a side effect
  122. * of clearing the interrupt. The first read should clear it
  123. * if it is set. The second read should return a "clear" status
  124. * if it got cleared. If not, then spin for a bit trying to
  125. * clear it.
  126. */
  127. u8 stat = sgiioc4_INB(IDE_STATUS_REG);
  128. int count = 0;
  129. stat = sgiioc4_INB(IDE_STATUS_REG);
  130. while ((stat & 0x80) && (count++ < 100)) {
  131. udelay(1);
  132. stat = sgiioc4_INB(IDE_STATUS_REG);
  133. }
  134. if (intr_reg & 0x02) {
  135. /* Error when transferring DMA data on PCI bus */
  136. u32 pci_err_addr_low, pci_err_addr_high,
  137. pci_stat_cmd_reg;
  138. pci_err_addr_low =
  139. readl((void __iomem *)hwif->io_ports[IDE_IRQ_OFFSET]);
  140. pci_err_addr_high =
  141. readl((void __iomem *)(hwif->io_ports[IDE_IRQ_OFFSET] + 4));
  142. pci_read_config_dword(hwif->pci_dev, PCI_COMMAND,
  143. &pci_stat_cmd_reg);
  144. printk(KERN_ERR
  145. "%s(%s) : PCI Bus Error when doing DMA:"
  146. " status-cmd reg is 0x%x\n",
  147. __FUNCTION__, drive->name, pci_stat_cmd_reg);
  148. printk(KERN_ERR
  149. "%s(%s) : PCI Error Address is 0x%x%x\n",
  150. __FUNCTION__, drive->name,
  151. pci_err_addr_high, pci_err_addr_low);
  152. /* Clear the PCI Error indicator */
  153. pci_write_config_dword(hwif->pci_dev, PCI_COMMAND,
  154. 0x00000146);
  155. }
  156. /* Clear the Interrupt, Error bits on the IOC4 */
  157. writel(0x03, (void __iomem *)other_ir);
  158. intr_reg = readl((void __iomem *)other_ir);
  159. }
  160. return intr_reg & 3;
  161. }
  162. static void sgiioc4_ide_dma_start(ide_drive_t * drive)
  163. {
  164. ide_hwif_t *hwif = HWIF(drive);
  165. unsigned long ioc4_dma_addr = hwif->dma_base + IOC4_DMA_CTRL * 4;
  166. unsigned int reg = readl((void __iomem *)ioc4_dma_addr);
  167. unsigned int temp_reg = reg | IOC4_S_DMA_START;
  168. writel(temp_reg, (void __iomem *)ioc4_dma_addr);
  169. }
  170. static u32
  171. sgiioc4_ide_dma_stop(ide_hwif_t *hwif, u64 dma_base)
  172. {
  173. unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
  174. u32 ioc4_dma;
  175. int count;
  176. count = 0;
  177. ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
  178. while ((ioc4_dma & IOC4_S_DMA_STOP) && (count++ < 200)) {
  179. udelay(1);
  180. ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
  181. }
  182. return ioc4_dma;
  183. }
  184. /* Stops the IOC4 DMA Engine */
  185. static int
  186. sgiioc4_ide_dma_end(ide_drive_t * drive)
  187. {
  188. u32 ioc4_dma, bc_dev, bc_mem, num, valid = 0, cnt = 0;
  189. ide_hwif_t *hwif = HWIF(drive);
  190. unsigned long dma_base = hwif->dma_base;
  191. int dma_stat = 0;
  192. unsigned long *ending_dma = ide_get_hwifdata(hwif);
  193. writel(IOC4_S_DMA_STOP, (void __iomem *)(dma_base + IOC4_DMA_CTRL * 4));
  194. ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
  195. if (ioc4_dma & IOC4_S_DMA_STOP) {
  196. printk(KERN_ERR
  197. "%s(%s): IOC4 DMA STOP bit is still 1 :"
  198. "ioc4_dma_reg 0x%x\n",
  199. __FUNCTION__, drive->name, ioc4_dma);
  200. dma_stat = 1;
  201. }
  202. /*
  203. * The IOC4 will DMA 1's to the ending dma area to indicate that
  204. * previous data DMA is complete. This is necessary because of relaxed
  205. * ordering between register reads and DMA writes on the Altix.
  206. */
  207. while ((cnt++ < 200) && (!valid)) {
  208. for (num = 0; num < 16; num++) {
  209. if (ending_dma[num]) {
  210. valid = 1;
  211. break;
  212. }
  213. }
  214. udelay(1);
  215. }
  216. if (!valid) {
  217. printk(KERN_ERR "%s(%s) : DMA incomplete\n", __FUNCTION__,
  218. drive->name);
  219. dma_stat = 1;
  220. }
  221. bc_dev = readl((void __iomem *)(dma_base + IOC4_BC_DEV * 4));
  222. bc_mem = readl((void __iomem *)(dma_base + IOC4_BC_MEM * 4));
  223. if ((bc_dev & 0x01FF) || (bc_mem & 0x1FF)) {
  224. if (bc_dev > bc_mem + 8) {
  225. printk(KERN_ERR
  226. "%s(%s): WARNING!! byte_count_dev %d "
  227. "!= byte_count_mem %d\n",
  228. __FUNCTION__, drive->name, bc_dev, bc_mem);
  229. }
  230. }
  231. drive->waiting_for_dma = 0;
  232. ide_destroy_dmatable(drive);
  233. return dma_stat;
  234. }
  235. static int
  236. sgiioc4_ide_dma_on(ide_drive_t * drive)
  237. {
  238. drive->using_dma = 1;
  239. return 0;
  240. }
  241. static void sgiioc4_dma_off_quietly(ide_drive_t *drive)
  242. {
  243. drive->using_dma = 0;
  244. drive->hwif->dma_host_off(drive);
  245. }
  246. static int sgiioc4_ide_dma_check(ide_drive_t *drive)
  247. {
  248. /* FIXME: check for available DMA modes */
  249. if (ide_config_drive_speed(drive, XFER_MW_DMA_2) != 0) {
  250. printk(KERN_WARNING "%s: couldn't set MWDMA2 mode, "
  251. "using PIO instead\n", drive->name);
  252. return -1;
  253. } else
  254. return 0;
  255. }
  256. /* returns 1 if dma irq issued, 0 otherwise */
  257. static int
  258. sgiioc4_ide_dma_test_irq(ide_drive_t * drive)
  259. {
  260. return sgiioc4_checkirq(HWIF(drive));
  261. }
  262. static void sgiioc4_dma_host_on(ide_drive_t * drive)
  263. {
  264. }
  265. static void sgiioc4_dma_host_off(ide_drive_t * drive)
  266. {
  267. sgiioc4_clearirq(drive);
  268. }
  269. static int
  270. sgiioc4_ide_dma_lostirq(ide_drive_t * drive)
  271. {
  272. HWIF(drive)->resetproc(drive);
  273. return __ide_dma_lostirq(drive);
  274. }
  275. static void
  276. sgiioc4_resetproc(ide_drive_t * drive)
  277. {
  278. sgiioc4_ide_dma_end(drive);
  279. sgiioc4_clearirq(drive);
  280. }
  281. static u8
  282. sgiioc4_INB(unsigned long port)
  283. {
  284. u8 reg = (u8) readb((void __iomem *) port);
  285. if ((port & 0xFFF) == 0x11C) { /* Status register of IOC4 */
  286. if (reg & 0x51) { /* Not busy...check for interrupt */
  287. unsigned long other_ir = port - 0x110;
  288. unsigned int intr_reg = (u32) readl((void __iomem *) other_ir);
  289. /* Clear the Interrupt, Error bits on the IOC4 */
  290. if (intr_reg & 0x03) {
  291. writel(0x03, (void __iomem *) other_ir);
  292. intr_reg = (u32) readl((void __iomem *) other_ir);
  293. }
  294. }
  295. }
  296. return reg;
  297. }
  298. /* Creates a dma map for the scatter-gather list entries */
  299. static void __devinit
  300. ide_dma_sgiioc4(ide_hwif_t * hwif, unsigned long dma_base)
  301. {
  302. void __iomem *virt_dma_base;
  303. int num_ports = sizeof (ioc4_dma_regs_t);
  304. void *pad;
  305. printk(KERN_INFO "%s: BM-DMA at 0x%04lx-0x%04lx\n", hwif->name,
  306. dma_base, dma_base + num_ports - 1);
  307. if (!request_mem_region(dma_base, num_ports, hwif->name)) {
  308. printk(KERN_ERR
  309. "%s(%s) -- ERROR, Addresses 0x%p to 0x%p "
  310. "ALREADY in use\n",
  311. __FUNCTION__, hwif->name, (void *) dma_base,
  312. (void *) dma_base + num_ports - 1);
  313. goto dma_alloc_failure;
  314. }
  315. virt_dma_base = ioremap(dma_base, num_ports);
  316. if (virt_dma_base == NULL) {
  317. printk(KERN_ERR
  318. "%s(%s) -- ERROR, Unable to map addresses 0x%lx to 0x%lx\n",
  319. __FUNCTION__, hwif->name, dma_base, dma_base + num_ports - 1);
  320. goto dma_remap_failure;
  321. }
  322. hwif->dma_base = (unsigned long) virt_dma_base;
  323. hwif->dmatable_cpu = pci_alloc_consistent(hwif->pci_dev,
  324. IOC4_PRD_ENTRIES * IOC4_PRD_BYTES,
  325. &hwif->dmatable_dma);
  326. if (!hwif->dmatable_cpu)
  327. goto dma_pci_alloc_failure;
  328. hwif->sg_max_nents = IOC4_PRD_ENTRIES;
  329. pad = pci_alloc_consistent(hwif->pci_dev, IOC4_IDE_CACHELINE_SIZE,
  330. (dma_addr_t *) &(hwif->dma_status));
  331. if (pad) {
  332. ide_set_hwifdata(hwif, pad);
  333. return;
  334. }
  335. pci_free_consistent(hwif->pci_dev,
  336. IOC4_PRD_ENTRIES * IOC4_PRD_BYTES,
  337. hwif->dmatable_cpu, hwif->dmatable_dma);
  338. printk(KERN_INFO
  339. "%s() -- Error! Unable to allocate DMA Maps for drive %s\n",
  340. __FUNCTION__, hwif->name);
  341. printk(KERN_INFO
  342. "Changing from DMA to PIO mode for Drive %s\n", hwif->name);
  343. dma_pci_alloc_failure:
  344. iounmap(virt_dma_base);
  345. dma_remap_failure:
  346. release_mem_region(dma_base, num_ports);
  347. dma_alloc_failure:
  348. /* Disable DMA because we couldnot allocate any DMA maps */
  349. hwif->autodma = 0;
  350. hwif->atapi_dma = 0;
  351. }
  352. /* Initializes the IOC4 DMA Engine */
  353. static void
  354. sgiioc4_configure_for_dma(int dma_direction, ide_drive_t * drive)
  355. {
  356. u32 ioc4_dma;
  357. ide_hwif_t *hwif = HWIF(drive);
  358. unsigned long dma_base = hwif->dma_base;
  359. unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
  360. u32 dma_addr, ending_dma_addr;
  361. ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
  362. if (ioc4_dma & IOC4_S_DMA_ACTIVE) {
  363. printk(KERN_WARNING
  364. "%s(%s):Warning!! DMA from previous transfer was still active\n",
  365. __FUNCTION__, drive->name);
  366. writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
  367. ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
  368. if (ioc4_dma & IOC4_S_DMA_STOP)
  369. printk(KERN_ERR
  370. "%s(%s) : IOC4 Dma STOP bit is still 1\n",
  371. __FUNCTION__, drive->name);
  372. }
  373. ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
  374. if (ioc4_dma & IOC4_S_DMA_ERROR) {
  375. printk(KERN_WARNING
  376. "%s(%s) : Warning!! - DMA Error during Previous"
  377. " transfer | status 0x%x\n",
  378. __FUNCTION__, drive->name, ioc4_dma);
  379. writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
  380. ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
  381. if (ioc4_dma & IOC4_S_DMA_STOP)
  382. printk(KERN_ERR
  383. "%s(%s) : IOC4 DMA STOP bit is still 1\n",
  384. __FUNCTION__, drive->name);
  385. }
  386. /* Address of the Scatter Gather List */
  387. dma_addr = cpu_to_le32(hwif->dmatable_dma);
  388. writel(dma_addr, (void __iomem *)(dma_base + IOC4_DMA_PTR_L * 4));
  389. /* Address of the Ending DMA */
  390. memset(ide_get_hwifdata(hwif), 0, IOC4_IDE_CACHELINE_SIZE);
  391. ending_dma_addr = cpu_to_le32(hwif->dma_status);
  392. writel(ending_dma_addr, (void __iomem *)(dma_base + IOC4_DMA_END_ADDR * 4));
  393. writel(dma_direction, (void __iomem *)ioc4_dma_addr);
  394. drive->waiting_for_dma = 1;
  395. }
  396. /* IOC4 Scatter Gather list Format */
  397. /* 128 Bit entries to support 64 bit addresses in the future */
  398. /* The Scatter Gather list Entry should be in the BIG-ENDIAN Format */
  399. /* --------------------------------------------------------------------- */
  400. /* | Upper 32 bits - Zero | Lower 32 bits- address | */
  401. /* --------------------------------------------------------------------- */
  402. /* | Upper 32 bits - Zero |EOL| 15 unused | 16 Bit Length| */
  403. /* --------------------------------------------------------------------- */
  404. /* Creates the scatter gather list, DMA Table */
  405. static unsigned int
  406. sgiioc4_build_dma_table(ide_drive_t * drive, struct request *rq, int ddir)
  407. {
  408. ide_hwif_t *hwif = HWIF(drive);
  409. unsigned int *table = hwif->dmatable_cpu;
  410. unsigned int count = 0, i = 1;
  411. struct scatterlist *sg;
  412. hwif->sg_nents = i = ide_build_sglist(drive, rq);
  413. if (!i)
  414. return 0; /* sglist of length Zero */
  415. sg = hwif->sg_table;
  416. while (i && sg_dma_len(sg)) {
  417. dma_addr_t cur_addr;
  418. int cur_len;
  419. cur_addr = sg_dma_address(sg);
  420. cur_len = sg_dma_len(sg);
  421. while (cur_len) {
  422. if (count++ >= IOC4_PRD_ENTRIES) {
  423. printk(KERN_WARNING
  424. "%s: DMA table too small\n",
  425. drive->name);
  426. goto use_pio_instead;
  427. } else {
  428. u32 bcount =
  429. 0x10000 - (cur_addr & 0xffff);
  430. if (bcount > cur_len)
  431. bcount = cur_len;
  432. /* put the addr, length in
  433. * the IOC4 dma-table format */
  434. *table = 0x0;
  435. table++;
  436. *table = cpu_to_be32(cur_addr);
  437. table++;
  438. *table = 0x0;
  439. table++;
  440. *table = cpu_to_be32(bcount);
  441. table++;
  442. cur_addr += bcount;
  443. cur_len -= bcount;
  444. }
  445. }
  446. sg++;
  447. i--;
  448. }
  449. if (count) {
  450. table--;
  451. *table |= cpu_to_be32(0x80000000);
  452. return count;
  453. }
  454. use_pio_instead:
  455. pci_unmap_sg(hwif->pci_dev, hwif->sg_table, hwif->sg_nents,
  456. hwif->sg_dma_direction);
  457. return 0; /* revert to PIO for this request */
  458. }
  459. static int sgiioc4_ide_dma_setup(ide_drive_t *drive)
  460. {
  461. struct request *rq = HWGROUP(drive)->rq;
  462. unsigned int count = 0;
  463. int ddir;
  464. if (rq_data_dir(rq))
  465. ddir = PCI_DMA_TODEVICE;
  466. else
  467. ddir = PCI_DMA_FROMDEVICE;
  468. if (!(count = sgiioc4_build_dma_table(drive, rq, ddir))) {
  469. /* try PIO instead of DMA */
  470. ide_map_sg(drive, rq);
  471. return 1;
  472. }
  473. if (rq_data_dir(rq))
  474. /* Writes TO the IOC4 FROM Main Memory */
  475. ddir = IOC4_DMA_READ;
  476. else
  477. /* Writes FROM the IOC4 TO Main Memory */
  478. ddir = IOC4_DMA_WRITE;
  479. sgiioc4_configure_for_dma(ddir, drive);
  480. return 0;
  481. }
  482. static void __devinit
  483. ide_init_sgiioc4(ide_hwif_t * hwif)
  484. {
  485. hwif->mmio = 1;
  486. hwif->autodma = 1;
  487. hwif->atapi_dma = 1;
  488. hwif->ultra_mask = 0x0; /* Disable Ultra DMA */
  489. hwif->mwdma_mask = 0x2; /* Multimode-2 DMA */
  490. hwif->swdma_mask = 0x2;
  491. hwif->tuneproc = NULL; /* Sets timing for PIO mode */
  492. hwif->speedproc = NULL; /* Sets timing for DMA &/or PIO modes */
  493. hwif->selectproc = NULL;/* Use the default routine to select drive */
  494. hwif->reset_poll = NULL;/* No HBA specific reset_poll needed */
  495. hwif->pre_reset = NULL; /* No HBA specific pre_set needed */
  496. hwif->resetproc = &sgiioc4_resetproc;/* Reset DMA engine,
  497. clear interrupts */
  498. hwif->intrproc = NULL; /* Enable or Disable interrupt from drive */
  499. hwif->maskproc = &sgiioc4_maskproc; /* Mask on/off NIEN register */
  500. hwif->quirkproc = NULL;
  501. hwif->busproc = NULL;
  502. hwif->dma_setup = &sgiioc4_ide_dma_setup;
  503. hwif->dma_start = &sgiioc4_ide_dma_start;
  504. hwif->ide_dma_end = &sgiioc4_ide_dma_end;
  505. hwif->ide_dma_check = &sgiioc4_ide_dma_check;
  506. hwif->ide_dma_on = &sgiioc4_ide_dma_on;
  507. hwif->dma_off_quietly = &sgiioc4_dma_off_quietly;
  508. hwif->ide_dma_test_irq = &sgiioc4_ide_dma_test_irq;
  509. hwif->dma_host_on = &sgiioc4_dma_host_on;
  510. hwif->dma_host_off = &sgiioc4_dma_host_off;
  511. hwif->ide_dma_lostirq = &sgiioc4_ide_dma_lostirq;
  512. hwif->ide_dma_timeout = &__ide_dma_timeout;
  513. hwif->INB = &sgiioc4_INB;
  514. }
  515. static int __devinit
  516. sgiioc4_ide_setup_pci_device(struct pci_dev *dev, ide_pci_device_t * d)
  517. {
  518. unsigned long cmd_base, dma_base, irqport;
  519. unsigned long bar0, cmd_phys_base, ctl;
  520. void __iomem *virt_base;
  521. ide_hwif_t *hwif;
  522. int h;
  523. /*
  524. * Find an empty HWIF; if none available, return -ENOMEM.
  525. */
  526. for (h = 0; h < MAX_HWIFS; ++h) {
  527. hwif = &ide_hwifs[h];
  528. if (hwif->chipset == ide_unknown)
  529. break;
  530. }
  531. if (h == MAX_HWIFS) {
  532. printk(KERN_ERR "%s: too many IDE interfaces, no room in table\n", d->name);
  533. return -ENOMEM;
  534. }
  535. /* Get the CmdBlk and CtrlBlk Base Registers */
  536. bar0 = pci_resource_start(dev, 0);
  537. virt_base = ioremap(bar0, pci_resource_len(dev, 0));
  538. if (virt_base == NULL) {
  539. printk(KERN_ERR "%s: Unable to remap BAR 0 address: 0x%lx\n",
  540. d->name, bar0);
  541. return -ENOMEM;
  542. }
  543. cmd_base = (unsigned long) virt_base + IOC4_CMD_OFFSET;
  544. ctl = (unsigned long) virt_base + IOC4_CTRL_OFFSET;
  545. irqport = (unsigned long) virt_base + IOC4_INTR_OFFSET;
  546. dma_base = pci_resource_start(dev, 0) + IOC4_DMA_OFFSET;
  547. cmd_phys_base = bar0 + IOC4_CMD_OFFSET;
  548. if (!request_mem_region(cmd_phys_base, IOC4_CMD_CTL_BLK_SIZE,
  549. hwif->name)) {
  550. printk(KERN_ERR
  551. "%s : %s -- ERROR, Addresses "
  552. "0x%p to 0x%p ALREADY in use\n",
  553. __FUNCTION__, hwif->name, (void *) cmd_phys_base,
  554. (void *) cmd_phys_base + IOC4_CMD_CTL_BLK_SIZE);
  555. return -ENOMEM;
  556. }
  557. if (hwif->io_ports[IDE_DATA_OFFSET] != cmd_base) {
  558. /* Initialize the IO registers */
  559. sgiioc4_init_hwif_ports(&hwif->hw, cmd_base, ctl, irqport);
  560. memcpy(hwif->io_ports, hwif->hw.io_ports,
  561. sizeof (hwif->io_ports));
  562. hwif->noprobe = !hwif->io_ports[IDE_DATA_OFFSET];
  563. }
  564. hwif->irq = dev->irq;
  565. hwif->chipset = ide_pci;
  566. hwif->pci_dev = dev;
  567. hwif->channel = 0; /* Single Channel chip */
  568. hwif->cds = (struct ide_pci_device_s *) d;
  569. hwif->gendev.parent = &dev->dev;/* setup proper ancestral information */
  570. /* The IOC4 uses MMIO rather than Port IO. */
  571. default_hwif_mmiops(hwif);
  572. /* Initializing chipset IRQ Registers */
  573. writel(0x03, (void __iomem *)(irqport + IOC4_INTR_SET * 4));
  574. ide_init_sgiioc4(hwif);
  575. if (dma_base)
  576. ide_dma_sgiioc4(hwif, dma_base);
  577. else
  578. printk(KERN_INFO "%s: %s Bus-Master DMA disabled\n",
  579. hwif->name, d->name);
  580. if (probe_hwif_init(hwif))
  581. return -EIO;
  582. /* Create /proc/ide entries */
  583. ide_proc_register_port(hwif);
  584. return 0;
  585. }
  586. static unsigned int __devinit
  587. pci_init_sgiioc4(struct pci_dev *dev, ide_pci_device_t * d)
  588. {
  589. unsigned int class_rev;
  590. int ret;
  591. pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
  592. class_rev &= 0xff;
  593. printk(KERN_INFO "%s: IDE controller at PCI slot %s, revision %d\n",
  594. d->name, pci_name(dev), class_rev);
  595. if (class_rev < IOC4_SUPPORTED_FIRMWARE_REV) {
  596. printk(KERN_ERR "Skipping %s IDE controller in slot %s: "
  597. "firmware is obsolete - please upgrade to revision"
  598. "46 or higher\n", d->name, pci_name(dev));
  599. ret = -EAGAIN;
  600. goto out;
  601. }
  602. ret = sgiioc4_ide_setup_pci_device(dev, d);
  603. out:
  604. return ret;
  605. }
  606. static ide_pci_device_t sgiioc4_chipset __devinitdata = {
  607. /* Channel 0 */
  608. .name = "SGIIOC4",
  609. .init_hwif = ide_init_sgiioc4,
  610. .init_dma = ide_dma_sgiioc4,
  611. .channels = 1,
  612. .autodma = AUTODMA,
  613. /* SGI IOC4 doesn't have enablebits. */
  614. .bootable = ON_BOARD,
  615. };
  616. int
  617. ioc4_ide_attach_one(struct ioc4_driver_data *idd)
  618. {
  619. /* PCI-RT does not bring out IDE connection.
  620. * Do not attach to this particular IOC4.
  621. */
  622. if (idd->idd_variant == IOC4_VARIANT_PCI_RT)
  623. return 0;
  624. return pci_init_sgiioc4(idd->idd_pdev, &sgiioc4_chipset);
  625. }
  626. static struct ioc4_submodule ioc4_ide_submodule = {
  627. .is_name = "IOC4_ide",
  628. .is_owner = THIS_MODULE,
  629. .is_probe = ioc4_ide_attach_one,
  630. /* .is_remove = ioc4_ide_remove_one, */
  631. };
  632. static int __init ioc4_ide_init(void)
  633. {
  634. return ioc4_register_submodule(&ioc4_ide_submodule);
  635. }
  636. late_initcall(ioc4_ide_init); /* Call only after IDE init is done */
  637. MODULE_AUTHOR("Aniket Malatpure/Jeremy Higdon");
  638. MODULE_DESCRIPTION("IDE PCI driver module for SGI IOC4 Base-IO Card");
  639. MODULE_LICENSE("GPL");