piix.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. /*
  2. * linux/drivers/ide/pci/piix.c Version 0.47 February 8, 2007
  3. *
  4. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  5. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  6. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  7. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * May be copied or modified under the terms of the GNU General Public License
  10. *
  11. * PIO mode setting function for Intel chipsets.
  12. * For use instead of BIOS settings.
  13. *
  14. * 40-41
  15. * 42-43
  16. *
  17. * 41
  18. * 43
  19. *
  20. * | PIO 0 | c0 | 80 | 0 | piix_tune_drive(drive, 0);
  21. * | PIO 2 | SW2 | d0 | 90 | 4 | piix_tune_drive(drive, 2);
  22. * | PIO 3 | MW1 | e1 | a1 | 9 | piix_tune_drive(drive, 3);
  23. * | PIO 4 | MW2 | e3 | a3 | b | piix_tune_drive(drive, 4);
  24. *
  25. * sitre = word40 & 0x4000; primary
  26. * sitre = word42 & 0x4000; secondary
  27. *
  28. * 44 8421|8421 hdd|hdb
  29. *
  30. * 48 8421 hdd|hdc|hdb|hda udma enabled
  31. *
  32. * 0001 hda
  33. * 0010 hdb
  34. * 0100 hdc
  35. * 1000 hdd
  36. *
  37. * 4a 84|21 hdb|hda
  38. * 4b 84|21 hdd|hdc
  39. *
  40. * ata-33/82371AB
  41. * ata-33/82371EB
  42. * ata-33/82801AB ata-66/82801AA
  43. * 00|00 udma 0 00|00 reserved
  44. * 01|01 udma 1 01|01 udma 3
  45. * 10|10 udma 2 10|10 udma 4
  46. * 11|11 reserved 11|11 reserved
  47. *
  48. * 54 8421|8421 ata66 drive|ata66 enable
  49. *
  50. * pci_read_config_word(HWIF(drive)->pci_dev, 0x40, &reg40);
  51. * pci_read_config_word(HWIF(drive)->pci_dev, 0x42, &reg42);
  52. * pci_read_config_word(HWIF(drive)->pci_dev, 0x44, &reg44);
  53. * pci_read_config_byte(HWIF(drive)->pci_dev, 0x48, &reg48);
  54. * pci_read_config_word(HWIF(drive)->pci_dev, 0x4a, &reg4a);
  55. * pci_read_config_byte(HWIF(drive)->pci_dev, 0x54, &reg54);
  56. *
  57. * Documentation
  58. * Publically available from Intel web site. Errata documentation
  59. * is also publically available. As an aide to anyone hacking on this
  60. * driver the list of errata that are relevant is below.going back to
  61. * PIIX4. Older device documentation is now a bit tricky to find.
  62. *
  63. * Errata of note:
  64. *
  65. * Unfixable
  66. * PIIX4 errata #9 - Only on ultra obscure hw
  67. * ICH3 errata #13 - Not observed to affect real hw
  68. * by Intel
  69. *
  70. * Things we must deal with
  71. * PIIX4 errata #10 - BM IDE hang with non UDMA
  72. * (must stop/start dma to recover)
  73. * 440MX errata #15 - As PIIX4 errata #10
  74. * PIIX4 errata #15 - Must not read control registers
  75. * during a PIO transfer
  76. * 440MX errata #13 - As PIIX4 errata #15
  77. * ICH2 errata #21 - DMA mode 0 doesn't work right
  78. * ICH0/1 errata #55 - As ICH2 errata #21
  79. * ICH2 spec c #9 - Extra operations needed to handle
  80. * drive hotswap [NOT YET SUPPORTED]
  81. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  82. * and must be dword aligned
  83. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  84. *
  85. * Should have been BIOS fixed:
  86. * 450NX: errata #19 - DMA hangs on old 450NX
  87. * 450NX: errata #20 - DMA hangs on old 450NX
  88. * 450NX: errata #25 - Corruption with DMA on old 450NX
  89. * ICH3 errata #15 - IDE deadlock under high load
  90. * (BIOS must set dev 31 fn 0 bit 23)
  91. * ICH3 errata #18 - Don't use native mode
  92. */
  93. #include <linux/types.h>
  94. #include <linux/module.h>
  95. #include <linux/kernel.h>
  96. #include <linux/ioport.h>
  97. #include <linux/pci.h>
  98. #include <linux/hdreg.h>
  99. #include <linux/ide.h>
  100. #include <linux/delay.h>
  101. #include <linux/init.h>
  102. #include <asm/io.h>
  103. static int no_piix_dma;
  104. /**
  105. * piix_dma_2_pio - return the PIO mode matching DMA
  106. * @xfer_rate: transfer speed
  107. *
  108. * Returns the nearest equivalent PIO timing for the PIO or DMA
  109. * mode requested by the controller.
  110. */
  111. static u8 piix_dma_2_pio (u8 xfer_rate) {
  112. switch(xfer_rate) {
  113. case XFER_UDMA_6:
  114. case XFER_UDMA_5:
  115. case XFER_UDMA_4:
  116. case XFER_UDMA_3:
  117. case XFER_UDMA_2:
  118. case XFER_UDMA_1:
  119. case XFER_UDMA_0:
  120. case XFER_MW_DMA_2:
  121. case XFER_PIO_4:
  122. return 4;
  123. case XFER_MW_DMA_1:
  124. case XFER_PIO_3:
  125. return 3;
  126. case XFER_SW_DMA_2:
  127. case XFER_PIO_2:
  128. return 2;
  129. case XFER_MW_DMA_0:
  130. case XFER_SW_DMA_1:
  131. case XFER_SW_DMA_0:
  132. case XFER_PIO_1:
  133. case XFER_PIO_0:
  134. case XFER_PIO_SLOW:
  135. default:
  136. return 0;
  137. }
  138. }
  139. /**
  140. * piix_tune_pio - tune PIIX for PIO mode
  141. * @drive: drive to tune
  142. * @pio: desired PIO mode
  143. *
  144. * Set the interface PIO mode based upon the settings done by AMI BIOS.
  145. */
  146. static void piix_tune_pio (ide_drive_t *drive, u8 pio)
  147. {
  148. ide_hwif_t *hwif = HWIF(drive);
  149. struct pci_dev *dev = hwif->pci_dev;
  150. int is_slave = drive->dn & 1;
  151. int master_port = hwif->channel ? 0x42 : 0x40;
  152. int slave_port = 0x44;
  153. unsigned long flags;
  154. u16 master_data;
  155. u8 slave_data;
  156. static DEFINE_SPINLOCK(tune_lock);
  157. int control = 0;
  158. /* ISP RTC */
  159. static const u8 timings[][2]= {
  160. { 0, 0 },
  161. { 0, 0 },
  162. { 1, 0 },
  163. { 2, 1 },
  164. { 2, 3 }, };
  165. /*
  166. * Master vs slave is synchronized above us but the slave register is
  167. * shared by the two hwifs so the corner case of two slave timeouts in
  168. * parallel must be locked.
  169. */
  170. spin_lock_irqsave(&tune_lock, flags);
  171. pci_read_config_word(dev, master_port, &master_data);
  172. if (pio > 1)
  173. control |= 1; /* Programmable timing on */
  174. if (drive->media == ide_disk)
  175. control |= 4; /* Prefetch, post write */
  176. if (pio > 2)
  177. control |= 2; /* IORDY */
  178. if (is_slave) {
  179. master_data |= 0x4000;
  180. master_data &= ~0x0070;
  181. if (pio > 1) {
  182. /* Set PPE, IE and TIME */
  183. master_data |= control << 4;
  184. }
  185. pci_read_config_byte(dev, slave_port, &slave_data);
  186. slave_data &= hwif->channel ? 0x0f : 0xf0;
  187. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) <<
  188. (hwif->channel ? 4 : 0);
  189. } else {
  190. master_data &= ~0x3307;
  191. if (pio > 1) {
  192. /* enable PPE, IE and TIME */
  193. master_data |= control;
  194. }
  195. master_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
  196. }
  197. pci_write_config_word(dev, master_port, master_data);
  198. if (is_slave)
  199. pci_write_config_byte(dev, slave_port, slave_data);
  200. spin_unlock_irqrestore(&tune_lock, flags);
  201. }
  202. /**
  203. * piix_tune_drive - tune a drive attached to PIIX
  204. * @drive: drive to tune
  205. * @pio: desired PIO mode
  206. *
  207. * Set the drive's PIO mode (might be useful if drive is not registered
  208. * in CMOS for any reason).
  209. */
  210. static void piix_tune_drive (ide_drive_t *drive, u8 pio)
  211. {
  212. pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
  213. piix_tune_pio(drive, pio);
  214. (void) ide_config_drive_speed(drive, XFER_PIO_0 + pio);
  215. }
  216. /**
  217. * piix_tune_chipset - tune a PIIX interface
  218. * @drive: IDE drive to tune
  219. * @xferspeed: speed to configure
  220. *
  221. * Set a PIIX interface channel to the desired speeds. This involves
  222. * requires the right timing data into the PIIX configuration space
  223. * then setting the drive parameters appropriately
  224. */
  225. static int piix_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  226. {
  227. ide_hwif_t *hwif = HWIF(drive);
  228. struct pci_dev *dev = hwif->pci_dev;
  229. u8 maslave = hwif->channel ? 0x42 : 0x40;
  230. u8 speed = ide_rate_filter(drive, xferspeed);
  231. int a_speed = 3 << (drive->dn * 4);
  232. int u_flag = 1 << drive->dn;
  233. int v_flag = 0x01 << drive->dn;
  234. int w_flag = 0x10 << drive->dn;
  235. int u_speed = 0;
  236. int sitre;
  237. u16 reg4042, reg4a;
  238. u8 reg48, reg54, reg55;
  239. pci_read_config_word(dev, maslave, &reg4042);
  240. sitre = (reg4042 & 0x4000) ? 1 : 0;
  241. pci_read_config_byte(dev, 0x48, &reg48);
  242. pci_read_config_word(dev, 0x4a, &reg4a);
  243. pci_read_config_byte(dev, 0x54, &reg54);
  244. pci_read_config_byte(dev, 0x55, &reg55);
  245. switch(speed) {
  246. case XFER_UDMA_4:
  247. case XFER_UDMA_2: u_speed = 2 << (drive->dn * 4); break;
  248. case XFER_UDMA_5:
  249. case XFER_UDMA_3:
  250. case XFER_UDMA_1: u_speed = 1 << (drive->dn * 4); break;
  251. case XFER_UDMA_0: u_speed = 0 << (drive->dn * 4); break;
  252. case XFER_MW_DMA_2:
  253. case XFER_MW_DMA_1:
  254. case XFER_SW_DMA_2: break;
  255. case XFER_PIO_4:
  256. case XFER_PIO_3:
  257. case XFER_PIO_2:
  258. case XFER_PIO_0: break;
  259. default: return -1;
  260. }
  261. if (speed >= XFER_UDMA_0) {
  262. if (!(reg48 & u_flag))
  263. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  264. if (speed == XFER_UDMA_5) {
  265. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  266. } else {
  267. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  268. }
  269. if ((reg4a & a_speed) != u_speed)
  270. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  271. if (speed > XFER_UDMA_2) {
  272. if (!(reg54 & v_flag))
  273. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  274. } else
  275. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  276. } else {
  277. if (reg48 & u_flag)
  278. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  279. if (reg4a & a_speed)
  280. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  281. if (reg54 & v_flag)
  282. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  283. if (reg55 & w_flag)
  284. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  285. }
  286. piix_tune_pio(drive, piix_dma_2_pio(speed));
  287. return ide_config_drive_speed(drive, speed);
  288. }
  289. /**
  290. * piix_config_drive_xfer_rate - set up an IDE device
  291. * @drive: IDE drive to configure
  292. *
  293. * Set up the PIIX interface for the best available speed on this
  294. * interface, preferring DMA to PIO.
  295. */
  296. static int piix_config_drive_xfer_rate (ide_drive_t *drive)
  297. {
  298. drive->init_speed = 0;
  299. if (ide_tune_dma(drive))
  300. return 0;
  301. if (ide_use_fast_pio(drive))
  302. piix_tune_drive(drive, 255);
  303. return -1;
  304. }
  305. /**
  306. * piix_is_ichx - check if ICHx
  307. * @dev: PCI device to check
  308. *
  309. * returns 1 if ICHx, 0 otherwise.
  310. */
  311. static int piix_is_ichx(struct pci_dev *dev)
  312. {
  313. switch (dev->device) {
  314. case PCI_DEVICE_ID_INTEL_82801EB_1:
  315. case PCI_DEVICE_ID_INTEL_82801AA_1:
  316. case PCI_DEVICE_ID_INTEL_82801AB_1:
  317. case PCI_DEVICE_ID_INTEL_82801BA_8:
  318. case PCI_DEVICE_ID_INTEL_82801BA_9:
  319. case PCI_DEVICE_ID_INTEL_82801CA_10:
  320. case PCI_DEVICE_ID_INTEL_82801CA_11:
  321. case PCI_DEVICE_ID_INTEL_82801DB_1:
  322. case PCI_DEVICE_ID_INTEL_82801DB_10:
  323. case PCI_DEVICE_ID_INTEL_82801DB_11:
  324. case PCI_DEVICE_ID_INTEL_82801EB_11:
  325. case PCI_DEVICE_ID_INTEL_82801E_11:
  326. case PCI_DEVICE_ID_INTEL_ESB_2:
  327. case PCI_DEVICE_ID_INTEL_ICH6_19:
  328. case PCI_DEVICE_ID_INTEL_ICH7_21:
  329. case PCI_DEVICE_ID_INTEL_ESB2_18:
  330. case PCI_DEVICE_ID_INTEL_ICH8_6:
  331. return 1;
  332. }
  333. return 0;
  334. }
  335. /**
  336. * init_chipset_piix - set up the PIIX chipset
  337. * @dev: PCI device to set up
  338. * @name: Name of the device
  339. *
  340. * Initialize the PCI device as required. For the PIIX this turns
  341. * out to be nice and simple
  342. */
  343. static unsigned int __devinit init_chipset_piix (struct pci_dev *dev, const char *name)
  344. {
  345. if (piix_is_ichx(dev)) {
  346. unsigned int extra = 0;
  347. pci_read_config_dword(dev, 0x54, &extra);
  348. pci_write_config_dword(dev, 0x54, extra|0x400);
  349. }
  350. return 0;
  351. }
  352. /**
  353. * piix_dma_clear_irq - clear BMDMA status
  354. * @drive: IDE drive to clear
  355. *
  356. * Called from ide_intr() for PIO interrupts
  357. * to clear BMDMA status as needed by ICHx
  358. */
  359. static void piix_dma_clear_irq(ide_drive_t *drive)
  360. {
  361. ide_hwif_t *hwif = HWIF(drive);
  362. u8 dma_stat;
  363. /* clear the INTR & ERROR bits */
  364. dma_stat = hwif->INB(hwif->dma_status);
  365. /* Should we force the bit as well ? */
  366. hwif->OUTB(dma_stat, hwif->dma_status);
  367. }
  368. static int __devinit piix_cable_detect(ide_hwif_t *hwif)
  369. {
  370. struct pci_dev *dev = hwif->pci_dev;
  371. u8 reg54h = 0, mask = hwif->channel ? 0xc0 : 0x30;
  372. pci_read_config_byte(dev, 0x54, &reg54h);
  373. return (reg54h & mask) ? 1 : 0;
  374. }
  375. /**
  376. * init_hwif_piix - fill in the hwif for the PIIX
  377. * @hwif: IDE interface
  378. *
  379. * Set up the ide_hwif_t for the PIIX interface according to the
  380. * capabilities of the hardware.
  381. */
  382. static void __devinit init_hwif_piix(ide_hwif_t *hwif)
  383. {
  384. #ifndef CONFIG_IA64
  385. if (!hwif->irq)
  386. hwif->irq = hwif->channel ? 15 : 14;
  387. #endif /* CONFIG_IA64 */
  388. if (hwif->pci_dev->device == PCI_DEVICE_ID_INTEL_82371MX) {
  389. /* This is a painful system best to let it self tune for now */
  390. return;
  391. }
  392. hwif->autodma = 0;
  393. hwif->tuneproc = &piix_tune_drive;
  394. hwif->speedproc = &piix_tune_chipset;
  395. hwif->drives[0].autotune = 1;
  396. hwif->drives[1].autotune = 1;
  397. if (!hwif->dma_base)
  398. return;
  399. /* ICHx need to clear the bmdma status for all interrupts */
  400. if (piix_is_ichx(hwif->pci_dev))
  401. hwif->ide_dma_clear_irq = &piix_dma_clear_irq;
  402. hwif->atapi_dma = 1;
  403. hwif->ultra_mask = hwif->cds->udma_mask;
  404. hwif->mwdma_mask = 0x06;
  405. hwif->swdma_mask = 0x04;
  406. if (hwif->ultra_mask & 0x78) {
  407. if (!hwif->udma_four)
  408. hwif->udma_four = piix_cable_detect(hwif);
  409. }
  410. if (no_piix_dma)
  411. hwif->ultra_mask = hwif->mwdma_mask = hwif->swdma_mask = 0;
  412. hwif->ide_dma_check = &piix_config_drive_xfer_rate;
  413. if (!noautodma)
  414. hwif->autodma = 1;
  415. hwif->drives[1].autodma = hwif->autodma;
  416. hwif->drives[0].autodma = hwif->autodma;
  417. }
  418. #define DECLARE_PIIX_DEV(name_str, udma) \
  419. { \
  420. .name = name_str, \
  421. .init_chipset = init_chipset_piix, \
  422. .init_hwif = init_hwif_piix, \
  423. .channels = 2, \
  424. .autodma = AUTODMA, \
  425. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}}, \
  426. .bootable = ON_BOARD, \
  427. .udma_mask = udma, \
  428. }
  429. static ide_pci_device_t piix_pci_info[] __devinitdata = {
  430. /* 0 */ DECLARE_PIIX_DEV("PIIXa", 0x00), /* no udma */
  431. /* 1 */ DECLARE_PIIX_DEV("PIIXb", 0x00), /* no udma */
  432. /* 2 */
  433. { /*
  434. * MPIIX actually has only a single IDE channel mapped to
  435. * the primary or secondary ports depending on the value
  436. * of the bit 14 of the IDETIM register at offset 0x6c
  437. */
  438. .name = "MPIIX",
  439. .init_hwif = init_hwif_piix,
  440. .channels = 2,
  441. .autodma = NODMA,
  442. .enablebits = {{0x6d,0xc0,0x80}, {0x6d,0xc0,0xc0}},
  443. .bootable = ON_BOARD,
  444. .flags = IDEPCI_FLAG_ISA_PORTS
  445. },
  446. /* 3 */ DECLARE_PIIX_DEV("PIIX3", 0x00), /* no udma */
  447. /* 4 */ DECLARE_PIIX_DEV("PIIX4", 0x07), /* udma0-2 */
  448. /* 5 */ DECLARE_PIIX_DEV("ICH0", 0x07), /* udma0-2 */
  449. /* 6 */ DECLARE_PIIX_DEV("PIIX4", 0x07), /* udma0-2 */
  450. /* 7 */ DECLARE_PIIX_DEV("ICH", 0x1f), /* udma0-4 */
  451. /* 8 */ DECLARE_PIIX_DEV("PIIX4", 0x1f), /* udma0-4 */
  452. /* 9 */ DECLARE_PIIX_DEV("PIIX4", 0x07), /* udma0-2 */
  453. /* 10 */ DECLARE_PIIX_DEV("ICH2", 0x3f), /* udma0-5 */
  454. /* 11 */ DECLARE_PIIX_DEV("ICH2M", 0x3f), /* udma0-5 */
  455. /* 12 */ DECLARE_PIIX_DEV("ICH3M", 0x3f), /* udma0-5 */
  456. /* 13 */ DECLARE_PIIX_DEV("ICH3", 0x3f), /* udma0-5 */
  457. /* 14 */ DECLARE_PIIX_DEV("ICH4", 0x3f), /* udma0-5 */
  458. /* 15 */ DECLARE_PIIX_DEV("ICH5", 0x3f), /* udma0-5 */
  459. /* 16 */ DECLARE_PIIX_DEV("C-ICH", 0x3f), /* udma0-5 */
  460. /* 17 */ DECLARE_PIIX_DEV("ICH4", 0x3f), /* udma0-5 */
  461. /* 18 */ DECLARE_PIIX_DEV("ICH5-SATA", 0x3f), /* udma0-5 */
  462. /* 19 */ DECLARE_PIIX_DEV("ICH5", 0x3f), /* udma0-5 */
  463. /* 20 */ DECLARE_PIIX_DEV("ICH6", 0x3f), /* udma0-5 */
  464. /* 21 */ DECLARE_PIIX_DEV("ICH7", 0x3f), /* udma0-5 */
  465. /* 22 */ DECLARE_PIIX_DEV("ICH4", 0x3f), /* udma0-5 */
  466. /* 23 */ DECLARE_PIIX_DEV("ESB2", 0x3f), /* udma0-5 */
  467. /* 24 */ DECLARE_PIIX_DEV("ICH8M", 0x3f), /* udma0-5 */
  468. };
  469. /**
  470. * piix_init_one - called when a PIIX is found
  471. * @dev: the piix device
  472. * @id: the matching pci id
  473. *
  474. * Called when the PCI registration layer (or the IDE initialization)
  475. * finds a device matching our IDE device tables.
  476. */
  477. static int __devinit piix_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  478. {
  479. ide_pci_device_t *d = &piix_pci_info[id->driver_data];
  480. return ide_setup_pci_device(dev, d);
  481. }
  482. /**
  483. * piix_check_450nx - Check for problem 450NX setup
  484. *
  485. * Check for the present of 450NX errata #19 and errata #25. If
  486. * they are found, disable use of DMA IDE
  487. */
  488. static void __devinit piix_check_450nx(void)
  489. {
  490. struct pci_dev *pdev = NULL;
  491. u16 cfg;
  492. u8 rev;
  493. while((pdev=pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev))!=NULL)
  494. {
  495. /* Look for 450NX PXB. Check for problem configurations
  496. A PCI quirk checks bit 6 already */
  497. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  498. pci_read_config_word(pdev, 0x41, &cfg);
  499. /* Only on the original revision: IDE DMA can hang */
  500. if(rev == 0x00)
  501. no_piix_dma = 1;
  502. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  503. else if(cfg & (1<<14) && rev < 5)
  504. no_piix_dma = 2;
  505. }
  506. if(no_piix_dma)
  507. printk(KERN_WARNING "piix: 450NX errata present, disabling IDE DMA.\n");
  508. if(no_piix_dma == 2)
  509. printk(KERN_WARNING "piix: A BIOS update may resolve this.\n");
  510. }
  511. static struct pci_device_id piix_pci_tbl[] = {
  512. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371FB_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  513. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371FB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
  514. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371MX, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
  515. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
  516. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
  517. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
  518. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6},
  519. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 7},
  520. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82372FB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 8},
  521. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 9},
  522. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 10},
  523. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 11},
  524. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 12},
  525. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 13},
  526. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 14},
  527. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 15},
  528. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801E_11, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 16},
  529. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_10,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 17},
  530. #ifdef CONFIG_BLK_DEV_IDE_SATA
  531. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 18},
  532. #endif
  533. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 19},
  534. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_19, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 20},
  535. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 21},
  536. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 22},
  537. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 23},
  538. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 24},
  539. { 0, },
  540. };
  541. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  542. static struct pci_driver driver = {
  543. .name = "PIIX_IDE",
  544. .id_table = piix_pci_tbl,
  545. .probe = piix_init_one,
  546. };
  547. static int __init piix_ide_init(void)
  548. {
  549. piix_check_450nx();
  550. return ide_pci_register_driver(&driver);
  551. }
  552. module_init(piix_ide_init);
  553. MODULE_AUTHOR("Andre Hedrick, Andrzej Krzysztofowicz");
  554. MODULE_DESCRIPTION("PCI driver module for Intel PIIX IDE");
  555. MODULE_LICENSE("GPL");