opti621.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. /*
  2. * linux/drivers/ide/pci/opti621.c Version 0.7 Sept 10, 2002
  3. *
  4. * Copyright (C) 1996-1998 Linus Torvalds & authors (see below)
  5. */
  6. /*
  7. * Authors:
  8. * Jaromir Koutek <miri@punknet.cz>,
  9. * Jan Harkes <jaharkes@cwi.nl>,
  10. * Mark Lord <mlord@pobox.com>
  11. * Some parts of code are from ali14xx.c and from rz1000.c.
  12. *
  13. * OPTi is trademark of OPTi, Octek is trademark of Octek.
  14. *
  15. * I used docs from OPTi databook, from ftp.opti.com, file 9123-0002.ps
  16. * and disassembled/traced setupvic.exe (DOS program).
  17. * It increases kernel code about 2 kB.
  18. * I don't have this card no more, but I hope I can get some in case
  19. * of needed development.
  20. * My card is Octek PIDE 1.01 (on card) or OPTiViC (program).
  21. * It has a place for a secondary connector in circuit, but nothing
  22. * is there. Also BIOS says no address for
  23. * secondary controller (see bellow in ide_init_opti621).
  24. * I've only tested this on my system, which only has one disk.
  25. * It's Western Digital WDAC2850, with PIO mode 3. The PCI bus
  26. * is at 20 MHz (I have DX2/80, I tried PCI at 40, but I got random
  27. * lockups). I tried the OCTEK double speed CD-ROM and
  28. * it does not work! But I can't boot DOS also, so it's probably
  29. * hardware fault. I have connected Conner 80MB, the Seagate 850MB (no
  30. * problems) and Seagate 1GB (as slave, WD as master). My experiences
  31. * with the third, 1GB drive: I got 3MB/s (hdparm), but sometimes
  32. * it slows to about 100kB/s! I don't know why and I have
  33. * not this drive now, so I can't try it again.
  34. * I write this driver because I lost the paper ("manual") with
  35. * settings of jumpers on the card and I have to boot Linux with
  36. * Loadlin except LILO, cause I have to run the setupvic.exe program
  37. * already or I get disk errors (my test: rpm -Vf
  38. * /usr/X11R6/bin/XF86_SVGA - or any big file).
  39. * Some numbers from hdparm -t /dev/hda:
  40. * Timing buffer-cache reads: 32 MB in 3.02 seconds =10.60 MB/sec
  41. * Timing buffered disk reads: 16 MB in 5.52 seconds = 2.90 MB/sec
  42. * I have 4 Megs/s before, but I don't know why (maybe changes
  43. * in hdparm test).
  44. * After release of 0.1, I got some successful reports, so it might work.
  45. *
  46. * The main problem with OPTi is that some timings for master
  47. * and slave must be the same. For example, if you have master
  48. * PIO 3 and slave PIO 0, driver have to set some timings of
  49. * master for PIO 0. Second problem is that opti621_tune_drive
  50. * got only one drive to set, but have to set both drives.
  51. * This is solved in compute_pios. If you don't set
  52. * the second drive, compute_pios use ide_get_best_pio_mode
  53. * for autoselect mode (you can change it to PIO 0, if you want).
  54. * If you then set the second drive to another PIO, the old value
  55. * (automatically selected) will be overrided by yours.
  56. * There is a 25/33MHz switch in configuration
  57. * register, but driver is written for use at any frequency which get
  58. * (use idebus=xx to select PCI bus speed).
  59. * Use hda=autotune and hdb=autotune for automatical tune of the PIO modes.
  60. * If you get strange results, do not use this and set PIO manually
  61. * by hdparm.
  62. *
  63. * Version 0.1, Nov 8, 1996
  64. * by Jaromir Koutek, for 2.1.8.
  65. * Initial version of driver.
  66. *
  67. * Version 0.2
  68. * Number 0.2 skipped.
  69. *
  70. * Version 0.3, Nov 29, 1997
  71. * by Mark Lord (probably), for 2.1.68
  72. * Updates for use with new IDE block driver.
  73. *
  74. * Version 0.4, Dec 14, 1997
  75. * by Jan Harkes
  76. * Fixed some errors and cleaned the code.
  77. *
  78. * Version 0.5, Jan 2, 1998
  79. * by Jaromir Koutek
  80. * Updates for use with (again) new IDE block driver.
  81. * Update of documentation.
  82. *
  83. * Version 0.6, Jan 2, 1999
  84. * by Jaromir Koutek
  85. * Reversed to version 0.3 of the driver, because
  86. * 0.5 doesn't work.
  87. */
  88. #define OPTI621_DEBUG /* define for debug messages */
  89. #include <linux/types.h>
  90. #include <linux/module.h>
  91. #include <linux/kernel.h>
  92. #include <linux/delay.h>
  93. #include <linux/timer.h>
  94. #include <linux/mm.h>
  95. #include <linux/ioport.h>
  96. #include <linux/blkdev.h>
  97. #include <linux/pci.h>
  98. #include <linux/hdreg.h>
  99. #include <linux/ide.h>
  100. #include <asm/io.h>
  101. #define OPTI621_MAX_PIO 3
  102. /* In fact, I do not have any PIO 4 drive
  103. * (address: 25 ns, data: 70 ns, recovery: 35 ns),
  104. * but OPTi 82C621 is programmable and it can do (minimal values):
  105. * on 40MHz PCI bus (pulse 25 ns):
  106. * address: 25 ns, data: 25 ns, recovery: 50 ns;
  107. * on 20MHz PCI bus (pulse 50 ns):
  108. * address: 50 ns, data: 50 ns, recovery: 100 ns.
  109. */
  110. /* #define READ_PREFETCH 0 */
  111. /* Uncomment for disable read prefetch.
  112. * There is some readprefetch capatibility in hdparm,
  113. * but when I type hdparm -P 1 /dev/hda, I got errors
  114. * and till reset drive is inaccessible.
  115. * This (hw) read prefetch is safe on my drive.
  116. */
  117. #ifndef READ_PREFETCH
  118. #define READ_PREFETCH 0x40 /* read prefetch is enabled */
  119. #endif /* else read prefetch is disabled */
  120. #define READ_REG 0 /* index of Read cycle timing register */
  121. #define WRITE_REG 1 /* index of Write cycle timing register */
  122. #define CNTRL_REG 3 /* index of Control register */
  123. #define STRAP_REG 5 /* index of Strap register */
  124. #define MISC_REG 6 /* index of Miscellaneous register */
  125. static int reg_base;
  126. #define PIO_NOT_EXIST 254
  127. #define PIO_DONT_KNOW 255
  128. /* there are stored pio numbers from other calls of opti621_tune_drive */
  129. static void compute_pios(ide_drive_t *drive, u8 pio)
  130. /* Store values into drive->drive_data
  131. * second_contr - 0 for primary controller, 1 for secondary
  132. * slave_drive - 0 -> pio is for master, 1 -> pio is for slave
  133. * pio - PIO mode for selected drive (for other we don't know)
  134. */
  135. {
  136. int d;
  137. ide_hwif_t *hwif = HWIF(drive);
  138. drive->drive_data = ide_get_best_pio_mode(drive, pio, OPTI621_MAX_PIO, NULL);
  139. for (d = 0; d < 2; ++d) {
  140. drive = &hwif->drives[d];
  141. if (drive->present) {
  142. if (drive->drive_data == PIO_DONT_KNOW)
  143. drive->drive_data = ide_get_best_pio_mode(drive, 255, OPTI621_MAX_PIO, NULL);
  144. #ifdef OPTI621_DEBUG
  145. printk("%s: Selected PIO mode %d\n",
  146. drive->name, drive->drive_data);
  147. #endif
  148. } else {
  149. drive->drive_data = PIO_NOT_EXIST;
  150. }
  151. }
  152. }
  153. static int cmpt_clk(int time, int bus_speed)
  154. /* Returns (rounded up) time in clocks for time in ns,
  155. * with bus_speed in MHz.
  156. * Example: bus_speed = 40 MHz, time = 80 ns
  157. * 1000/40 = 25 ns (clk value),
  158. * 80/25 = 3.2, rounded up to 4 (I hope ;-)).
  159. * Use idebus=xx to select right frequency.
  160. */
  161. {
  162. return ((time*bus_speed+999)/1000);
  163. }
  164. /* Write value to register reg, base of register
  165. * is at reg_base (0x1f0 primary, 0x170 secondary,
  166. * if not changed by PCI configuration).
  167. * This is from setupvic.exe program.
  168. */
  169. static void write_reg(u8 value, int reg)
  170. {
  171. inw(reg_base + 1);
  172. inw(reg_base + 1);
  173. outb(3, reg_base + 2);
  174. outb(value, reg_base + reg);
  175. outb(0x83, reg_base + 2);
  176. }
  177. /* Read value from register reg, base of register
  178. * is at reg_base (0x1f0 primary, 0x170 secondary,
  179. * if not changed by PCI configuration).
  180. * This is from setupvic.exe program.
  181. */
  182. static u8 read_reg(int reg)
  183. {
  184. u8 ret = 0;
  185. inw(reg_base + 1);
  186. inw(reg_base + 1);
  187. outb(3, reg_base + 2);
  188. ret = inb(reg_base + reg);
  189. outb(0x83, reg_base + 2);
  190. return ret;
  191. }
  192. typedef struct pio_clocks_s {
  193. int address_time; /* Address setup (clocks) */
  194. int data_time; /* Active/data pulse (clocks) */
  195. int recovery_time; /* Recovery time (clocks) */
  196. } pio_clocks_t;
  197. static void compute_clocks(int pio, pio_clocks_t *clks)
  198. {
  199. if (pio != PIO_NOT_EXIST) {
  200. int adr_setup, data_pls;
  201. int bus_speed = system_bus_clock();
  202. adr_setup = ide_pio_timings[pio].setup_time;
  203. data_pls = ide_pio_timings[pio].active_time;
  204. clks->address_time = cmpt_clk(adr_setup, bus_speed);
  205. clks->data_time = cmpt_clk(data_pls, bus_speed);
  206. clks->recovery_time = cmpt_clk(ide_pio_timings[pio].cycle_time
  207. - adr_setup-data_pls, bus_speed);
  208. if (clks->address_time<1) clks->address_time = 1;
  209. if (clks->address_time>4) clks->address_time = 4;
  210. if (clks->data_time<1) clks->data_time = 1;
  211. if (clks->data_time>16) clks->data_time = 16;
  212. if (clks->recovery_time<2) clks->recovery_time = 2;
  213. if (clks->recovery_time>17) clks->recovery_time = 17;
  214. } else {
  215. clks->address_time = 1;
  216. clks->data_time = 1;
  217. clks->recovery_time = 2;
  218. /* minimal values */
  219. }
  220. }
  221. /* Main tune procedure, called from tuneproc. */
  222. static void opti621_tune_drive (ide_drive_t *drive, u8 pio)
  223. {
  224. /* primary and secondary drives share some registers,
  225. * so we have to program both drives
  226. */
  227. unsigned long flags;
  228. u8 pio1 = 0, pio2 = 0;
  229. pio_clocks_t first, second;
  230. int ax, drdy;
  231. u8 cycle1, cycle2, misc;
  232. ide_hwif_t *hwif = HWIF(drive);
  233. /* sets drive->drive_data for both drives */
  234. compute_pios(drive, pio);
  235. pio1 = hwif->drives[0].drive_data;
  236. pio2 = hwif->drives[1].drive_data;
  237. compute_clocks(pio1, &first);
  238. compute_clocks(pio2, &second);
  239. /* ax = max(a1,a2) */
  240. ax = (first.address_time < second.address_time) ? second.address_time : first.address_time;
  241. drdy = 2; /* DRDY is default 2 (by OPTi Databook) */
  242. cycle1 = ((first.data_time-1)<<4) | (first.recovery_time-2);
  243. cycle2 = ((second.data_time-1)<<4) | (second.recovery_time-2);
  244. misc = READ_PREFETCH | ((ax-1)<<4) | ((drdy-2)<<1);
  245. #ifdef OPTI621_DEBUG
  246. printk("%s: master: address: %d, data: %d, "
  247. "recovery: %d, drdy: %d [clk]\n",
  248. hwif->name, ax, first.data_time,
  249. first.recovery_time, drdy);
  250. printk("%s: slave: address: %d, data: %d, "
  251. "recovery: %d, drdy: %d [clk]\n",
  252. hwif->name, ax, second.data_time,
  253. second.recovery_time, drdy);
  254. #endif
  255. spin_lock_irqsave(&ide_lock, flags);
  256. reg_base = hwif->io_ports[IDE_DATA_OFFSET];
  257. /* allow Register-B */
  258. outb(0xc0, reg_base + CNTRL_REG);
  259. /* hmm, setupvic.exe does this ;-) */
  260. outb(0xff, reg_base + 5);
  261. /* if reads 0xff, adapter not exist? */
  262. (void)inb(reg_base + CNTRL_REG);
  263. /* if reads 0xc0, no interface exist? */
  264. read_reg(CNTRL_REG);
  265. /* read version, probably 0 */
  266. read_reg(STRAP_REG);
  267. /* program primary drive */
  268. /* select Index-0 for Register-A */
  269. write_reg(0, MISC_REG);
  270. /* set read cycle timings */
  271. write_reg(cycle1, READ_REG);
  272. /* set write cycle timings */
  273. write_reg(cycle1, WRITE_REG);
  274. /* program secondary drive */
  275. /* select Index-1 for Register-B */
  276. write_reg(1, MISC_REG);
  277. /* set read cycle timings */
  278. write_reg(cycle2, READ_REG);
  279. /* set write cycle timings */
  280. write_reg(cycle2, WRITE_REG);
  281. /* use Register-A for drive 0 */
  282. /* use Register-B for drive 1 */
  283. write_reg(0x85, CNTRL_REG);
  284. /* set address setup, DRDY timings, */
  285. /* and read prefetch for both drives */
  286. write_reg(misc, MISC_REG);
  287. spin_unlock_irqrestore(&ide_lock, flags);
  288. }
  289. /*
  290. * init_hwif_opti621() is called once for each hwif found at boot.
  291. */
  292. static void __devinit init_hwif_opti621 (ide_hwif_t *hwif)
  293. {
  294. hwif->autodma = 0;
  295. hwif->drives[0].drive_data = PIO_DONT_KNOW;
  296. hwif->drives[1].drive_data = PIO_DONT_KNOW;
  297. hwif->tuneproc = &opti621_tune_drive;
  298. if (!(hwif->dma_base))
  299. return;
  300. hwif->atapi_dma = 1;
  301. hwif->mwdma_mask = 0x07;
  302. hwif->swdma_mask = 0x07;
  303. if (!noautodma)
  304. hwif->autodma = 1;
  305. hwif->drives[0].autodma = hwif->autodma;
  306. hwif->drives[1].autodma = hwif->autodma;
  307. }
  308. static ide_pci_device_t opti621_chipsets[] __devinitdata = {
  309. { /* 0 */
  310. .name = "OPTI621",
  311. .init_hwif = init_hwif_opti621,
  312. .channels = 2,
  313. .autodma = AUTODMA,
  314. .enablebits = {{0x45,0x80,0x00}, {0x40,0x08,0x00}},
  315. .bootable = ON_BOARD,
  316. },{ /* 1 */
  317. .name = "OPTI621X",
  318. .init_hwif = init_hwif_opti621,
  319. .channels = 2,
  320. .autodma = AUTODMA,
  321. .enablebits = {{0x45,0x80,0x00}, {0x40,0x08,0x00}},
  322. .bootable = ON_BOARD,
  323. }
  324. };
  325. static int __devinit opti621_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  326. {
  327. return ide_setup_pci_device(dev, &opti621_chipsets[id->driver_data]);
  328. }
  329. static struct pci_device_id opti621_pci_tbl[] = {
  330. { PCI_VENDOR_ID_OPTI, PCI_DEVICE_ID_OPTI_82C621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  331. { PCI_VENDOR_ID_OPTI, PCI_DEVICE_ID_OPTI_82C825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
  332. { 0, },
  333. };
  334. MODULE_DEVICE_TABLE(pci, opti621_pci_tbl);
  335. static struct pci_driver driver = {
  336. .name = "Opti621_IDE",
  337. .id_table = opti621_pci_tbl,
  338. .probe = opti621_init_one,
  339. };
  340. static int __init opti621_ide_init(void)
  341. {
  342. return ide_pci_register_driver(&driver);
  343. }
  344. module_init(opti621_ide_init);
  345. MODULE_AUTHOR("Jaromir Koutek, Jan Harkes, Mark Lord");
  346. MODULE_DESCRIPTION("PCI driver module for Opti621 IDE");
  347. MODULE_LICENSE("GPL");