hpt34x.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * linux/drivers/ide/pci/hpt34x.c Version 0.40 Sept 10, 2002
  3. *
  4. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  5. * May be copied or modified under the terms of the GNU General Public License
  6. *
  7. *
  8. * 00:12.0 Unknown mass storage controller:
  9. * Triones Technologies, Inc.
  10. * Unknown device 0003 (rev 01)
  11. *
  12. * hde: UDMA 2 (0x0000 0x0002) (0x0000 0x0010)
  13. * hdf: UDMA 2 (0x0002 0x0012) (0x0010 0x0030)
  14. * hde: DMA 2 (0x0000 0x0002) (0x0000 0x0010)
  15. * hdf: DMA 2 (0x0002 0x0012) (0x0010 0x0030)
  16. * hdg: DMA 1 (0x0012 0x0052) (0x0030 0x0070)
  17. * hdh: DMA 1 (0x0052 0x0252) (0x0070 0x00f0)
  18. *
  19. * ide-pci.c reference
  20. *
  21. * Since there are two cards that report almost identically,
  22. * the only discernable difference is the values reported in pcicmd.
  23. * Booting-BIOS card or HPT363 :: pcicmd == 0x07
  24. * Non-bootable card or HPT343 :: pcicmd == 0x05
  25. */
  26. #include <linux/module.h>
  27. #include <linux/types.h>
  28. #include <linux/kernel.h>
  29. #include <linux/delay.h>
  30. #include <linux/timer.h>
  31. #include <linux/mm.h>
  32. #include <linux/ioport.h>
  33. #include <linux/blkdev.h>
  34. #include <linux/hdreg.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/ide.h>
  39. #include <asm/io.h>
  40. #include <asm/irq.h>
  41. #define HPT343_DEBUG_DRIVE_INFO 0
  42. static int hpt34x_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  43. {
  44. struct pci_dev *dev = HWIF(drive)->pci_dev;
  45. u8 speed = ide_rate_filter(drive, xferspeed);
  46. u32 reg1= 0, tmp1 = 0, reg2 = 0, tmp2 = 0;
  47. u8 hi_speed, lo_speed;
  48. hi_speed = speed >> 4;
  49. lo_speed = speed & 0x0f;
  50. if (hi_speed & 7) {
  51. hi_speed = (hi_speed & 4) ? 0x01 : 0x10;
  52. } else {
  53. lo_speed <<= 5;
  54. lo_speed >>= 5;
  55. }
  56. pci_read_config_dword(dev, 0x44, &reg1);
  57. pci_read_config_dword(dev, 0x48, &reg2);
  58. tmp1 = ((lo_speed << (3*drive->dn)) | (reg1 & ~(7 << (3*drive->dn))));
  59. tmp2 = ((hi_speed << drive->dn) | (reg2 & ~(0x11 << drive->dn)));
  60. pci_write_config_dword(dev, 0x44, tmp1);
  61. pci_write_config_dword(dev, 0x48, tmp2);
  62. #if HPT343_DEBUG_DRIVE_INFO
  63. printk("%s: %s drive%d (0x%04x 0x%04x) (0x%04x 0x%04x)" \
  64. " (0x%02x 0x%02x)\n",
  65. drive->name, ide_xfer_verbose(speed),
  66. drive->dn, reg1, tmp1, reg2, tmp2,
  67. hi_speed, lo_speed);
  68. #endif /* HPT343_DEBUG_DRIVE_INFO */
  69. return(ide_config_drive_speed(drive, speed));
  70. }
  71. static void hpt34x_tune_drive (ide_drive_t *drive, u8 pio)
  72. {
  73. pio = ide_get_best_pio_mode(drive, pio, 5, NULL);
  74. (void) hpt34x_tune_chipset(drive, (XFER_PIO_0 + pio));
  75. }
  76. static int hpt34x_config_drive_xfer_rate (ide_drive_t *drive)
  77. {
  78. drive->init_speed = 0;
  79. if (ide_tune_dma(drive))
  80. #ifndef CONFIG_HPT34X_AUTODMA
  81. return -1;
  82. #else
  83. return 0;
  84. #endif
  85. if (ide_use_fast_pio(drive))
  86. hpt34x_tune_drive(drive, 255);
  87. return -1;
  88. }
  89. /*
  90. * If the BIOS does not set the IO base addaress to XX00, 343 will fail.
  91. */
  92. #define HPT34X_PCI_INIT_REG 0x80
  93. static unsigned int __devinit init_chipset_hpt34x(struct pci_dev *dev, const char *name)
  94. {
  95. int i = 0;
  96. unsigned long hpt34xIoBase = pci_resource_start(dev, 4);
  97. unsigned long hpt_addr[4] = { 0x20, 0x34, 0x28, 0x3c };
  98. unsigned long hpt_addr_len[4] = { 7, 3, 7, 3 };
  99. u16 cmd;
  100. unsigned long flags;
  101. local_irq_save(flags);
  102. pci_write_config_byte(dev, HPT34X_PCI_INIT_REG, 0x00);
  103. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  104. if (cmd & PCI_COMMAND_MEMORY) {
  105. if (pci_resource_start(dev, PCI_ROM_RESOURCE)) {
  106. pci_write_config_dword(dev, PCI_ROM_ADDRESS,
  107. dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
  108. printk(KERN_INFO "HPT345: ROM enabled at 0x%08lx\n",
  109. (unsigned long)dev->resource[PCI_ROM_RESOURCE].start);
  110. }
  111. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0xF0);
  112. } else {
  113. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
  114. }
  115. /*
  116. * Since 20-23 can be assigned and are R/W, we correct them.
  117. */
  118. pci_write_config_word(dev, PCI_COMMAND, cmd & ~PCI_COMMAND_IO);
  119. for(i=0; i<4; i++) {
  120. dev->resource[i].start = (hpt34xIoBase + hpt_addr[i]);
  121. dev->resource[i].end = dev->resource[i].start + hpt_addr_len[i];
  122. dev->resource[i].flags = IORESOURCE_IO;
  123. pci_write_config_dword(dev,
  124. (PCI_BASE_ADDRESS_0 + (i * 4)),
  125. dev->resource[i].start);
  126. }
  127. pci_write_config_word(dev, PCI_COMMAND, cmd);
  128. local_irq_restore(flags);
  129. return dev->irq;
  130. }
  131. static void __devinit init_hwif_hpt34x(ide_hwif_t *hwif)
  132. {
  133. u16 pcicmd = 0;
  134. hwif->autodma = 0;
  135. hwif->tuneproc = &hpt34x_tune_drive;
  136. hwif->speedproc = &hpt34x_tune_chipset;
  137. hwif->drives[0].autotune = 1;
  138. hwif->drives[1].autotune = 1;
  139. pci_read_config_word(hwif->pci_dev, PCI_COMMAND, &pcicmd);
  140. if (!hwif->dma_base)
  141. return;
  142. hwif->ultra_mask = 0x07;
  143. hwif->mwdma_mask = 0x07;
  144. hwif->swdma_mask = 0x07;
  145. hwif->ide_dma_check = &hpt34x_config_drive_xfer_rate;
  146. if (!noautodma)
  147. hwif->autodma = (pcicmd & PCI_COMMAND_MEMORY) ? 1 : 0;
  148. hwif->drives[0].autodma = hwif->autodma;
  149. hwif->drives[1].autodma = hwif->autodma;
  150. }
  151. static ide_pci_device_t hpt34x_chipset __devinitdata = {
  152. .name = "HPT34X",
  153. .init_chipset = init_chipset_hpt34x,
  154. .init_hwif = init_hwif_hpt34x,
  155. .channels = 2,
  156. .autodma = NOAUTODMA,
  157. .bootable = NEVER_BOARD,
  158. .extra = 16
  159. };
  160. static int __devinit hpt34x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  161. {
  162. ide_pci_device_t *d = &hpt34x_chipset;
  163. static char *chipset_names[] = {"HPT343", "HPT345"};
  164. u16 pcicmd = 0;
  165. pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  166. d->name = chipset_names[(pcicmd & PCI_COMMAND_MEMORY) ? 1 : 0];
  167. d->bootable = (pcicmd & PCI_COMMAND_MEMORY) ? OFF_BOARD : NEVER_BOARD;
  168. return ide_setup_pci_device(dev, d);
  169. }
  170. static struct pci_device_id hpt34x_pci_tbl[] = {
  171. { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT343, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  172. { 0, },
  173. };
  174. MODULE_DEVICE_TABLE(pci, hpt34x_pci_tbl);
  175. static struct pci_driver driver = {
  176. .name = "HPT34x_IDE",
  177. .id_table = hpt34x_pci_tbl,
  178. .probe = hpt34x_init_one,
  179. };
  180. static int __init hpt34x_ide_init(void)
  181. {
  182. return ide_pci_register_driver(&driver);
  183. }
  184. module_init(hpt34x_ide_init);
  185. MODULE_AUTHOR("Andre Hedrick");
  186. MODULE_DESCRIPTION("PCI driver module for Highpoint 34x IDE");
  187. MODULE_LICENSE("GPL");