cy82c693.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528
  1. /*
  2. * linux/drivers/ide/pci/cy82c693.c Version 0.40 Sep. 10, 2002
  3. *
  4. * Copyright (C) 1998-2000 Andreas S. Krebs (akrebs@altavista.net), Maintainer
  5. * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>, Integrator
  6. *
  7. * CYPRESS CY82C693 chipset IDE controller
  8. *
  9. * The CY82C693 chipset is used on Digital's PC-Alpha 164SX boards.
  10. * Writing the driver was quite simple, since most of the job is
  11. * done by the generic pci-ide support.
  12. * The hard part was finding the CY82C693's datasheet on Cypress's
  13. * web page :-(. But Altavista solved this problem :-).
  14. *
  15. *
  16. * Notes:
  17. * - I recently got a 16.8G IBM DTTA, so I was able to test it with
  18. * a large and fast disk - the results look great, so I'd say the
  19. * driver is working fine :-)
  20. * hdparm -t reports 8.17 MB/sec at about 6% CPU usage for the DTTA
  21. * - this is my first linux driver, so there's probably a lot of room
  22. * for optimizations and bug fixing, so feel free to do it.
  23. * - use idebus=xx parameter to set PCI bus speed - needed to calc
  24. * timings for PIO modes (default will be 40)
  25. * - if using PIO mode it's a good idea to set the PIO mode and
  26. * 32-bit I/O support (if possible), e.g. hdparm -p2 -c1 /dev/hda
  27. * - I had some problems with my IBM DHEA with PIO modes < 2
  28. * (lost interrupts) ?????
  29. * - first tests with DMA look okay, they seem to work, but there is a
  30. * problem with sound - the BusMaster IDE TimeOut should fixed this
  31. *
  32. * Ancient History:
  33. * AMH@1999-08-24: v0.34 init_cy82c693_chip moved to pci_init_cy82c693
  34. * ASK@1999-01-23: v0.33 made a few minor code clean ups
  35. * removed DMA clock speed setting by default
  36. * added boot message
  37. * ASK@1998-11-01: v0.32 added support to set BusMaster IDE TimeOut
  38. * added support to set DMA Controller Clock Speed
  39. * ASK@1998-10-31: v0.31 fixed problem with setting to high DMA modes
  40. * on some drives.
  41. * ASK@1998-10-29: v0.3 added support to set DMA modes
  42. * ASK@1998-10-28: v0.2 added support to set PIO modes
  43. * ASK@1998-10-27: v0.1 first version - chipset detection
  44. *
  45. */
  46. #include <linux/module.h>
  47. #include <linux/types.h>
  48. #include <linux/pci.h>
  49. #include <linux/delay.h>
  50. #include <linux/ide.h>
  51. #include <linux/init.h>
  52. #include <asm/io.h>
  53. /* the current version */
  54. #define CY82_VERSION "CY82C693U driver v0.34 99-13-12 Andreas S. Krebs (akrebs@altavista.net)"
  55. /*
  56. * The following are used to debug the driver.
  57. */
  58. #define CY82C693_DEBUG_LOGS 0
  59. #define CY82C693_DEBUG_INFO 0
  60. /* define CY82C693_SETDMA_CLOCK to set DMA Controller Clock Speed to ATCLK */
  61. #undef CY82C693_SETDMA_CLOCK
  62. /*
  63. * NOTE: the value for busmaster timeout is tricky and I got it by
  64. * trial and error! By using a to low value will cause DMA timeouts
  65. * and drop IDE performance, and by using a to high value will cause
  66. * audio playback to scatter.
  67. * If you know a better value or how to calc it, please let me know.
  68. */
  69. /* twice the value written in cy82c693ub datasheet */
  70. #define BUSMASTER_TIMEOUT 0x50
  71. /*
  72. * the value above was tested on my machine and it seems to work okay
  73. */
  74. /* here are the offset definitions for the registers */
  75. #define CY82_IDE_CMDREG 0x04
  76. #define CY82_IDE_ADDRSETUP 0x48
  77. #define CY82_IDE_MASTER_IOR 0x4C
  78. #define CY82_IDE_MASTER_IOW 0x4D
  79. #define CY82_IDE_SLAVE_IOR 0x4E
  80. #define CY82_IDE_SLAVE_IOW 0x4F
  81. #define CY82_IDE_MASTER_8BIT 0x50
  82. #define CY82_IDE_SLAVE_8BIT 0x51
  83. #define CY82_INDEX_PORT 0x22
  84. #define CY82_DATA_PORT 0x23
  85. #define CY82_INDEX_CTRLREG1 0x01
  86. #define CY82_INDEX_CHANNEL0 0x30
  87. #define CY82_INDEX_CHANNEL1 0x31
  88. #define CY82_INDEX_TIMEOUT 0x32
  89. /* the max PIO mode - from datasheet */
  90. #define CY82C693_MAX_PIO 4
  91. /* the min and max PCI bus speed in MHz - from datasheet */
  92. #define CY82C963_MIN_BUS_SPEED 25
  93. #define CY82C963_MAX_BUS_SPEED 33
  94. /* the struct for the PIO mode timings */
  95. typedef struct pio_clocks_s {
  96. u8 address_time; /* Address setup (clocks) */
  97. u8 time_16r; /* clocks for 16bit IOR (0xF0=Active/data, 0x0F=Recovery) */
  98. u8 time_16w; /* clocks for 16bit IOW (0xF0=Active/data, 0x0F=Recovery) */
  99. u8 time_8; /* clocks for 8bit (0xF0=Active/data, 0x0F=Recovery) */
  100. } pio_clocks_t;
  101. /*
  102. * calc clocks using bus_speed
  103. * returns (rounded up) time in bus clocks for time in ns
  104. */
  105. static int calc_clk (int time, int bus_speed)
  106. {
  107. int clocks;
  108. clocks = (time*bus_speed+999)/1000 -1;
  109. if (clocks < 0)
  110. clocks = 0;
  111. if (clocks > 0x0F)
  112. clocks = 0x0F;
  113. return clocks;
  114. }
  115. /*
  116. * compute the values for the clock registers for PIO
  117. * mode and pci_clk [MHz] speed
  118. *
  119. * NOTE: for mode 0,1 and 2 drives 8-bit IDE command control registers are used
  120. * for mode 3 and 4 drives 8 and 16-bit timings are the same
  121. *
  122. */
  123. static void compute_clocks (u8 pio, pio_clocks_t *p_pclk)
  124. {
  125. int clk1, clk2;
  126. int bus_speed = system_bus_clock(); /* get speed of PCI bus */
  127. /* we don't check against CY82C693's min and max speed,
  128. * so you can play with the idebus=xx parameter
  129. */
  130. if (pio > CY82C693_MAX_PIO)
  131. pio = CY82C693_MAX_PIO;
  132. /* let's calc the address setup time clocks */
  133. p_pclk->address_time = (u8)calc_clk(ide_pio_timings[pio].setup_time, bus_speed);
  134. /* let's calc the active and recovery time clocks */
  135. clk1 = calc_clk(ide_pio_timings[pio].active_time, bus_speed);
  136. /* calc recovery timing */
  137. clk2 = ide_pio_timings[pio].cycle_time -
  138. ide_pio_timings[pio].active_time -
  139. ide_pio_timings[pio].setup_time;
  140. clk2 = calc_clk(clk2, bus_speed);
  141. clk1 = (clk1<<4)|clk2; /* combine active and recovery clocks */
  142. /* note: we use the same values for 16bit IOR and IOW
  143. * those are all the same, since I don't have other
  144. * timings than those from ide-lib.c
  145. */
  146. p_pclk->time_16r = (u8)clk1;
  147. p_pclk->time_16w = (u8)clk1;
  148. /* what are good values for 8bit ?? */
  149. p_pclk->time_8 = (u8)clk1;
  150. }
  151. /*
  152. * set DMA mode a specific channel for CY82C693
  153. */
  154. static void cy82c693_dma_enable (ide_drive_t *drive, int mode, int single)
  155. {
  156. u8 index = 0, data = 0;
  157. if (mode>2) /* make sure we set a valid mode */
  158. mode = 2;
  159. if (mode > drive->id->tDMA) /* to be absolutly sure we have a valid mode */
  160. mode = drive->id->tDMA;
  161. index = (HWIF(drive)->channel==0) ? CY82_INDEX_CHANNEL0 : CY82_INDEX_CHANNEL1;
  162. #if CY82C693_DEBUG_LOGS
  163. /* for debug let's show the previous values */
  164. outb(index, CY82_INDEX_PORT);
  165. data = inb(CY82_DATA_PORT);
  166. printk (KERN_INFO "%s (ch=%d, dev=%d): DMA mode is %d (single=%d)\n",
  167. drive->name, HWIF(drive)->channel, drive->select.b.unit,
  168. (data&0x3), ((data>>2)&1));
  169. #endif /* CY82C693_DEBUG_LOGS */
  170. data = (u8)mode|(u8)(single<<2);
  171. outb(index, CY82_INDEX_PORT);
  172. outb(data, CY82_DATA_PORT);
  173. #if CY82C693_DEBUG_INFO
  174. printk(KERN_INFO "%s (ch=%d, dev=%d): set DMA mode to %d (single=%d)\n",
  175. drive->name, HWIF(drive)->channel, drive->select.b.unit,
  176. mode, single);
  177. #endif /* CY82C693_DEBUG_INFO */
  178. /*
  179. * note: below we set the value for Bus Master IDE TimeOut Register
  180. * I'm not absolutly sure what this does, but it solved my problem
  181. * with IDE DMA and sound, so I now can play sound and work with
  182. * my IDE driver at the same time :-)
  183. *
  184. * If you know the correct (best) value for this register please
  185. * let me know - ASK
  186. */
  187. data = BUSMASTER_TIMEOUT;
  188. outb(CY82_INDEX_TIMEOUT, CY82_INDEX_PORT);
  189. outb(data, CY82_DATA_PORT);
  190. #if CY82C693_DEBUG_INFO
  191. printk (KERN_INFO "%s: Set IDE Bus Master TimeOut Register to 0x%X\n",
  192. drive->name, data);
  193. #endif /* CY82C693_DEBUG_INFO */
  194. }
  195. /*
  196. * used to set DMA mode for CY82C693 (single and multi modes)
  197. */
  198. static int cy82c693_ide_dma_on (ide_drive_t *drive)
  199. {
  200. struct hd_driveid *id = drive->id;
  201. #if CY82C693_DEBUG_INFO
  202. printk (KERN_INFO "dma_on: %s\n", drive->name);
  203. #endif /* CY82C693_DEBUG_INFO */
  204. if (id != NULL) {
  205. /* Enable DMA on any drive that has DMA
  206. * (multi or single) enabled
  207. */
  208. if (id->field_valid & 2) { /* regular DMA */
  209. int mmode, smode;
  210. mmode = id->dma_mword & (id->dma_mword >> 8);
  211. smode = id->dma_1word & (id->dma_1word >> 8);
  212. if (mmode != 0) {
  213. /* enable multi */
  214. cy82c693_dma_enable(drive, (mmode >> 1), 0);
  215. } else if (smode != 0) {
  216. /* enable single */
  217. cy82c693_dma_enable(drive, (smode >> 1), 1);
  218. }
  219. }
  220. }
  221. return __ide_dma_on(drive);
  222. }
  223. /*
  224. * tune ide drive - set PIO mode
  225. */
  226. static void cy82c693_tune_drive (ide_drive_t *drive, u8 pio)
  227. {
  228. ide_hwif_t *hwif = HWIF(drive);
  229. struct pci_dev *dev = hwif->pci_dev;
  230. pio_clocks_t pclk;
  231. unsigned int addrCtrl;
  232. /* select primary or secondary channel */
  233. if (hwif->index > 0) { /* drive is on the secondary channel */
  234. dev = pci_get_slot(dev->bus, dev->devfn+1);
  235. if (!dev) {
  236. printk(KERN_ERR "%s: tune_drive: "
  237. "Cannot find secondary interface!\n",
  238. drive->name);
  239. return;
  240. }
  241. }
  242. #if CY82C693_DEBUG_LOGS
  243. /* for debug let's show the register values */
  244. if (drive->select.b.unit == 0) {
  245. /*
  246. * get master drive registers
  247. * address setup control register
  248. * is 32 bit !!!
  249. */
  250. pci_read_config_dword(dev, CY82_IDE_ADDRSETUP, &addrCtrl);
  251. addrCtrl &= 0x0F;
  252. /* now let's get the remaining registers */
  253. pci_read_config_byte(dev, CY82_IDE_MASTER_IOR, &pclk.time_16r);
  254. pci_read_config_byte(dev, CY82_IDE_MASTER_IOW, &pclk.time_16w);
  255. pci_read_config_byte(dev, CY82_IDE_MASTER_8BIT, &pclk.time_8);
  256. } else {
  257. /*
  258. * set slave drive registers
  259. * address setup control register
  260. * is 32 bit !!!
  261. */
  262. pci_read_config_dword(dev, CY82_IDE_ADDRSETUP, &addrCtrl);
  263. addrCtrl &= 0xF0;
  264. addrCtrl >>= 4;
  265. /* now let's get the remaining registers */
  266. pci_read_config_byte(dev, CY82_IDE_SLAVE_IOR, &pclk.time_16r);
  267. pci_read_config_byte(dev, CY82_IDE_SLAVE_IOW, &pclk.time_16w);
  268. pci_read_config_byte(dev, CY82_IDE_SLAVE_8BIT, &pclk.time_8);
  269. }
  270. printk(KERN_INFO "%s (ch=%d, dev=%d): PIO timing is "
  271. "(addr=0x%X, ior=0x%X, iow=0x%X, 8bit=0x%X)\n",
  272. drive->name, hwif->channel, drive->select.b.unit,
  273. addrCtrl, pclk.time_16r, pclk.time_16w, pclk.time_8);
  274. #endif /* CY82C693_DEBUG_LOGS */
  275. /* first let's calc the pio modes */
  276. pio = ide_get_best_pio_mode(drive, pio, CY82C693_MAX_PIO, NULL);
  277. #if CY82C693_DEBUG_INFO
  278. printk (KERN_INFO "%s: Selected PIO mode %d\n", drive->name, pio);
  279. #endif /* CY82C693_DEBUG_INFO */
  280. /* let's calc the values for this PIO mode */
  281. compute_clocks(pio, &pclk);
  282. /* now let's write the clocks registers */
  283. if (drive->select.b.unit == 0) {
  284. /*
  285. * set master drive
  286. * address setup control register
  287. * is 32 bit !!!
  288. */
  289. pci_read_config_dword(dev, CY82_IDE_ADDRSETUP, &addrCtrl);
  290. addrCtrl &= (~0xF);
  291. addrCtrl |= (unsigned int)pclk.address_time;
  292. pci_write_config_dword(dev, CY82_IDE_ADDRSETUP, addrCtrl);
  293. /* now let's set the remaining registers */
  294. pci_write_config_byte(dev, CY82_IDE_MASTER_IOR, pclk.time_16r);
  295. pci_write_config_byte(dev, CY82_IDE_MASTER_IOW, pclk.time_16w);
  296. pci_write_config_byte(dev, CY82_IDE_MASTER_8BIT, pclk.time_8);
  297. addrCtrl &= 0xF;
  298. } else {
  299. /*
  300. * set slave drive
  301. * address setup control register
  302. * is 32 bit !!!
  303. */
  304. pci_read_config_dword(dev, CY82_IDE_ADDRSETUP, &addrCtrl);
  305. addrCtrl &= (~0xF0);
  306. addrCtrl |= ((unsigned int)pclk.address_time<<4);
  307. pci_write_config_dword(dev, CY82_IDE_ADDRSETUP, addrCtrl);
  308. /* now let's set the remaining registers */
  309. pci_write_config_byte(dev, CY82_IDE_SLAVE_IOR, pclk.time_16r);
  310. pci_write_config_byte(dev, CY82_IDE_SLAVE_IOW, pclk.time_16w);
  311. pci_write_config_byte(dev, CY82_IDE_SLAVE_8BIT, pclk.time_8);
  312. addrCtrl >>= 4;
  313. addrCtrl &= 0xF;
  314. }
  315. #if CY82C693_DEBUG_INFO
  316. printk(KERN_INFO "%s (ch=%d, dev=%d): set PIO timing to "
  317. "(addr=0x%X, ior=0x%X, iow=0x%X, 8bit=0x%X)\n",
  318. drive->name, hwif->channel, drive->select.b.unit,
  319. addrCtrl, pclk.time_16r, pclk.time_16w, pclk.time_8);
  320. #endif /* CY82C693_DEBUG_INFO */
  321. }
  322. /*
  323. * this function is called during init and is used to setup the cy82c693 chip
  324. */
  325. static unsigned int __devinit init_chipset_cy82c693(struct pci_dev *dev, const char *name)
  326. {
  327. if (PCI_FUNC(dev->devfn) != 1)
  328. return 0;
  329. #ifdef CY82C693_SETDMA_CLOCK
  330. u8 data = 0;
  331. #endif /* CY82C693_SETDMA_CLOCK */
  332. /* write info about this verion of the driver */
  333. printk(KERN_INFO CY82_VERSION "\n");
  334. #ifdef CY82C693_SETDMA_CLOCK
  335. /* okay let's set the DMA clock speed */
  336. outb(CY82_INDEX_CTRLREG1, CY82_INDEX_PORT);
  337. data = inb(CY82_DATA_PORT);
  338. #if CY82C693_DEBUG_INFO
  339. printk(KERN_INFO "%s: Peripheral Configuration Register: 0x%X\n",
  340. name, data);
  341. #endif /* CY82C693_DEBUG_INFO */
  342. /*
  343. * for some reason sometimes the DMA controller
  344. * speed is set to ATCLK/2 ???? - we fix this here
  345. *
  346. * note: i don't know what causes this strange behaviour,
  347. * but even changing the dma speed doesn't solve it :-(
  348. * the ide performance is still only half the normal speed
  349. *
  350. * if anybody knows what goes wrong with my machine, please
  351. * let me know - ASK
  352. */
  353. data |= 0x03;
  354. outb(CY82_INDEX_CTRLREG1, CY82_INDEX_PORT);
  355. outb(data, CY82_DATA_PORT);
  356. #if CY82C693_DEBUG_INFO
  357. printk (KERN_INFO "%s: New Peripheral Configuration Register: 0x%X\n",
  358. name, data);
  359. #endif /* CY82C693_DEBUG_INFO */
  360. #endif /* CY82C693_SETDMA_CLOCK */
  361. return 0;
  362. }
  363. /*
  364. * the init function - called for each ide channel once
  365. */
  366. static void __devinit init_hwif_cy82c693(ide_hwif_t *hwif)
  367. {
  368. hwif->autodma = 0;
  369. hwif->chipset = ide_cy82c693;
  370. hwif->tuneproc = &cy82c693_tune_drive;
  371. if (!hwif->dma_base) {
  372. hwif->drives[0].autotune = 1;
  373. hwif->drives[1].autotune = 1;
  374. return;
  375. }
  376. hwif->atapi_dma = 1;
  377. hwif->mwdma_mask = 0x04;
  378. hwif->swdma_mask = 0x04;
  379. hwif->ide_dma_on = &cy82c693_ide_dma_on;
  380. if (!noautodma)
  381. hwif->autodma = 1;
  382. hwif->drives[0].autodma = hwif->autodma;
  383. hwif->drives[1].autodma = hwif->autodma;
  384. }
  385. static __devinitdata ide_hwif_t *primary;
  386. static void __devinit init_iops_cy82c693(ide_hwif_t *hwif)
  387. {
  388. if (PCI_FUNC(hwif->pci_dev->devfn) == 1)
  389. primary = hwif;
  390. else {
  391. hwif->mate = primary;
  392. hwif->channel = 1;
  393. }
  394. }
  395. static ide_pci_device_t cy82c693_chipset __devinitdata = {
  396. .name = "CY82C693",
  397. .init_chipset = init_chipset_cy82c693,
  398. .init_iops = init_iops_cy82c693,
  399. .init_hwif = init_hwif_cy82c693,
  400. .channels = 1,
  401. .autodma = AUTODMA,
  402. .bootable = ON_BOARD,
  403. };
  404. static int __devinit cy82c693_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  405. {
  406. struct pci_dev *dev2;
  407. int ret = -ENODEV;
  408. /* CY82C693 is more than only a IDE controller.
  409. Function 1 is primary IDE channel, function 2 - secondary. */
  410. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE &&
  411. PCI_FUNC(dev->devfn) == 1) {
  412. dev2 = pci_get_slot(dev->bus, dev->devfn + 1);
  413. ret = ide_setup_pci_devices(dev, dev2, &cy82c693_chipset);
  414. /* We leak pci refs here but thats ok - we can't be unloaded */
  415. }
  416. return ret;
  417. }
  418. static struct pci_device_id cy82c693_pci_tbl[] = {
  419. { PCI_VENDOR_ID_CONTAQ, PCI_DEVICE_ID_CONTAQ_82C693, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  420. { 0, },
  421. };
  422. MODULE_DEVICE_TABLE(pci, cy82c693_pci_tbl);
  423. static struct pci_driver driver = {
  424. .name = "Cypress_IDE",
  425. .id_table = cy82c693_pci_tbl,
  426. .probe = cy82c693_init_one,
  427. };
  428. static int __init cy82c693_ide_init(void)
  429. {
  430. return ide_pci_register_driver(&driver);
  431. }
  432. module_init(cy82c693_ide_init);
  433. MODULE_AUTHOR("Andreas Krebs, Andre Hedrick");
  434. MODULE_DESCRIPTION("PCI driver module for the Cypress CY82C693 IDE");
  435. MODULE_LICENSE("GPL");