cs5535.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * linux/drivers/ide/pci/cs5535.c
  3. *
  4. * Copyright (C) 2004-2005 Advanced Micro Devices, Inc.
  5. *
  6. * History:
  7. * 09/20/2005 - Jaya Kumar <jayakumar.ide@gmail.com>
  8. * - Reworked tuneproc, set_drive, misc mods to prep for mainline
  9. * - Work was sponsored by CIS (M) Sdn Bhd.
  10. * Ported to Kernel 2.6.11 on June 26, 2005 by
  11. * Wolfgang Zuleger <wolfgang.zuleger@gmx.de>
  12. * Alexander Kiausch <alex.kiausch@t-online.de>
  13. * Originally developed by AMD for 2.4/2.6
  14. *
  15. * Development of this chipset driver was funded
  16. * by the nice folks at National Semiconductor/AMD.
  17. *
  18. * This program is free software; you can redistribute it and/or modify it
  19. * under the terms of the GNU General Public License version 2 as published by
  20. * the Free Software Foundation.
  21. *
  22. * Documentation:
  23. * CS5535 documentation available from AMD
  24. */
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/ide.h>
  28. #include "ide-timing.h"
  29. #define MSR_ATAC_BASE 0x51300000
  30. #define ATAC_GLD_MSR_CAP (MSR_ATAC_BASE+0)
  31. #define ATAC_GLD_MSR_CONFIG (MSR_ATAC_BASE+0x01)
  32. #define ATAC_GLD_MSR_SMI (MSR_ATAC_BASE+0x02)
  33. #define ATAC_GLD_MSR_ERROR (MSR_ATAC_BASE+0x03)
  34. #define ATAC_GLD_MSR_PM (MSR_ATAC_BASE+0x04)
  35. #define ATAC_GLD_MSR_DIAG (MSR_ATAC_BASE+0x05)
  36. #define ATAC_IO_BAR (MSR_ATAC_BASE+0x08)
  37. #define ATAC_RESET (MSR_ATAC_BASE+0x10)
  38. #define ATAC_CH0D0_PIO (MSR_ATAC_BASE+0x20)
  39. #define ATAC_CH0D0_DMA (MSR_ATAC_BASE+0x21)
  40. #define ATAC_CH0D1_PIO (MSR_ATAC_BASE+0x22)
  41. #define ATAC_CH0D1_DMA (MSR_ATAC_BASE+0x23)
  42. #define ATAC_PCI_ABRTERR (MSR_ATAC_BASE+0x24)
  43. #define ATAC_BM0_CMD_PRIM 0x00
  44. #define ATAC_BM0_STS_PRIM 0x02
  45. #define ATAC_BM0_PRD 0x04
  46. #define CS5535_CABLE_DETECT 0x48
  47. /* Format I PIO settings. We seperate out cmd and data for safer timings */
  48. static unsigned int cs5535_pio_cmd_timings[5] =
  49. { 0xF7F4, 0x53F3, 0x13F1, 0x5131, 0x1131 };
  50. static unsigned int cs5535_pio_dta_timings[5] =
  51. { 0xF7F4, 0xF173, 0x8141, 0x5131, 0x1131 };
  52. static unsigned int cs5535_mwdma_timings[3] =
  53. { 0x7F0FFFF3, 0x7F035352, 0x7f024241 };
  54. static unsigned int cs5535_udma_timings[5] =
  55. { 0x7F7436A1, 0x7F733481, 0x7F723261, 0x7F713161, 0x7F703061 };
  56. /* Macros to check if the register is the reset value - reset value is an
  57. invalid timing and indicates the register has not been set previously */
  58. #define CS5535_BAD_PIO(timings) ( (timings&~0x80000000UL) == 0x00009172 )
  59. #define CS5535_BAD_DMA(timings) ( (timings & 0x000FFFFF) == 0x00077771 )
  60. /****
  61. * cs5535_set_speed - Configure the chipset to the new speed
  62. * @drive: Drive to set up
  63. * @speed: desired speed
  64. *
  65. * cs5535_set_speed() configures the chipset to a new speed.
  66. */
  67. static void cs5535_set_speed(ide_drive_t *drive, u8 speed)
  68. {
  69. u32 reg = 0, dummy;
  70. int unit = drive->select.b.unit;
  71. /* Set the PIO timings */
  72. if ((speed & XFER_MODE) == XFER_PIO) {
  73. u8 pioa;
  74. u8 piob;
  75. u8 cmd;
  76. pioa = speed - XFER_PIO_0;
  77. piob = ide_get_best_pio_mode(&(drive->hwif->drives[!unit]),
  78. 255, 4, NULL);
  79. cmd = pioa < piob ? pioa : piob;
  80. /* Write the speed of the current drive */
  81. reg = (cs5535_pio_cmd_timings[cmd] << 16) |
  82. cs5535_pio_dta_timings[pioa];
  83. wrmsr(unit ? ATAC_CH0D1_PIO : ATAC_CH0D0_PIO, reg, 0);
  84. /* And if nessesary - change the speed of the other drive */
  85. rdmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, dummy);
  86. if (((reg >> 16) & cs5535_pio_cmd_timings[cmd]) !=
  87. cs5535_pio_cmd_timings[cmd]) {
  88. reg &= 0x0000FFFF;
  89. reg |= cs5535_pio_cmd_timings[cmd] << 16;
  90. wrmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, 0);
  91. }
  92. /* Set bit 31 of the DMA register for PIO format 1 timings */
  93. rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
  94. wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA,
  95. reg | 0x80000000UL, 0);
  96. } else {
  97. rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
  98. reg &= 0x80000000UL; /* Preserve the PIO format bit */
  99. if (speed >= XFER_UDMA_0 && speed <= XFER_UDMA_7)
  100. reg |= cs5535_udma_timings[speed - XFER_UDMA_0];
  101. else if (speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2)
  102. reg |= cs5535_mwdma_timings[speed - XFER_MW_DMA_0];
  103. else
  104. return;
  105. wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, 0);
  106. }
  107. }
  108. /****
  109. * cs5535_set_drive - Configure the drive to the new speed
  110. * @drive: Drive to set up
  111. * @speed: desired speed
  112. *
  113. * cs5535_set_drive() configures the drive and the chipset to a
  114. * new speed. It also can be called by upper layers.
  115. */
  116. static int cs5535_set_drive(ide_drive_t *drive, u8 speed)
  117. {
  118. speed = ide_rate_filter(drive, speed);
  119. ide_config_drive_speed(drive, speed);
  120. cs5535_set_speed(drive, speed);
  121. return 0;
  122. }
  123. /****
  124. * cs5535_tuneproc - PIO setup
  125. * @drive: drive to set up
  126. * @pio: mode to use (255 for 'best possible')
  127. *
  128. * A callback from the upper layers for PIO-only tuning.
  129. */
  130. static void cs5535_tuneproc(ide_drive_t *drive, u8 xferspeed)
  131. {
  132. u8 modes[] = { XFER_PIO_0, XFER_PIO_1, XFER_PIO_2, XFER_PIO_3,
  133. XFER_PIO_4 };
  134. /* cs5535 max pio is pio 4, best_pio will check the blacklist.
  135. i think we don't need to rate_filter the incoming xferspeed
  136. since we know we're only going to choose pio */
  137. xferspeed = ide_get_best_pio_mode(drive, xferspeed, 4, NULL);
  138. ide_config_drive_speed(drive, modes[xferspeed]);
  139. cs5535_set_speed(drive, xferspeed);
  140. }
  141. static int cs5535_dma_check(ide_drive_t *drive)
  142. {
  143. u8 speed;
  144. drive->init_speed = 0;
  145. if (ide_tune_dma(drive))
  146. return 0;
  147. if (ide_use_fast_pio(drive)) {
  148. speed = ide_get_best_pio_mode(drive, 255, 4, NULL);
  149. cs5535_set_drive(drive, speed);
  150. }
  151. return -1;
  152. }
  153. static u8 __devinit cs5535_cable_detect(struct pci_dev *dev)
  154. {
  155. u8 bit;
  156. /* if a 80 wire cable was detected */
  157. pci_read_config_byte(dev, CS5535_CABLE_DETECT, &bit);
  158. return (bit & 1);
  159. }
  160. /****
  161. * init_hwif_cs5535 - Initialize one ide cannel
  162. * @hwif: Channel descriptor
  163. *
  164. * This gets invoked by the IDE driver once for each channel. It
  165. * performs channel-specific pre-initialization before drive probing.
  166. *
  167. */
  168. static void __devinit init_hwif_cs5535(ide_hwif_t *hwif)
  169. {
  170. int i;
  171. hwif->autodma = 0;
  172. hwif->tuneproc = &cs5535_tuneproc;
  173. hwif->speedproc = &cs5535_set_drive;
  174. hwif->ide_dma_check = &cs5535_dma_check;
  175. hwif->atapi_dma = 1;
  176. hwif->ultra_mask = 0x1F;
  177. hwif->mwdma_mask = 0x07;
  178. hwif->udma_four = cs5535_cable_detect(hwif->pci_dev);
  179. if (!noautodma)
  180. hwif->autodma = 1;
  181. /* just setting autotune and not worrying about bios timings */
  182. for (i = 0; i < 2; i++) {
  183. hwif->drives[i].autotune = 1;
  184. hwif->drives[i].autodma = hwif->autodma;
  185. }
  186. }
  187. static ide_pci_device_t cs5535_chipset __devinitdata = {
  188. .name = "CS5535",
  189. .init_hwif = init_hwif_cs5535,
  190. .channels = 1,
  191. .autodma = AUTODMA,
  192. .bootable = ON_BOARD,
  193. };
  194. static int __devinit cs5535_init_one(struct pci_dev *dev,
  195. const struct pci_device_id *id)
  196. {
  197. return ide_setup_pci_device(dev, &cs5535_chipset);
  198. }
  199. static struct pci_device_id cs5535_pci_tbl[] =
  200. {
  201. { PCI_VENDOR_ID_NS, PCI_DEVICE_ID_NS_CS5535_IDE, PCI_ANY_ID,
  202. PCI_ANY_ID, 0, 0, 0},
  203. { 0, },
  204. };
  205. MODULE_DEVICE_TABLE(pci, cs5535_pci_tbl);
  206. static struct pci_driver driver = {
  207. .name = "CS5535_IDE",
  208. .id_table = cs5535_pci_tbl,
  209. .probe = cs5535_init_one,
  210. };
  211. static int __init cs5535_ide_init(void)
  212. {
  213. return ide_pci_register_driver(&driver);
  214. }
  215. module_init(cs5535_ide_init);
  216. MODULE_AUTHOR("AMD");
  217. MODULE_DESCRIPTION("PCI driver module for AMD/NS CS5535 IDE");
  218. MODULE_LICENSE("GPL");