cs5530.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /*
  2. * linux/drivers/ide/pci/cs5530.c Version 0.73 Mar 10 2007
  3. *
  4. * Copyright (C) 2000 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2000 Mark Lord <mlord@pobox.com>
  6. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  7. *
  8. * May be copied or modified under the terms of the GNU General Public License
  9. *
  10. * Development of this chipset driver was funded
  11. * by the nice folks at National Semiconductor.
  12. *
  13. * Documentation:
  14. * CS5530 documentation available from National Semiconductor.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/timer.h>
  21. #include <linux/mm.h>
  22. #include <linux/ioport.h>
  23. #include <linux/blkdev.h>
  24. #include <linux/hdreg.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/pci.h>
  27. #include <linux/init.h>
  28. #include <linux/ide.h>
  29. #include <asm/io.h>
  30. #include <asm/irq.h>
  31. /**
  32. * cs5530_xfer_set_mode - set a new transfer mode at the drive
  33. * @drive: drive to tune
  34. * @mode: new mode
  35. *
  36. * Logging wrapper to the IDE driver speed configuration. This can
  37. * probably go away now.
  38. */
  39. static int cs5530_set_xfer_mode (ide_drive_t *drive, u8 mode)
  40. {
  41. printk(KERN_DEBUG "%s: cs5530_set_xfer_mode(%s)\n",
  42. drive->name, ide_xfer_verbose(mode));
  43. return (ide_config_drive_speed(drive, mode));
  44. }
  45. /*
  46. * Here are the standard PIO mode 0-4 timings for each "format".
  47. * Format-0 uses fast data reg timings, with slower command reg timings.
  48. * Format-1 uses fast timings for all registers, but won't work with all drives.
  49. */
  50. static unsigned int cs5530_pio_timings[2][5] = {
  51. {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
  52. {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
  53. };
  54. /*
  55. * After chip reset, the PIO timings are set to 0x0000e132, which is not valid.
  56. */
  57. #define CS5530_BAD_PIO(timings) (((timings)&~0x80000000)==0x0000e132)
  58. #define CS5530_BASEREG(hwif) (((hwif)->dma_base & ~0xf) + ((hwif)->channel ? 0x30 : 0x20))
  59. static void cs5530_tunepio(ide_drive_t *drive, u8 pio)
  60. {
  61. unsigned long basereg = CS5530_BASEREG(drive->hwif);
  62. unsigned int format = (inl(basereg + 4) >> 31) & 1;
  63. outl(cs5530_pio_timings[format][pio], basereg + ((drive->dn & 1)<<3));
  64. }
  65. /**
  66. * cs5530_tuneproc - select/set PIO modes
  67. *
  68. * cs5530_tuneproc() handles selection/setting of PIO modes
  69. * for both the chipset and drive.
  70. *
  71. * The ide_init_cs5530() routine guarantees that all drives
  72. * will have valid default PIO timings set up before we get here.
  73. */
  74. static void cs5530_tuneproc (ide_drive_t *drive, u8 pio) /* pio=255 means "autotune" */
  75. {
  76. pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
  77. if (cs5530_set_xfer_mode(drive, XFER_PIO_0 + pio) == 0)
  78. cs5530_tunepio(drive, pio);
  79. }
  80. /**
  81. * cs5530_udma_filter - UDMA filter
  82. * @drive: drive
  83. *
  84. * cs5530_udma_filter() does UDMA mask filtering for the given drive
  85. * taking into the consideration capabilities of the mate device.
  86. *
  87. * The CS5530 specifies that two drives sharing a cable cannot mix
  88. * UDMA/MDMA. It has to be one or the other, for the pair, though
  89. * different timings can still be chosen for each drive. We could
  90. * set the appropriate timing bits on the fly, but that might be
  91. * a bit confusing. So, for now we statically handle this requirement
  92. * by looking at our mate drive to see what it is capable of, before
  93. * choosing a mode for our own drive.
  94. *
  95. * Note: This relies on the fact we never fail from UDMA to MWDMA2
  96. * but instead drop to PIO.
  97. */
  98. static u8 cs5530_udma_filter(ide_drive_t *drive)
  99. {
  100. ide_hwif_t *hwif = drive->hwif;
  101. ide_drive_t *mate = &hwif->drives[(drive->dn & 1) ^ 1];
  102. struct hd_driveid *mateid = mate->id;
  103. u8 mask = hwif->ultra_mask;
  104. if (mate->present == 0)
  105. goto out;
  106. if ((mateid->capability & 1) && __ide_dma_bad_drive(mate) == 0) {
  107. if ((mateid->field_valid & 4) && (mateid->dma_ultra & 7))
  108. goto out;
  109. if ((mateid->field_valid & 2) && (mateid->dma_mword & 7))
  110. mask = 0;
  111. }
  112. out:
  113. return mask;
  114. }
  115. /**
  116. * cs5530_config_dma - set DMA/UDMA mode
  117. * @drive: drive to tune
  118. *
  119. * cs5530_config_dma() handles setting of DMA/UDMA mode
  120. * for both the chipset and drive.
  121. */
  122. static int cs5530_config_dma(ide_drive_t *drive)
  123. {
  124. if (ide_tune_dma(drive))
  125. return 0;
  126. return 1;
  127. }
  128. static int cs5530_tune_chipset(ide_drive_t *drive, u8 mode)
  129. {
  130. unsigned long basereg;
  131. unsigned int reg, timings = 0;
  132. mode = ide_rate_filter(drive, mode);
  133. /*
  134. * Tell the drive to switch to the new mode; abort on failure.
  135. */
  136. if (cs5530_set_xfer_mode(drive, mode))
  137. return 1; /* failure */
  138. /*
  139. * Now tune the chipset to match the drive:
  140. */
  141. switch (mode) {
  142. case XFER_UDMA_0: timings = 0x00921250; break;
  143. case XFER_UDMA_1: timings = 0x00911140; break;
  144. case XFER_UDMA_2: timings = 0x00911030; break;
  145. case XFER_MW_DMA_0: timings = 0x00077771; break;
  146. case XFER_MW_DMA_1: timings = 0x00012121; break;
  147. case XFER_MW_DMA_2: timings = 0x00002020; break;
  148. case XFER_PIO_4:
  149. case XFER_PIO_3:
  150. case XFER_PIO_2:
  151. case XFER_PIO_1:
  152. case XFER_PIO_0:
  153. cs5530_tunepio(drive, mode - XFER_PIO_0);
  154. return 0;
  155. default:
  156. BUG();
  157. break;
  158. }
  159. basereg = CS5530_BASEREG(drive->hwif);
  160. reg = inl(basereg + 4); /* get drive0 config register */
  161. timings |= reg & 0x80000000; /* preserve PIO format bit */
  162. if ((drive-> dn & 1) == 0) { /* are we configuring drive0? */
  163. outl(timings, basereg + 4); /* write drive0 config register */
  164. } else {
  165. if (timings & 0x00100000)
  166. reg |= 0x00100000; /* enable UDMA timings for both drives */
  167. else
  168. reg &= ~0x00100000; /* disable UDMA timings for both drives */
  169. outl(reg, basereg + 4); /* write drive0 config register */
  170. outl(timings, basereg + 12); /* write drive1 config register */
  171. }
  172. return 0; /* success */
  173. }
  174. /**
  175. * init_chipset_5530 - set up 5530 bridge
  176. * @dev: PCI device
  177. * @name: device name
  178. *
  179. * Initialize the cs5530 bridge for reliable IDE DMA operation.
  180. */
  181. static unsigned int __devinit init_chipset_cs5530 (struct pci_dev *dev, const char *name)
  182. {
  183. struct pci_dev *master_0 = NULL, *cs5530_0 = NULL;
  184. unsigned long flags;
  185. dev = NULL;
  186. while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
  187. switch (dev->device) {
  188. case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
  189. master_0 = pci_dev_get(dev);
  190. break;
  191. case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
  192. cs5530_0 = pci_dev_get(dev);
  193. break;
  194. }
  195. }
  196. if (!master_0) {
  197. printk(KERN_ERR "%s: unable to locate PCI MASTER function\n", name);
  198. goto out;
  199. }
  200. if (!cs5530_0) {
  201. printk(KERN_ERR "%s: unable to locate CS5530 LEGACY function\n", name);
  202. goto out;
  203. }
  204. spin_lock_irqsave(&ide_lock, flags);
  205. /* all CPUs (there should only be one CPU with this chipset) */
  206. /*
  207. * Enable BusMaster and MemoryWriteAndInvalidate for the cs5530:
  208. * --> OR 0x14 into 16-bit PCI COMMAND reg of function 0 of the cs5530
  209. */
  210. pci_set_master(cs5530_0);
  211. pci_set_mwi(cs5530_0);
  212. /*
  213. * Set PCI CacheLineSize to 16-bytes:
  214. * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
  215. */
  216. pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
  217. /*
  218. * Disable trapping of UDMA register accesses (Win98 hack):
  219. * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
  220. */
  221. pci_write_config_word(cs5530_0, 0xd0, 0x5006);
  222. /*
  223. * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
  224. * The other settings are what is necessary to get the register
  225. * into a sane state for IDE DMA operation.
  226. */
  227. pci_write_config_byte(master_0, 0x40, 0x1e);
  228. /*
  229. * Set max PCI burst size (16-bytes seems to work best):
  230. * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
  231. * all others: clear bit-1 at 0x41, and do:
  232. * 128bytes: OR 0x00 at 0x41
  233. * 256bytes: OR 0x04 at 0x41
  234. * 512bytes: OR 0x08 at 0x41
  235. * 1024bytes: OR 0x0c at 0x41
  236. */
  237. pci_write_config_byte(master_0, 0x41, 0x14);
  238. /*
  239. * These settings are necessary to get the chip
  240. * into a sane state for IDE DMA operation.
  241. */
  242. pci_write_config_byte(master_0, 0x42, 0x00);
  243. pci_write_config_byte(master_0, 0x43, 0xc1);
  244. spin_unlock_irqrestore(&ide_lock, flags);
  245. out:
  246. pci_dev_put(master_0);
  247. pci_dev_put(cs5530_0);
  248. return 0;
  249. }
  250. /**
  251. * init_hwif_cs5530 - initialise an IDE channel
  252. * @hwif: IDE to initialize
  253. *
  254. * This gets invoked by the IDE driver once for each channel. It
  255. * performs channel-specific pre-initialization before drive probing.
  256. */
  257. static void __devinit init_hwif_cs5530 (ide_hwif_t *hwif)
  258. {
  259. unsigned long basereg;
  260. u32 d0_timings;
  261. hwif->autodma = 0;
  262. if (hwif->mate)
  263. hwif->serialized = hwif->mate->serialized = 1;
  264. hwif->tuneproc = &cs5530_tuneproc;
  265. hwif->speedproc = &cs5530_tune_chipset;
  266. basereg = CS5530_BASEREG(hwif);
  267. d0_timings = inl(basereg + 0);
  268. if (CS5530_BAD_PIO(d0_timings)) {
  269. /* PIO timings not initialized? */
  270. outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 0);
  271. if (!hwif->drives[0].autotune)
  272. hwif->drives[0].autotune = 1;
  273. /* needs autotuning later */
  274. }
  275. if (CS5530_BAD_PIO(inl(basereg + 8))) {
  276. /* PIO timings not initialized? */
  277. outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 8);
  278. if (!hwif->drives[1].autotune)
  279. hwif->drives[1].autotune = 1;
  280. /* needs autotuning later */
  281. }
  282. hwif->atapi_dma = 1;
  283. hwif->ultra_mask = 0x07;
  284. hwif->mwdma_mask = 0x07;
  285. hwif->udma_filter = cs5530_udma_filter;
  286. hwif->ide_dma_check = &cs5530_config_dma;
  287. if (!noautodma)
  288. hwif->autodma = 1;
  289. hwif->drives[0].autodma = hwif->autodma;
  290. hwif->drives[1].autodma = hwif->autodma;
  291. }
  292. static ide_pci_device_t cs5530_chipset __devinitdata = {
  293. .name = "CS5530",
  294. .init_chipset = init_chipset_cs5530,
  295. .init_hwif = init_hwif_cs5530,
  296. .channels = 2,
  297. .autodma = AUTODMA,
  298. .bootable = ON_BOARD,
  299. };
  300. static int __devinit cs5530_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  301. {
  302. return ide_setup_pci_device(dev, &cs5530_chipset);
  303. }
  304. static struct pci_device_id cs5530_pci_tbl[] = {
  305. { PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  306. { 0, },
  307. };
  308. MODULE_DEVICE_TABLE(pci, cs5530_pci_tbl);
  309. static struct pci_driver driver = {
  310. .name = "CS5530 IDE",
  311. .id_table = cs5530_pci_tbl,
  312. .probe = cs5530_init_one,
  313. };
  314. static int __init cs5530_ide_init(void)
  315. {
  316. return ide_pci_register_driver(&driver);
  317. }
  318. module_init(cs5530_ide_init);
  319. MODULE_AUTHOR("Mark Lord");
  320. MODULE_DESCRIPTION("PCI driver module for Cyrix/NS 5530 IDE");
  321. MODULE_LICENSE("GPL");