cmd64x.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. /*
  2. * linux/drivers/ide/pci/cmd64x.c Version 1.47 Mar 19, 2007
  3. *
  4. * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
  5. * Due to massive hardware bugs, UltraDMA is only supported
  6. * on the 646U2 and not on the 646U.
  7. *
  8. * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
  9. * Copyright (C) 1998 David S. Miller (davem@redhat.com)
  10. *
  11. * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
  12. * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
  13. */
  14. #include <linux/module.h>
  15. #include <linux/types.h>
  16. #include <linux/pci.h>
  17. #include <linux/delay.h>
  18. #include <linux/hdreg.h>
  19. #include <linux/ide.h>
  20. #include <linux/init.h>
  21. #include <asm/io.h>
  22. #define DISPLAY_CMD64X_TIMINGS
  23. #define CMD_DEBUG 0
  24. #if CMD_DEBUG
  25. #define cmdprintk(x...) printk(x)
  26. #else
  27. #define cmdprintk(x...)
  28. #endif
  29. /*
  30. * CMD64x specific registers definition.
  31. */
  32. #define CFR 0x50
  33. #define CFR_INTR_CH0 0x04
  34. #define CNTRL 0x51
  35. #define CNTRL_ENA_1ST 0x04
  36. #define CNTRL_ENA_2ND 0x08
  37. #define CNTRL_DIS_RA0 0x40
  38. #define CNTRL_DIS_RA1 0x80
  39. #define CMDTIM 0x52
  40. #define ARTTIM0 0x53
  41. #define DRWTIM0 0x54
  42. #define ARTTIM1 0x55
  43. #define DRWTIM1 0x56
  44. #define ARTTIM23 0x57
  45. #define ARTTIM23_DIS_RA2 0x04
  46. #define ARTTIM23_DIS_RA3 0x08
  47. #define ARTTIM23_INTR_CH1 0x10
  48. #define ARTTIM2 0x57
  49. #define ARTTIM3 0x57
  50. #define DRWTIM23 0x58
  51. #define DRWTIM2 0x58
  52. #define BRST 0x59
  53. #define DRWTIM3 0x5b
  54. #define BMIDECR0 0x70
  55. #define MRDMODE 0x71
  56. #define MRDMODE_INTR_CH0 0x04
  57. #define MRDMODE_INTR_CH1 0x08
  58. #define MRDMODE_BLK_CH0 0x10
  59. #define MRDMODE_BLK_CH1 0x20
  60. #define BMIDESR0 0x72
  61. #define UDIDETCR0 0x73
  62. #define DTPR0 0x74
  63. #define BMIDECR1 0x78
  64. #define BMIDECSR 0x79
  65. #define BMIDESR1 0x7A
  66. #define UDIDETCR1 0x7B
  67. #define DTPR1 0x7C
  68. #if defined(DISPLAY_CMD64X_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
  69. #include <linux/stat.h>
  70. #include <linux/proc_fs.h>
  71. static u8 cmd64x_proc = 0;
  72. #define CMD_MAX_DEVS 5
  73. static struct pci_dev *cmd_devs[CMD_MAX_DEVS];
  74. static int n_cmd_devs;
  75. static char * print_cmd64x_get_info (char *buf, struct pci_dev *dev, int index)
  76. {
  77. char *p = buf;
  78. u8 reg72 = 0, reg73 = 0; /* primary */
  79. u8 reg7a = 0, reg7b = 0; /* secondary */
  80. u8 reg50 = 1, reg51 = 1, reg57 = 0, reg71 = 0; /* extra */
  81. u8 rev = 0;
  82. p += sprintf(p, "\nController: %d\n", index);
  83. p += sprintf(p, "PCI-%x Chipset.\n", dev->device);
  84. (void) pci_read_config_byte(dev, CFR, &reg50);
  85. (void) pci_read_config_byte(dev, CNTRL, &reg51);
  86. (void) pci_read_config_byte(dev, ARTTIM23, &reg57);
  87. (void) pci_read_config_byte(dev, MRDMODE, &reg71);
  88. (void) pci_read_config_byte(dev, BMIDESR0, &reg72);
  89. (void) pci_read_config_byte(dev, UDIDETCR0, &reg73);
  90. (void) pci_read_config_byte(dev, BMIDESR1, &reg7a);
  91. (void) pci_read_config_byte(dev, UDIDETCR1, &reg7b);
  92. /* PCI0643/6 originally didn't have the primary channel enable bit */
  93. (void) pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  94. if ((dev->device == PCI_DEVICE_ID_CMD_643) ||
  95. (dev->device == PCI_DEVICE_ID_CMD_646 && rev < 3))
  96. reg51 |= CNTRL_ENA_1ST;
  97. p += sprintf(p, "---------------- Primary Channel "
  98. "---------------- Secondary Channel ------------\n");
  99. p += sprintf(p, " %s %s\n",
  100. (reg51 & CNTRL_ENA_1ST) ? "enabled " : "disabled",
  101. (reg51 & CNTRL_ENA_2ND) ? "enabled " : "disabled");
  102. p += sprintf(p, "---------------- drive0 --------- drive1 "
  103. "-------- drive0 --------- drive1 ------\n");
  104. p += sprintf(p, "DMA enabled: %s %s"
  105. " %s %s\n",
  106. (reg72 & 0x20) ? "yes" : "no ", (reg72 & 0x40) ? "yes" : "no ",
  107. (reg7a & 0x20) ? "yes" : "no ", (reg7a & 0x40) ? "yes" : "no ");
  108. p += sprintf(p, "UltraDMA mode: %s (%c) %s (%c)",
  109. ( reg73 & 0x01) ? " on" : "off",
  110. ((reg73 & 0x30) == 0x30) ? ((reg73 & 0x04) ? '3' : '0') :
  111. ((reg73 & 0x30) == 0x20) ? ((reg73 & 0x04) ? '3' : '1') :
  112. ((reg73 & 0x30) == 0x10) ? ((reg73 & 0x04) ? '4' : '2') :
  113. ((reg73 & 0x30) == 0x00) ? ((reg73 & 0x04) ? '5' : '2') : '?',
  114. ( reg73 & 0x02) ? " on" : "off",
  115. ((reg73 & 0xC0) == 0xC0) ? ((reg73 & 0x08) ? '3' : '0') :
  116. ((reg73 & 0xC0) == 0x80) ? ((reg73 & 0x08) ? '3' : '1') :
  117. ((reg73 & 0xC0) == 0x40) ? ((reg73 & 0x08) ? '4' : '2') :
  118. ((reg73 & 0xC0) == 0x00) ? ((reg73 & 0x08) ? '5' : '2') : '?');
  119. p += sprintf(p, " %s (%c) %s (%c)\n",
  120. ( reg7b & 0x01) ? " on" : "off",
  121. ((reg7b & 0x30) == 0x30) ? ((reg7b & 0x04) ? '3' : '0') :
  122. ((reg7b & 0x30) == 0x20) ? ((reg7b & 0x04) ? '3' : '1') :
  123. ((reg7b & 0x30) == 0x10) ? ((reg7b & 0x04) ? '4' : '2') :
  124. ((reg7b & 0x30) == 0x00) ? ((reg7b & 0x04) ? '5' : '2') : '?',
  125. ( reg7b & 0x02) ? " on" : "off",
  126. ((reg7b & 0xC0) == 0xC0) ? ((reg7b & 0x08) ? '3' : '0') :
  127. ((reg7b & 0xC0) == 0x80) ? ((reg7b & 0x08) ? '3' : '1') :
  128. ((reg7b & 0xC0) == 0x40) ? ((reg7b & 0x08) ? '4' : '2') :
  129. ((reg7b & 0xC0) == 0x00) ? ((reg7b & 0x08) ? '5' : '2') : '?');
  130. p += sprintf(p, "Interrupt: %s, %s %s, %s\n",
  131. (reg71 & MRDMODE_BLK_CH0 ) ? "blocked" : "enabled",
  132. (reg50 & CFR_INTR_CH0 ) ? "pending" : "clear ",
  133. (reg71 & MRDMODE_BLK_CH1 ) ? "blocked" : "enabled",
  134. (reg57 & ARTTIM23_INTR_CH1) ? "pending" : "clear ");
  135. return (char *)p;
  136. }
  137. static int cmd64x_get_info (char *buffer, char **addr, off_t offset, int count)
  138. {
  139. char *p = buffer;
  140. int i;
  141. for (i = 0; i < n_cmd_devs; i++) {
  142. struct pci_dev *dev = cmd_devs[i];
  143. p = print_cmd64x_get_info(p, dev, i);
  144. }
  145. return p-buffer; /* => must be less than 4k! */
  146. }
  147. #endif /* defined(DISPLAY_CMD64X_TIMINGS) && defined(CONFIG_IDE_PROC_FS) */
  148. static u8 quantize_timing(int timing, int quant)
  149. {
  150. return (timing + quant - 1) / quant;
  151. }
  152. /*
  153. * This routine calculates active/recovery counts and then writes them into
  154. * the chipset registers.
  155. */
  156. static void program_cycle_times (ide_drive_t *drive, int cycle_time, int active_time)
  157. {
  158. struct pci_dev *dev = HWIF(drive)->pci_dev;
  159. int clock_time = 1000 / system_bus_clock();
  160. u8 cycle_count, active_count, recovery_count, drwtim;
  161. static const u8 recovery_values[] =
  162. {15, 15, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 0};
  163. static const u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM2, DRWTIM3};
  164. cmdprintk("program_cycle_times parameters: total=%d, active=%d\n",
  165. cycle_time, active_time);
  166. cycle_count = quantize_timing( cycle_time, clock_time);
  167. active_count = quantize_timing(active_time, clock_time);
  168. recovery_count = cycle_count - active_count;
  169. /*
  170. * In case we've got too long recovery phase, try to lengthen
  171. * the active phase
  172. */
  173. if (recovery_count > 16) {
  174. active_count += recovery_count - 16;
  175. recovery_count = 16;
  176. }
  177. if (active_count > 16) /* shouldn't actually happen... */
  178. active_count = 16;
  179. cmdprintk("Final counts: total=%d, active=%d, recovery=%d\n",
  180. cycle_count, active_count, recovery_count);
  181. /*
  182. * Convert values to internal chipset representation
  183. */
  184. recovery_count = recovery_values[recovery_count];
  185. active_count &= 0x0f;
  186. /* Program the active/recovery counts into the DRWTIM register */
  187. drwtim = (active_count << 4) | recovery_count;
  188. (void) pci_write_config_byte(dev, drwtim_regs[drive->dn], drwtim);
  189. cmdprintk("Write 0x%02x to reg 0x%x\n", drwtim, drwtim_regs[drive->dn]);
  190. }
  191. /*
  192. * This routine selects drive's best PIO mode and writes into the chipset
  193. * registers setup/active/recovery timings.
  194. */
  195. static u8 cmd64x_tune_pio (ide_drive_t *drive, u8 mode_wanted)
  196. {
  197. ide_hwif_t *hwif = HWIF(drive);
  198. struct pci_dev *dev = hwif->pci_dev;
  199. ide_pio_data_t pio;
  200. u8 pio_mode, setup_count, arttim = 0;
  201. static const u8 setup_values[] = {0x40, 0x40, 0x40, 0x80, 0, 0xc0};
  202. static const u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23};
  203. pio_mode = ide_get_best_pio_mode(drive, mode_wanted, 5, &pio);
  204. cmdprintk("%s: PIO mode wanted %d, selected %d (%d ns)%s\n",
  205. drive->name, mode_wanted, pio_mode, pio.cycle_time,
  206. pio.overridden ? " (overriding vendor mode)" : "");
  207. program_cycle_times(drive, pio.cycle_time,
  208. ide_pio_timings[pio_mode].active_time);
  209. setup_count = quantize_timing(ide_pio_timings[pio_mode].setup_time,
  210. 1000 / system_bus_clock());
  211. /*
  212. * The primary channel has individual address setup timing registers
  213. * for each drive and the hardware selects the slowest timing itself.
  214. * The secondary channel has one common register and we have to select
  215. * the slowest address setup timing ourselves.
  216. */
  217. if (hwif->channel) {
  218. ide_drive_t *drives = hwif->drives;
  219. drive->drive_data = setup_count;
  220. setup_count = max(drives[0].drive_data, drives[1].drive_data);
  221. }
  222. if (setup_count > 5) /* shouldn't actually happen... */
  223. setup_count = 5;
  224. cmdprintk("Final address setup count: %d\n", setup_count);
  225. /*
  226. * Program the address setup clocks into the ARTTIM registers.
  227. * Avoid clearing the secondary channel's interrupt bit.
  228. */
  229. (void) pci_read_config_byte (dev, arttim_regs[drive->dn], &arttim);
  230. if (hwif->channel)
  231. arttim &= ~ARTTIM23_INTR_CH1;
  232. arttim &= ~0xc0;
  233. arttim |= setup_values[setup_count];
  234. (void) pci_write_config_byte(dev, arttim_regs[drive->dn], arttim);
  235. cmdprintk("Write 0x%02x to reg 0x%x\n", arttim, arttim_regs[drive->dn]);
  236. return pio_mode;
  237. }
  238. /*
  239. * Attempts to set drive's PIO mode.
  240. * Special cases are 8: prefetch off, 9: prefetch on (both never worked),
  241. * and 255: auto-select best mode (used at boot time).
  242. */
  243. static void cmd64x_tune_drive (ide_drive_t *drive, u8 pio)
  244. {
  245. /*
  246. * Filter out the prefetch control values
  247. * to prevent PIO5 from being programmed
  248. */
  249. if (pio == 8 || pio == 9)
  250. return;
  251. pio = cmd64x_tune_pio(drive, pio);
  252. (void) ide_config_drive_speed(drive, XFER_PIO_0 + pio);
  253. }
  254. static int cmd64x_tune_chipset (ide_drive_t *drive, u8 speed)
  255. {
  256. ide_hwif_t *hwif = HWIF(drive);
  257. struct pci_dev *dev = hwif->pci_dev;
  258. u8 unit = drive->dn & 0x01;
  259. u8 regU = 0, pciU = hwif->channel ? UDIDETCR1 : UDIDETCR0;
  260. speed = ide_rate_filter(drive, speed);
  261. if (speed >= XFER_SW_DMA_0) {
  262. (void) pci_read_config_byte(dev, pciU, &regU);
  263. regU &= ~(unit ? 0xCA : 0x35);
  264. }
  265. switch(speed) {
  266. case XFER_UDMA_5:
  267. regU |= unit ? 0x0A : 0x05;
  268. break;
  269. case XFER_UDMA_4:
  270. regU |= unit ? 0x4A : 0x15;
  271. break;
  272. case XFER_UDMA_3:
  273. regU |= unit ? 0x8A : 0x25;
  274. break;
  275. case XFER_UDMA_2:
  276. regU |= unit ? 0x42 : 0x11;
  277. break;
  278. case XFER_UDMA_1:
  279. regU |= unit ? 0x82 : 0x21;
  280. break;
  281. case XFER_UDMA_0:
  282. regU |= unit ? 0xC2 : 0x31;
  283. break;
  284. case XFER_MW_DMA_2:
  285. program_cycle_times(drive, 120, 70);
  286. break;
  287. case XFER_MW_DMA_1:
  288. program_cycle_times(drive, 150, 80);
  289. break;
  290. case XFER_MW_DMA_0:
  291. program_cycle_times(drive, 480, 215);
  292. break;
  293. case XFER_PIO_5:
  294. case XFER_PIO_4:
  295. case XFER_PIO_3:
  296. case XFER_PIO_2:
  297. case XFER_PIO_1:
  298. case XFER_PIO_0:
  299. (void) cmd64x_tune_pio(drive, speed - XFER_PIO_0);
  300. break;
  301. default:
  302. return 1;
  303. }
  304. if (speed >= XFER_SW_DMA_0)
  305. (void) pci_write_config_byte(dev, pciU, regU);
  306. return ide_config_drive_speed(drive, speed);
  307. }
  308. static int cmd64x_config_drive_for_dma (ide_drive_t *drive)
  309. {
  310. if (ide_tune_dma(drive))
  311. return 0;
  312. if (ide_use_fast_pio(drive))
  313. cmd64x_tune_drive(drive, 255);
  314. return -1;
  315. }
  316. static int cmd648_ide_dma_end (ide_drive_t *drive)
  317. {
  318. ide_hwif_t *hwif = HWIF(drive);
  319. int err = __ide_dma_end(drive);
  320. u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
  321. MRDMODE_INTR_CH0;
  322. u8 mrdmode = inb(hwif->dma_master + 0x01);
  323. /* clear the interrupt bit */
  324. outb(mrdmode | irq_mask, hwif->dma_master + 0x01);
  325. return err;
  326. }
  327. static int cmd64x_ide_dma_end (ide_drive_t *drive)
  328. {
  329. ide_hwif_t *hwif = HWIF(drive);
  330. struct pci_dev *dev = hwif->pci_dev;
  331. int irq_reg = hwif->channel ? ARTTIM23 : CFR;
  332. u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
  333. CFR_INTR_CH0;
  334. u8 irq_stat = 0;
  335. int err = __ide_dma_end(drive);
  336. (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
  337. /* clear the interrupt bit */
  338. (void) pci_write_config_byte(dev, irq_reg, irq_stat | irq_mask);
  339. return err;
  340. }
  341. static int cmd648_ide_dma_test_irq (ide_drive_t *drive)
  342. {
  343. ide_hwif_t *hwif = HWIF(drive);
  344. u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
  345. MRDMODE_INTR_CH0;
  346. u8 dma_stat = inb(hwif->dma_status);
  347. u8 mrdmode = inb(hwif->dma_master + 0x01);
  348. #ifdef DEBUG
  349. printk("%s: dma_stat: 0x%02x mrdmode: 0x%02x irq_mask: 0x%02x\n",
  350. drive->name, dma_stat, mrdmode, irq_mask);
  351. #endif
  352. if (!(mrdmode & irq_mask))
  353. return 0;
  354. /* return 1 if INTR asserted */
  355. if (dma_stat & 4)
  356. return 1;
  357. return 0;
  358. }
  359. static int cmd64x_ide_dma_test_irq (ide_drive_t *drive)
  360. {
  361. ide_hwif_t *hwif = HWIF(drive);
  362. struct pci_dev *dev = hwif->pci_dev;
  363. int irq_reg = hwif->channel ? ARTTIM23 : CFR;
  364. u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
  365. CFR_INTR_CH0;
  366. u8 dma_stat = inb(hwif->dma_status);
  367. u8 irq_stat = 0;
  368. (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
  369. #ifdef DEBUG
  370. printk("%s: dma_stat: 0x%02x irq_stat: 0x%02x irq_mask: 0x%02x\n",
  371. drive->name, dma_stat, irq_stat, irq_mask);
  372. #endif
  373. if (!(irq_stat & irq_mask))
  374. return 0;
  375. /* return 1 if INTR asserted */
  376. if (dma_stat & 4)
  377. return 1;
  378. return 0;
  379. }
  380. /*
  381. * ASUS P55T2P4D with CMD646 chipset revision 0x01 requires the old
  382. * event order for DMA transfers.
  383. */
  384. static int cmd646_1_ide_dma_end (ide_drive_t *drive)
  385. {
  386. ide_hwif_t *hwif = HWIF(drive);
  387. u8 dma_stat = 0, dma_cmd = 0;
  388. drive->waiting_for_dma = 0;
  389. /* get DMA status */
  390. dma_stat = inb(hwif->dma_status);
  391. /* read DMA command state */
  392. dma_cmd = inb(hwif->dma_command);
  393. /* stop DMA */
  394. outb(dma_cmd & ~1, hwif->dma_command);
  395. /* clear the INTR & ERROR bits */
  396. outb(dma_stat | 6, hwif->dma_status);
  397. /* and free any DMA resources */
  398. ide_destroy_dmatable(drive);
  399. /* verify good DMA status */
  400. return (dma_stat & 7) != 4;
  401. }
  402. static unsigned int __devinit init_chipset_cmd64x(struct pci_dev *dev, const char *name)
  403. {
  404. u32 class_rev = 0;
  405. u8 mrdmode = 0;
  406. pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
  407. class_rev &= 0xff;
  408. switch(dev->device) {
  409. case PCI_DEVICE_ID_CMD_643:
  410. break;
  411. case PCI_DEVICE_ID_CMD_646:
  412. printk(KERN_INFO "%s: chipset revision 0x%02X, ", name, class_rev);
  413. switch(class_rev) {
  414. case 0x07:
  415. case 0x05:
  416. printk("UltraDMA Capable");
  417. break;
  418. case 0x03:
  419. printk("MultiWord DMA Force Limited");
  420. break;
  421. case 0x01:
  422. default:
  423. printk("MultiWord DMA Limited, IRQ workaround enabled");
  424. break;
  425. }
  426. printk("\n");
  427. break;
  428. case PCI_DEVICE_ID_CMD_648:
  429. case PCI_DEVICE_ID_CMD_649:
  430. break;
  431. default:
  432. break;
  433. }
  434. /* Set a good latency timer and cache line size value. */
  435. (void) pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
  436. /* FIXME: pci_set_master() to ensure a good latency timer value */
  437. /* Setup interrupts. */
  438. (void) pci_read_config_byte(dev, MRDMODE, &mrdmode);
  439. mrdmode &= ~(0x30);
  440. (void) pci_write_config_byte(dev, MRDMODE, mrdmode);
  441. /* Use MEMORY READ LINE for reads.
  442. * NOTE: Although not mentioned in the PCI0646U specs,
  443. * these bits are write only and won't be read
  444. * back as set or not. The PCI0646U2 specs clarify
  445. * this point.
  446. */
  447. (void) pci_write_config_byte(dev, MRDMODE, mrdmode | 0x02);
  448. /* Set reasonable active/recovery/address-setup values. */
  449. (void) pci_write_config_byte(dev, ARTTIM0, 0x40);
  450. (void) pci_write_config_byte(dev, DRWTIM0, 0x3f);
  451. (void) pci_write_config_byte(dev, ARTTIM1, 0x40);
  452. (void) pci_write_config_byte(dev, DRWTIM1, 0x3f);
  453. #ifdef __i386__
  454. (void) pci_write_config_byte(dev, ARTTIM23, 0x1c);
  455. #else
  456. (void) pci_write_config_byte(dev, ARTTIM23, 0x5c);
  457. #endif
  458. (void) pci_write_config_byte(dev, DRWTIM23, 0x3f);
  459. (void) pci_write_config_byte(dev, DRWTIM3, 0x3f);
  460. #ifdef CONFIG_PPC
  461. (void) pci_write_config_byte(dev, UDIDETCR0, 0xf0);
  462. #endif /* CONFIG_PPC */
  463. #if defined(DISPLAY_CMD64X_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
  464. cmd_devs[n_cmd_devs++] = dev;
  465. if (!cmd64x_proc) {
  466. cmd64x_proc = 1;
  467. ide_pci_create_host_proc("cmd64x", cmd64x_get_info);
  468. }
  469. #endif /* DISPLAY_CMD64X_TIMINGS && CONFIG_IDE_PROC_FS */
  470. return 0;
  471. }
  472. static unsigned int __devinit ata66_cmd64x(ide_hwif_t *hwif)
  473. {
  474. u8 ata66 = 0, mask = (hwif->channel) ? 0x02 : 0x01;
  475. switch(hwif->pci_dev->device) {
  476. case PCI_DEVICE_ID_CMD_643:
  477. case PCI_DEVICE_ID_CMD_646:
  478. return ata66;
  479. default:
  480. break;
  481. }
  482. pci_read_config_byte(hwif->pci_dev, BMIDECSR, &ata66);
  483. return (ata66 & mask) ? 1 : 0;
  484. }
  485. static void __devinit init_hwif_cmd64x(ide_hwif_t *hwif)
  486. {
  487. struct pci_dev *dev = hwif->pci_dev;
  488. unsigned int class_rev;
  489. hwif->autodma = 0;
  490. pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
  491. class_rev &= 0xff;
  492. hwif->tuneproc = &cmd64x_tune_drive;
  493. hwif->speedproc = &cmd64x_tune_chipset;
  494. hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
  495. if (!hwif->dma_base)
  496. return;
  497. hwif->atapi_dma = 1;
  498. hwif->ultra_mask = hwif->cds->udma_mask;
  499. /*
  500. * UltraDMA only supported on PCI646U and PCI646U2, which
  501. * correspond to revisions 0x03, 0x05 and 0x07 respectively.
  502. * Actually, although the CMD tech support people won't
  503. * tell me the details, the 0x03 revision cannot support
  504. * UDMA correctly without hardware modifications, and even
  505. * then it only works with Quantum disks due to some
  506. * hold time assumptions in the 646U part which are fixed
  507. * in the 646U2.
  508. *
  509. * So we only do UltraDMA on revision 0x05 and 0x07 chipsets.
  510. */
  511. if (dev->device == PCI_DEVICE_ID_CMD_646 && class_rev < 5)
  512. hwif->ultra_mask = 0x00;
  513. hwif->mwdma_mask = 0x07;
  514. hwif->ide_dma_check = &cmd64x_config_drive_for_dma;
  515. if (!(hwif->udma_four))
  516. hwif->udma_four = ata66_cmd64x(hwif);
  517. switch(dev->device) {
  518. case PCI_DEVICE_ID_CMD_648:
  519. case PCI_DEVICE_ID_CMD_649:
  520. alt_irq_bits:
  521. hwif->ide_dma_end = &cmd648_ide_dma_end;
  522. hwif->ide_dma_test_irq = &cmd648_ide_dma_test_irq;
  523. break;
  524. case PCI_DEVICE_ID_CMD_646:
  525. hwif->chipset = ide_cmd646;
  526. if (class_rev == 0x01) {
  527. hwif->ide_dma_end = &cmd646_1_ide_dma_end;
  528. break;
  529. } else if (class_rev >= 0x03)
  530. goto alt_irq_bits;
  531. /* fall thru */
  532. default:
  533. hwif->ide_dma_end = &cmd64x_ide_dma_end;
  534. hwif->ide_dma_test_irq = &cmd64x_ide_dma_test_irq;
  535. break;
  536. }
  537. if (!noautodma)
  538. hwif->autodma = 1;
  539. hwif->drives[0].autodma = hwif->autodma;
  540. hwif->drives[1].autodma = hwif->autodma;
  541. }
  542. static int __devinit init_setup_cmd64x(struct pci_dev *dev, ide_pci_device_t *d)
  543. {
  544. return ide_setup_pci_device(dev, d);
  545. }
  546. static int __devinit init_setup_cmd646(struct pci_dev *dev, ide_pci_device_t *d)
  547. {
  548. u8 rev = 0;
  549. /*
  550. * The original PCI0646 didn't have the primary channel enable bit,
  551. * it appeared starting with PCI0646U (i.e. revision ID 3).
  552. */
  553. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  554. if (rev < 3)
  555. d->enablebits[0].reg = 0;
  556. return ide_setup_pci_device(dev, d);
  557. }
  558. static ide_pci_device_t cmd64x_chipsets[] __devinitdata = {
  559. { /* 0 */
  560. .name = "CMD643",
  561. .init_setup = init_setup_cmd64x,
  562. .init_chipset = init_chipset_cmd64x,
  563. .init_hwif = init_hwif_cmd64x,
  564. .channels = 2,
  565. .autodma = AUTODMA,
  566. .enablebits = {{0x00,0x00,0x00}, {0x51,0x08,0x08}},
  567. .bootable = ON_BOARD,
  568. .udma_mask = 0x00, /* no udma */
  569. },{ /* 1 */
  570. .name = "CMD646",
  571. .init_setup = init_setup_cmd646,
  572. .init_chipset = init_chipset_cmd64x,
  573. .init_hwif = init_hwif_cmd64x,
  574. .channels = 2,
  575. .autodma = AUTODMA,
  576. .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
  577. .bootable = ON_BOARD,
  578. .udma_mask = 0x07, /* udma0-2 */
  579. },{ /* 2 */
  580. .name = "CMD648",
  581. .init_setup = init_setup_cmd64x,
  582. .init_chipset = init_chipset_cmd64x,
  583. .init_hwif = init_hwif_cmd64x,
  584. .channels = 2,
  585. .autodma = AUTODMA,
  586. .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
  587. .bootable = ON_BOARD,
  588. .udma_mask = 0x1f, /* udma0-4 */
  589. },{ /* 3 */
  590. .name = "CMD649",
  591. .init_setup = init_setup_cmd64x,
  592. .init_chipset = init_chipset_cmd64x,
  593. .init_hwif = init_hwif_cmd64x,
  594. .channels = 2,
  595. .autodma = AUTODMA,
  596. .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
  597. .bootable = ON_BOARD,
  598. .udma_mask = 0x3f, /* udma0-5 */
  599. }
  600. };
  601. /*
  602. * We may have to modify enablebits for PCI0646, so we'd better pass
  603. * a local copy of the ide_pci_device_t structure down the call chain...
  604. */
  605. static int __devinit cmd64x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  606. {
  607. ide_pci_device_t d = cmd64x_chipsets[id->driver_data];
  608. return d.init_setup(dev, &d);
  609. }
  610. static struct pci_device_id cmd64x_pci_tbl[] = {
  611. { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_CMD_643, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  612. { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_CMD_646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
  613. { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_CMD_648, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
  614. { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_CMD_649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
  615. { 0, },
  616. };
  617. MODULE_DEVICE_TABLE(pci, cmd64x_pci_tbl);
  618. static struct pci_driver driver = {
  619. .name = "CMD64x_IDE",
  620. .id_table = cmd64x_pci_tbl,
  621. .probe = cmd64x_init_one,
  622. };
  623. static int __init cmd64x_ide_init(void)
  624. {
  625. return ide_pci_register_driver(&driver);
  626. }
  627. module_init(cmd64x_ide_init);
  628. MODULE_AUTHOR("Eddie Dost, David Miller, Andre Hedrick");
  629. MODULE_DESCRIPTION("PCI driver module for CMD64x IDE");
  630. MODULE_LICENSE("GPL");