amd74xx.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557
  1. /*
  2. * Version 2.13
  3. *
  4. * AMD 755/756/766/8111 and nVidia nForce/2/2s/3/3s/CK804/MCP04
  5. * IDE driver for Linux.
  6. *
  7. * Copyright (c) 2000-2002 Vojtech Pavlik
  8. *
  9. * Based on the work of:
  10. * Andre Hedrick
  11. */
  12. /*
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License version 2 as published by
  15. * the Free Software Foundation.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/ioport.h>
  20. #include <linux/blkdev.h>
  21. #include <linux/pci.h>
  22. #include <linux/init.h>
  23. #include <linux/ide.h>
  24. #include <asm/io.h>
  25. #include "ide-timing.h"
  26. #define DISPLAY_AMD_TIMINGS
  27. #define AMD_IDE_ENABLE (0x00 + amd_config->base)
  28. #define AMD_IDE_CONFIG (0x01 + amd_config->base)
  29. #define AMD_CABLE_DETECT (0x02 + amd_config->base)
  30. #define AMD_DRIVE_TIMING (0x08 + amd_config->base)
  31. #define AMD_8BIT_TIMING (0x0e + amd_config->base)
  32. #define AMD_ADDRESS_SETUP (0x0c + amd_config->base)
  33. #define AMD_UDMA_TIMING (0x10 + amd_config->base)
  34. #define AMD_UDMA 0x07
  35. #define AMD_UDMA_33 0x01
  36. #define AMD_UDMA_66 0x02
  37. #define AMD_UDMA_100 0x03
  38. #define AMD_UDMA_133 0x04
  39. #define AMD_CHECK_SWDMA 0x08
  40. #define AMD_BAD_SWDMA 0x10
  41. #define AMD_BAD_FIFO 0x20
  42. #define AMD_CHECK_SERENADE 0x40
  43. /*
  44. * AMD SouthBridge chips.
  45. */
  46. static struct amd_ide_chip {
  47. unsigned short id;
  48. unsigned long base;
  49. unsigned char flags;
  50. } amd_ide_chips[] = {
  51. { PCI_DEVICE_ID_AMD_COBRA_7401, 0x40, AMD_UDMA_33 | AMD_BAD_SWDMA },
  52. { PCI_DEVICE_ID_AMD_VIPER_7409, 0x40, AMD_UDMA_66 | AMD_CHECK_SWDMA },
  53. { PCI_DEVICE_ID_AMD_VIPER_7411, 0x40, AMD_UDMA_100 | AMD_BAD_FIFO },
  54. { PCI_DEVICE_ID_AMD_OPUS_7441, 0x40, AMD_UDMA_100 },
  55. { PCI_DEVICE_ID_AMD_8111_IDE, 0x40, AMD_UDMA_133 | AMD_CHECK_SERENADE },
  56. { PCI_DEVICE_ID_NVIDIA_NFORCE_IDE, 0x50, AMD_UDMA_100 },
  57. { PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE, 0x50, AMD_UDMA_133 },
  58. { PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE, 0x50, AMD_UDMA_133 },
  59. { PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA, 0x50, AMD_UDMA_133 },
  60. { PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE, 0x50, AMD_UDMA_133 },
  61. { PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE, 0x50, AMD_UDMA_133 },
  62. { PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA, 0x50, AMD_UDMA_133 },
  63. { PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2, 0x50, AMD_UDMA_133 },
  64. { PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE, 0x50, AMD_UDMA_133 },
  65. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE, 0x50, AMD_UDMA_133 },
  66. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE, 0x50, AMD_UDMA_133 },
  67. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE, 0x50, AMD_UDMA_133 },
  68. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE, 0x50, AMD_UDMA_133 },
  69. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE, 0x50, AMD_UDMA_133 },
  70. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE, 0x50, AMD_UDMA_133 },
  71. { PCI_DEVICE_ID_AMD_CS5536_IDE, 0x40, AMD_UDMA_100 },
  72. { 0 }
  73. };
  74. static struct amd_ide_chip *amd_config;
  75. static ide_pci_device_t *amd_chipset;
  76. static unsigned int amd_80w;
  77. static unsigned int amd_clock;
  78. static char *amd_dma[] = { "MWDMA16", "UDMA33", "UDMA66", "UDMA100", "UDMA133" };
  79. static unsigned char amd_cyc2udma[] = { 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7 };
  80. /*
  81. * AMD /proc entry.
  82. */
  83. #ifdef CONFIG_IDE_PROC_FS
  84. #include <linux/stat.h>
  85. #include <linux/proc_fs.h>
  86. static u8 amd74xx_proc;
  87. static unsigned char amd_udma2cyc[] = { 4, 6, 8, 10, 3, 2, 1, 15 };
  88. static unsigned long amd_base;
  89. static struct pci_dev *bmide_dev;
  90. extern int (*amd74xx_display_info)(char *, char **, off_t, int); /* ide-proc.c */
  91. #define amd_print(format, arg...) p += sprintf(p, format "\n" , ## arg)
  92. #define amd_print_drive(name, format, arg...)\
  93. p += sprintf(p, name); for (i = 0; i < 4; i++) p += sprintf(p, format, ## arg); p += sprintf(p, "\n");
  94. static int amd74xx_get_info(char *buffer, char **addr, off_t offset, int count)
  95. {
  96. int speed[4], cycle[4], setup[4], active[4], recover[4], den[4],
  97. uen[4], udma[4], active8b[4], recover8b[4];
  98. struct pci_dev *dev = bmide_dev;
  99. unsigned int v, u, i;
  100. unsigned short c, w;
  101. unsigned char t;
  102. int len;
  103. char *p = buffer;
  104. amd_print("----------AMD BusMastering IDE Configuration----------------");
  105. amd_print("Driver Version: 2.13");
  106. amd_print("South Bridge: %s", pci_name(bmide_dev));
  107. pci_read_config_byte(dev, PCI_REVISION_ID, &t);
  108. amd_print("Revision: IDE %#x", t);
  109. amd_print("Highest DMA rate: %s", amd_dma[amd_config->flags & AMD_UDMA]);
  110. amd_print("BM-DMA base: %#lx", amd_base);
  111. amd_print("PCI clock: %d.%dMHz", amd_clock / 1000, amd_clock / 100 % 10);
  112. amd_print("-----------------------Primary IDE-------Secondary IDE------");
  113. pci_read_config_byte(dev, AMD_IDE_CONFIG, &t);
  114. amd_print("Prefetch Buffer: %10s%20s", (t & 0x80) ? "yes" : "no", (t & 0x20) ? "yes" : "no");
  115. amd_print("Post Write Buffer: %10s%20s", (t & 0x40) ? "yes" : "no", (t & 0x10) ? "yes" : "no");
  116. pci_read_config_byte(dev, AMD_IDE_ENABLE, &t);
  117. amd_print("Enabled: %10s%20s", (t & 0x02) ? "yes" : "no", (t & 0x01) ? "yes" : "no");
  118. c = inb(amd_base + 0x02) | (inb(amd_base + 0x0a) << 8);
  119. amd_print("Simplex only: %10s%20s", (c & 0x80) ? "yes" : "no", (c & 0x8000) ? "yes" : "no");
  120. amd_print("Cable Type: %10s%20s", (amd_80w & 1) ? "80w" : "40w", (amd_80w & 2) ? "80w" : "40w");
  121. if (!amd_clock)
  122. return p - buffer;
  123. amd_print("-------------------drive0----drive1----drive2----drive3-----");
  124. pci_read_config_byte(dev, AMD_ADDRESS_SETUP, &t);
  125. pci_read_config_dword(dev, AMD_DRIVE_TIMING, &v);
  126. pci_read_config_word(dev, AMD_8BIT_TIMING, &w);
  127. pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
  128. for (i = 0; i < 4; i++) {
  129. setup[i] = ((t >> ((3 - i) << 1)) & 0x3) + 1;
  130. recover8b[i] = ((w >> ((1 - (i >> 1)) << 3)) & 0xf) + 1;
  131. active8b[i] = ((w >> (((1 - (i >> 1)) << 3) + 4)) & 0xf) + 1;
  132. active[i] = ((v >> (((3 - i) << 3) + 4)) & 0xf) + 1;
  133. recover[i] = ((v >> ((3 - i) << 3)) & 0xf) + 1;
  134. udma[i] = amd_udma2cyc[((u >> ((3 - i) << 3)) & 0x7)];
  135. uen[i] = ((u >> ((3 - i) << 3)) & 0x40) ? 1 : 0;
  136. den[i] = (c & ((i & 1) ? 0x40 : 0x20) << ((i & 2) << 2));
  137. if (den[i] && uen[i] && udma[i] == 1) {
  138. speed[i] = amd_clock * 3;
  139. cycle[i] = 666666 / amd_clock;
  140. continue;
  141. }
  142. if (den[i] && uen[i] && udma[i] == 15) {
  143. speed[i] = amd_clock * 4;
  144. cycle[i] = 500000 / amd_clock;
  145. continue;
  146. }
  147. speed[i] = 4 * amd_clock / ((den[i] && uen[i]) ? udma[i] : (active[i] + recover[i]) * 2);
  148. cycle[i] = 1000000 * ((den[i] && uen[i]) ? udma[i] : (active[i] + recover[i]) * 2) / amd_clock / 2;
  149. }
  150. amd_print_drive("Transfer Mode: ", "%10s", den[i] ? (uen[i] ? "UDMA" : "DMA") : "PIO");
  151. amd_print_drive("Address Setup: ", "%8dns", 1000000 * setup[i] / amd_clock);
  152. amd_print_drive("Cmd Active: ", "%8dns", 1000000 * active8b[i] / amd_clock);
  153. amd_print_drive("Cmd Recovery: ", "%8dns", 1000000 * recover8b[i] / amd_clock);
  154. amd_print_drive("Data Active: ", "%8dns", 1000000 * active[i] / amd_clock);
  155. amd_print_drive("Data Recovery: ", "%8dns", 1000000 * recover[i] / amd_clock);
  156. amd_print_drive("Cycle Time: ", "%8dns", cycle[i]);
  157. amd_print_drive("Transfer Rate: ", "%4d.%dMB/s", speed[i] / 1000, speed[i] / 100 % 10);
  158. /* hoping p - buffer is less than 4K... */
  159. len = (p - buffer) - offset;
  160. *addr = buffer + offset;
  161. return len > count ? count : len;
  162. }
  163. #endif
  164. /*
  165. * amd_set_speed() writes timing values to the chipset registers
  166. */
  167. static void amd_set_speed(struct pci_dev *dev, unsigned char dn, struct ide_timing *timing)
  168. {
  169. unsigned char t;
  170. pci_read_config_byte(dev, AMD_ADDRESS_SETUP, &t);
  171. t = (t & ~(3 << ((3 - dn) << 1))) | ((FIT(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
  172. pci_write_config_byte(dev, AMD_ADDRESS_SETUP, t);
  173. pci_write_config_byte(dev, AMD_8BIT_TIMING + (1 - (dn >> 1)),
  174. ((FIT(timing->act8b, 1, 16) - 1) << 4) | (FIT(timing->rec8b, 1, 16) - 1));
  175. pci_write_config_byte(dev, AMD_DRIVE_TIMING + (3 - dn),
  176. ((FIT(timing->active, 1, 16) - 1) << 4) | (FIT(timing->recover, 1, 16) - 1));
  177. switch (amd_config->flags & AMD_UDMA) {
  178. case AMD_UDMA_33: t = timing->udma ? (0xc0 | (FIT(timing->udma, 2, 5) - 2)) : 0x03; break;
  179. case AMD_UDMA_66: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 2, 10)]) : 0x03; break;
  180. case AMD_UDMA_100: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 10)]) : 0x03; break;
  181. case AMD_UDMA_133: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 15)]) : 0x03; break;
  182. default: return;
  183. }
  184. pci_write_config_byte(dev, AMD_UDMA_TIMING + (3 - dn), t);
  185. }
  186. /*
  187. * amd_set_drive() computes timing values configures the drive and
  188. * the chipset to a desired transfer mode. It also can be called
  189. * by upper layers.
  190. */
  191. static int amd_set_drive(ide_drive_t *drive, u8 speed)
  192. {
  193. ide_drive_t *peer = HWIF(drive)->drives + (~drive->dn & 1);
  194. struct ide_timing t, p;
  195. int T, UT;
  196. if (speed != XFER_PIO_SLOW && speed != drive->current_speed)
  197. if (ide_config_drive_speed(drive, speed))
  198. printk(KERN_WARNING "ide%d: Drive %d didn't accept speed setting. Oh, well.\n",
  199. drive->dn >> 1, drive->dn & 1);
  200. T = 1000000000 / amd_clock;
  201. UT = T / min_t(int, max_t(int, amd_config->flags & AMD_UDMA, 1), 2);
  202. ide_timing_compute(drive, speed, &t, T, UT);
  203. if (peer->present) {
  204. ide_timing_compute(peer, peer->current_speed, &p, T, UT);
  205. ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
  206. }
  207. if (speed == XFER_UDMA_5 && amd_clock <= 33333) t.udma = 1;
  208. if (speed == XFER_UDMA_6 && amd_clock <= 33333) t.udma = 15;
  209. amd_set_speed(HWIF(drive)->pci_dev, drive->dn, &t);
  210. if (!drive->init_speed)
  211. drive->init_speed = speed;
  212. drive->current_speed = speed;
  213. return 0;
  214. }
  215. /*
  216. * amd74xx_tune_drive() is a callback from upper layers for
  217. * PIO-only tuning.
  218. */
  219. static void amd74xx_tune_drive(ide_drive_t *drive, u8 pio)
  220. {
  221. if (pio == 255) {
  222. amd_set_drive(drive, ide_find_best_mode(drive, XFER_PIO | XFER_EPIO));
  223. return;
  224. }
  225. amd_set_drive(drive, XFER_PIO_0 + min_t(byte, pio, 5));
  226. }
  227. /*
  228. * amd74xx_dmaproc() is a callback from upper layers that can do
  229. * a lot, but we use it for DMA/PIO tuning only, delegating everything
  230. * else to the default ide_dmaproc().
  231. */
  232. static int amd74xx_ide_dma_check(ide_drive_t *drive)
  233. {
  234. int w80 = HWIF(drive)->udma_four;
  235. u8 speed = ide_find_best_mode(drive,
  236. XFER_PIO | XFER_EPIO | XFER_MWDMA | XFER_UDMA |
  237. ((amd_config->flags & AMD_BAD_SWDMA) ? 0 : XFER_SWDMA) |
  238. (w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_66 ? XFER_UDMA_66 : 0) |
  239. (w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_100 ? XFER_UDMA_100 : 0) |
  240. (w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_133 ? XFER_UDMA_133 : 0));
  241. amd_set_drive(drive, speed);
  242. if (drive->autodma && (speed & XFER_MODE) != XFER_PIO)
  243. return 0;
  244. return -1;
  245. }
  246. /*
  247. * The initialization callback. Here we determine the IDE chip type
  248. * and initialize its drive independent registers.
  249. */
  250. static unsigned int __devinit init_chipset_amd74xx(struct pci_dev *dev, const char *name)
  251. {
  252. unsigned char t;
  253. unsigned int u;
  254. int i;
  255. /*
  256. * Check for bad SWDMA.
  257. */
  258. if (amd_config->flags & AMD_CHECK_SWDMA) {
  259. pci_read_config_byte(dev, PCI_REVISION_ID, &t);
  260. if (t <= 7)
  261. amd_config->flags |= AMD_BAD_SWDMA;
  262. }
  263. /*
  264. * Check 80-wire cable presence.
  265. */
  266. switch (amd_config->flags & AMD_UDMA) {
  267. case AMD_UDMA_133:
  268. case AMD_UDMA_100:
  269. pci_read_config_byte(dev, AMD_CABLE_DETECT, &t);
  270. pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
  271. amd_80w = ((t & 0x3) ? 1 : 0) | ((t & 0xc) ? 2 : 0);
  272. for (i = 24; i >= 0; i -= 8)
  273. if (((u >> i) & 4) && !(amd_80w & (1 << (1 - (i >> 4))))) {
  274. printk(KERN_WARNING "%s: BIOS didn't set cable bits correctly. Enabling workaround.\n",
  275. amd_chipset->name);
  276. amd_80w |= (1 << (1 - (i >> 4)));
  277. }
  278. break;
  279. case AMD_UDMA_66:
  280. /* no host side cable detection */
  281. amd_80w = 0x03;
  282. break;
  283. }
  284. /*
  285. * Take care of prefetch & postwrite.
  286. */
  287. pci_read_config_byte(dev, AMD_IDE_CONFIG, &t);
  288. pci_write_config_byte(dev, AMD_IDE_CONFIG,
  289. (amd_config->flags & AMD_BAD_FIFO) ? (t & 0x0f) : (t | 0xf0));
  290. /*
  291. * Take care of incorrectly wired Serenade mainboards.
  292. */
  293. if ((amd_config->flags & AMD_CHECK_SERENADE) &&
  294. dev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
  295. dev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
  296. amd_config->flags = AMD_UDMA_100;
  297. /*
  298. * Determine the system bus clock.
  299. */
  300. amd_clock = system_bus_clock() * 1000;
  301. switch (amd_clock) {
  302. case 33000: amd_clock = 33333; break;
  303. case 37000: amd_clock = 37500; break;
  304. case 41000: amd_clock = 41666; break;
  305. }
  306. if (amd_clock < 20000 || amd_clock > 50000) {
  307. printk(KERN_WARNING "%s: User given PCI clock speed impossible (%d), using 33 MHz instead.\n",
  308. amd_chipset->name, amd_clock);
  309. amd_clock = 33333;
  310. }
  311. /*
  312. * Print the boot message.
  313. */
  314. pci_read_config_byte(dev, PCI_REVISION_ID, &t);
  315. printk(KERN_INFO "%s: %s (rev %02x) %s controller\n",
  316. amd_chipset->name, pci_name(dev), t, amd_dma[amd_config->flags & AMD_UDMA]);
  317. /*
  318. * Register /proc/ide/amd74xx entry
  319. */
  320. #if defined(DISPLAY_AMD_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
  321. if (!amd74xx_proc) {
  322. amd_base = pci_resource_start(dev, 4);
  323. bmide_dev = dev;
  324. ide_pci_create_host_proc("amd74xx", amd74xx_get_info);
  325. amd74xx_proc = 1;
  326. }
  327. #endif /* DISPLAY_AMD_TIMINGS && CONFIG_IDE_PROC_FS */
  328. return dev->irq;
  329. }
  330. static void __devinit init_hwif_amd74xx(ide_hwif_t *hwif)
  331. {
  332. int i;
  333. if (hwif->irq == 0) /* 0 is bogus but will do for now */
  334. hwif->irq = pci_get_legacy_ide_irq(hwif->pci_dev, hwif->channel);
  335. hwif->autodma = 0;
  336. hwif->tuneproc = &amd74xx_tune_drive;
  337. hwif->speedproc = &amd_set_drive;
  338. for (i = 0; i < 2; i++) {
  339. hwif->drives[i].io_32bit = 1;
  340. hwif->drives[i].unmask = 1;
  341. hwif->drives[i].autotune = 1;
  342. hwif->drives[i].dn = hwif->channel * 2 + i;
  343. }
  344. if (!hwif->dma_base)
  345. return;
  346. hwif->atapi_dma = 1;
  347. hwif->ultra_mask = 0x7f;
  348. hwif->mwdma_mask = 0x07;
  349. hwif->swdma_mask = 0x07;
  350. if (!hwif->udma_four)
  351. hwif->udma_four = (amd_80w >> hwif->channel) & 1;
  352. hwif->ide_dma_check = &amd74xx_ide_dma_check;
  353. if (!noautodma)
  354. hwif->autodma = 1;
  355. hwif->drives[0].autodma = hwif->autodma;
  356. hwif->drives[1].autodma = hwif->autodma;
  357. }
  358. #define DECLARE_AMD_DEV(name_str) \
  359. { \
  360. .name = name_str, \
  361. .init_chipset = init_chipset_amd74xx, \
  362. .init_hwif = init_hwif_amd74xx, \
  363. .channels = 2, \
  364. .autodma = AUTODMA, \
  365. .enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}}, \
  366. .bootable = ON_BOARD, \
  367. }
  368. #define DECLARE_NV_DEV(name_str) \
  369. { \
  370. .name = name_str, \
  371. .init_chipset = init_chipset_amd74xx, \
  372. .init_hwif = init_hwif_amd74xx, \
  373. .channels = 2, \
  374. .autodma = AUTODMA, \
  375. .enablebits = {{0x50,0x02,0x02}, {0x50,0x01,0x01}}, \
  376. .bootable = ON_BOARD, \
  377. }
  378. static ide_pci_device_t amd74xx_chipsets[] __devinitdata = {
  379. /* 0 */ DECLARE_AMD_DEV("AMD7401"),
  380. /* 1 */ DECLARE_AMD_DEV("AMD7409"),
  381. /* 2 */ DECLARE_AMD_DEV("AMD7411"),
  382. /* 3 */ DECLARE_AMD_DEV("AMD7441"),
  383. /* 4 */ DECLARE_AMD_DEV("AMD8111"),
  384. /* 5 */ DECLARE_NV_DEV("NFORCE"),
  385. /* 6 */ DECLARE_NV_DEV("NFORCE2"),
  386. /* 7 */ DECLARE_NV_DEV("NFORCE2-U400R"),
  387. /* 8 */ DECLARE_NV_DEV("NFORCE2-U400R-SATA"),
  388. /* 9 */ DECLARE_NV_DEV("NFORCE3-150"),
  389. /* 10 */ DECLARE_NV_DEV("NFORCE3-250"),
  390. /* 11 */ DECLARE_NV_DEV("NFORCE3-250-SATA"),
  391. /* 12 */ DECLARE_NV_DEV("NFORCE3-250-SATA2"),
  392. /* 13 */ DECLARE_NV_DEV("NFORCE-CK804"),
  393. /* 14 */ DECLARE_NV_DEV("NFORCE-MCP04"),
  394. /* 15 */ DECLARE_NV_DEV("NFORCE-MCP51"),
  395. /* 16 */ DECLARE_NV_DEV("NFORCE-MCP55"),
  396. /* 17 */ DECLARE_NV_DEV("NFORCE-MCP61"),
  397. /* 18 */ DECLARE_NV_DEV("NFORCE-MCP65"),
  398. /* 19 */ DECLARE_NV_DEV("NFORCE-MCP67"),
  399. /* 20 */ DECLARE_AMD_DEV("AMD5536"),
  400. };
  401. static int __devinit amd74xx_probe(struct pci_dev *dev, const struct pci_device_id *id)
  402. {
  403. amd_chipset = amd74xx_chipsets + id->driver_data;
  404. amd_config = amd_ide_chips + id->driver_data;
  405. if (dev->device != amd_config->id) {
  406. printk(KERN_ERR "%s: assertion 0x%02x == 0x%02x failed !\n",
  407. pci_name(dev), dev->device, amd_config->id);
  408. return -ENODEV;
  409. }
  410. return ide_setup_pci_device(dev, amd_chipset);
  411. }
  412. static struct pci_device_id amd74xx_pci_tbl[] = {
  413. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_COBRA_7401, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  414. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7409, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
  415. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
  416. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_OPUS_7441, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
  417. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4 },
  418. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5 },
  419. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6 },
  420. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 7 },
  421. #ifdef CONFIG_BLK_DEV_IDE_SATA
  422. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 8 },
  423. #endif
  424. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 9 },
  425. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 10 },
  426. #ifdef CONFIG_BLK_DEV_IDE_SATA
  427. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 11 },
  428. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 12 },
  429. #endif
  430. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 13 },
  431. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 14 },
  432. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 15 },
  433. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 16 },
  434. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 17 },
  435. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 18 },
  436. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 19 },
  437. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 20 },
  438. { 0, },
  439. };
  440. MODULE_DEVICE_TABLE(pci, amd74xx_pci_tbl);
  441. static struct pci_driver driver = {
  442. .name = "AMD_IDE",
  443. .id_table = amd74xx_pci_tbl,
  444. .probe = amd74xx_probe,
  445. };
  446. static int __init amd74xx_ide_init(void)
  447. {
  448. return ide_pci_register_driver(&driver);
  449. }
  450. module_init(amd74xx_ide_init);
  451. MODULE_AUTHOR("Vojtech Pavlik");
  452. MODULE_DESCRIPTION("AMD PCI IDE driver");
  453. MODULE_LICENSE("GPL");