aec62xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /*
  2. * linux/drivers/ide/pci/aec62xx.c Version 0.21 Apr 21, 2007
  3. *
  4. * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. */
  8. #include <linux/module.h>
  9. #include <linux/types.h>
  10. #include <linux/pci.h>
  11. #include <linux/delay.h>
  12. #include <linux/hdreg.h>
  13. #include <linux/ide.h>
  14. #include <linux/init.h>
  15. #include <asm/io.h>
  16. struct chipset_bus_clock_list_entry {
  17. u8 xfer_speed;
  18. u8 chipset_settings;
  19. u8 ultra_settings;
  20. };
  21. static const struct chipset_bus_clock_list_entry aec6xxx_33_base [] = {
  22. { XFER_UDMA_6, 0x31, 0x07 },
  23. { XFER_UDMA_5, 0x31, 0x06 },
  24. { XFER_UDMA_4, 0x31, 0x05 },
  25. { XFER_UDMA_3, 0x31, 0x04 },
  26. { XFER_UDMA_2, 0x31, 0x03 },
  27. { XFER_UDMA_1, 0x31, 0x02 },
  28. { XFER_UDMA_0, 0x31, 0x01 },
  29. { XFER_MW_DMA_2, 0x31, 0x00 },
  30. { XFER_MW_DMA_1, 0x31, 0x00 },
  31. { XFER_MW_DMA_0, 0x0a, 0x00 },
  32. { XFER_PIO_4, 0x31, 0x00 },
  33. { XFER_PIO_3, 0x33, 0x00 },
  34. { XFER_PIO_2, 0x08, 0x00 },
  35. { XFER_PIO_1, 0x0a, 0x00 },
  36. { XFER_PIO_0, 0x00, 0x00 },
  37. { 0, 0x00, 0x00 }
  38. };
  39. static const struct chipset_bus_clock_list_entry aec6xxx_34_base [] = {
  40. { XFER_UDMA_6, 0x41, 0x06 },
  41. { XFER_UDMA_5, 0x41, 0x05 },
  42. { XFER_UDMA_4, 0x41, 0x04 },
  43. { XFER_UDMA_3, 0x41, 0x03 },
  44. { XFER_UDMA_2, 0x41, 0x02 },
  45. { XFER_UDMA_1, 0x41, 0x01 },
  46. { XFER_UDMA_0, 0x41, 0x01 },
  47. { XFER_MW_DMA_2, 0x41, 0x00 },
  48. { XFER_MW_DMA_1, 0x42, 0x00 },
  49. { XFER_MW_DMA_0, 0x7a, 0x00 },
  50. { XFER_PIO_4, 0x41, 0x00 },
  51. { XFER_PIO_3, 0x43, 0x00 },
  52. { XFER_PIO_2, 0x78, 0x00 },
  53. { XFER_PIO_1, 0x7a, 0x00 },
  54. { XFER_PIO_0, 0x70, 0x00 },
  55. { 0, 0x00, 0x00 }
  56. };
  57. #define BUSCLOCK(D) \
  58. ((struct chipset_bus_clock_list_entry *) pci_get_drvdata((D)))
  59. /*
  60. * TO DO: active tuning and correction of cards without a bios.
  61. */
  62. static u8 pci_bus_clock_list (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  63. {
  64. for ( ; chipset_table->xfer_speed ; chipset_table++)
  65. if (chipset_table->xfer_speed == speed) {
  66. return chipset_table->chipset_settings;
  67. }
  68. return chipset_table->chipset_settings;
  69. }
  70. static u8 pci_bus_clock_list_ultra (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  71. {
  72. for ( ; chipset_table->xfer_speed ; chipset_table++)
  73. if (chipset_table->xfer_speed == speed) {
  74. return chipset_table->ultra_settings;
  75. }
  76. return chipset_table->ultra_settings;
  77. }
  78. static int aec6210_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  79. {
  80. ide_hwif_t *hwif = HWIF(drive);
  81. struct pci_dev *dev = hwif->pci_dev;
  82. u16 d_conf = 0;
  83. u8 speed = ide_rate_filter(drive, xferspeed);
  84. u8 ultra = 0, ultra_conf = 0;
  85. u8 tmp0 = 0, tmp1 = 0, tmp2 = 0;
  86. unsigned long flags;
  87. local_irq_save(flags);
  88. /* 0x40|(2*drive->dn): Active, 0x41|(2*drive->dn): Recovery */
  89. pci_read_config_word(dev, 0x40|(2*drive->dn), &d_conf);
  90. tmp0 = pci_bus_clock_list(speed, BUSCLOCK(dev));
  91. d_conf = ((tmp0 & 0xf0) << 4) | (tmp0 & 0xf);
  92. pci_write_config_word(dev, 0x40|(2*drive->dn), d_conf);
  93. tmp1 = 0x00;
  94. tmp2 = 0x00;
  95. pci_read_config_byte(dev, 0x54, &ultra);
  96. tmp1 = ((0x00 << (2*drive->dn)) | (ultra & ~(3 << (2*drive->dn))));
  97. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  98. tmp2 = ((ultra_conf << (2*drive->dn)) | (tmp1 & ~(3 << (2*drive->dn))));
  99. pci_write_config_byte(dev, 0x54, tmp2);
  100. local_irq_restore(flags);
  101. return(ide_config_drive_speed(drive, speed));
  102. }
  103. static int aec6260_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  104. {
  105. ide_hwif_t *hwif = HWIF(drive);
  106. struct pci_dev *dev = hwif->pci_dev;
  107. u8 speed = ide_rate_filter(drive, xferspeed);
  108. u8 unit = (drive->select.b.unit & 0x01);
  109. u8 tmp1 = 0, tmp2 = 0;
  110. u8 ultra = 0, drive_conf = 0, ultra_conf = 0;
  111. unsigned long flags;
  112. local_irq_save(flags);
  113. /* high 4-bits: Active, low 4-bits: Recovery */
  114. pci_read_config_byte(dev, 0x40|drive->dn, &drive_conf);
  115. drive_conf = pci_bus_clock_list(speed, BUSCLOCK(dev));
  116. pci_write_config_byte(dev, 0x40|drive->dn, drive_conf);
  117. pci_read_config_byte(dev, (0x44|hwif->channel), &ultra);
  118. tmp1 = ((0x00 << (4*unit)) | (ultra & ~(7 << (4*unit))));
  119. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  120. tmp2 = ((ultra_conf << (4*unit)) | (tmp1 & ~(7 << (4*unit))));
  121. pci_write_config_byte(dev, (0x44|hwif->channel), tmp2);
  122. local_irq_restore(flags);
  123. return(ide_config_drive_speed(drive, speed));
  124. }
  125. static int aec62xx_tune_chipset (ide_drive_t *drive, u8 speed)
  126. {
  127. switch (HWIF(drive)->pci_dev->device) {
  128. case PCI_DEVICE_ID_ARTOP_ATP865:
  129. case PCI_DEVICE_ID_ARTOP_ATP865R:
  130. case PCI_DEVICE_ID_ARTOP_ATP860:
  131. case PCI_DEVICE_ID_ARTOP_ATP860R:
  132. return ((int) aec6260_tune_chipset(drive, speed));
  133. case PCI_DEVICE_ID_ARTOP_ATP850UF:
  134. return ((int) aec6210_tune_chipset(drive, speed));
  135. default:
  136. return -1;
  137. }
  138. }
  139. static void aec62xx_tune_drive (ide_drive_t *drive, u8 pio)
  140. {
  141. pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
  142. (void) aec62xx_tune_chipset(drive, pio + XFER_PIO_0);
  143. }
  144. static int aec62xx_config_drive_xfer_rate (ide_drive_t *drive)
  145. {
  146. if (ide_tune_dma(drive))
  147. return 0;
  148. if (ide_use_fast_pio(drive))
  149. aec62xx_tune_drive(drive, 255);
  150. return -1;
  151. }
  152. static int aec62xx_irq_timeout (ide_drive_t *drive)
  153. {
  154. ide_hwif_t *hwif = HWIF(drive);
  155. struct pci_dev *dev = hwif->pci_dev;
  156. switch(dev->device) {
  157. case PCI_DEVICE_ID_ARTOP_ATP860:
  158. case PCI_DEVICE_ID_ARTOP_ATP860R:
  159. case PCI_DEVICE_ID_ARTOP_ATP865:
  160. case PCI_DEVICE_ID_ARTOP_ATP865R:
  161. printk(" AEC62XX time out ");
  162. default:
  163. break;
  164. }
  165. return 0;
  166. }
  167. static unsigned int __devinit init_chipset_aec62xx(struct pci_dev *dev, const char *name)
  168. {
  169. int bus_speed = system_bus_clock();
  170. if (dev->resource[PCI_ROM_RESOURCE].start) {
  171. pci_write_config_dword(dev, PCI_ROM_ADDRESS, dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
  172. printk(KERN_INFO "%s: ROM enabled at 0x%08lx\n", name,
  173. (unsigned long)dev->resource[PCI_ROM_RESOURCE].start);
  174. }
  175. if (bus_speed <= 33)
  176. pci_set_drvdata(dev, (void *) aec6xxx_33_base);
  177. else
  178. pci_set_drvdata(dev, (void *) aec6xxx_34_base);
  179. /* These are necessary to get AEC6280 Macintosh cards to work */
  180. if ((dev->device == PCI_DEVICE_ID_ARTOP_ATP865) ||
  181. (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)) {
  182. u8 reg49h = 0, reg4ah = 0;
  183. /* Clear reset and test bits. */
  184. pci_read_config_byte(dev, 0x49, &reg49h);
  185. pci_write_config_byte(dev, 0x49, reg49h & ~0x30);
  186. /* Enable chip interrupt output. */
  187. pci_read_config_byte(dev, 0x4a, &reg4ah);
  188. pci_write_config_byte(dev, 0x4a, reg4ah & ~0x01);
  189. /* Enable burst mode. */
  190. pci_read_config_byte(dev, 0x4a, &reg4ah);
  191. pci_write_config_byte(dev, 0x4a, reg4ah | 0x80);
  192. }
  193. return dev->irq;
  194. }
  195. static void __devinit init_hwif_aec62xx(ide_hwif_t *hwif)
  196. {
  197. struct pci_dev *dev = hwif->pci_dev;
  198. hwif->autodma = 0;
  199. hwif->tuneproc = &aec62xx_tune_drive;
  200. hwif->speedproc = &aec62xx_tune_chipset;
  201. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF)
  202. hwif->serialized = hwif->channel;
  203. if (hwif->mate)
  204. hwif->mate->serialized = hwif->serialized;
  205. if (!hwif->dma_base) {
  206. hwif->drives[0].autotune = 1;
  207. hwif->drives[1].autotune = 1;
  208. return;
  209. }
  210. hwif->ultra_mask = hwif->cds->udma_mask;
  211. /* atp865 and atp865r */
  212. if (hwif->ultra_mask == 0x3f) {
  213. /* check bit 0x10 of DMA status register */
  214. if (inb(pci_resource_start(dev, 4) + 2) & 0x10)
  215. hwif->ultra_mask = 0x7f; /* udma0-6 */
  216. }
  217. hwif->mwdma_mask = 0x07;
  218. hwif->ide_dma_check = &aec62xx_config_drive_xfer_rate;
  219. hwif->ide_dma_lostirq = &aec62xx_irq_timeout;
  220. if (!noautodma)
  221. hwif->autodma = 1;
  222. hwif->drives[0].autodma = hwif->autodma;
  223. hwif->drives[1].autodma = hwif->autodma;
  224. }
  225. static void __devinit init_dma_aec62xx(ide_hwif_t *hwif, unsigned long dmabase)
  226. {
  227. struct pci_dev *dev = hwif->pci_dev;
  228. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF) {
  229. u8 reg54h = 0;
  230. unsigned long flags;
  231. spin_lock_irqsave(&ide_lock, flags);
  232. pci_read_config_byte(dev, 0x54, &reg54h);
  233. pci_write_config_byte(dev, 0x54, reg54h & ~(hwif->channel ? 0xF0 : 0x0F));
  234. spin_unlock_irqrestore(&ide_lock, flags);
  235. } else {
  236. u8 ata66 = 0;
  237. pci_read_config_byte(hwif->pci_dev, 0x49, &ata66);
  238. if (!(hwif->udma_four))
  239. hwif->udma_four = (ata66&(hwif->channel?0x02:0x01))?0:1;
  240. }
  241. ide_setup_dma(hwif, dmabase, 8);
  242. }
  243. static int __devinit init_setup_aec62xx(struct pci_dev *dev, ide_pci_device_t *d)
  244. {
  245. return ide_setup_pci_device(dev, d);
  246. }
  247. static int __devinit init_setup_aec6x80(struct pci_dev *dev, ide_pci_device_t *d)
  248. {
  249. unsigned long bar4reg = pci_resource_start(dev, 4);
  250. if (inb(bar4reg+2) & 0x10) {
  251. strcpy(d->name, "AEC6880");
  252. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)
  253. strcpy(d->name, "AEC6880R");
  254. } else {
  255. strcpy(d->name, "AEC6280");
  256. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)
  257. strcpy(d->name, "AEC6280R");
  258. }
  259. return ide_setup_pci_device(dev, d);
  260. }
  261. static ide_pci_device_t aec62xx_chipsets[] __devinitdata = {
  262. { /* 0 */
  263. .name = "AEC6210",
  264. .init_setup = init_setup_aec62xx,
  265. .init_chipset = init_chipset_aec62xx,
  266. .init_hwif = init_hwif_aec62xx,
  267. .init_dma = init_dma_aec62xx,
  268. .channels = 2,
  269. .autodma = AUTODMA,
  270. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  271. .bootable = OFF_BOARD,
  272. .udma_mask = 0x07, /* udma0-2 */
  273. },{ /* 1 */
  274. .name = "AEC6260",
  275. .init_setup = init_setup_aec62xx,
  276. .init_chipset = init_chipset_aec62xx,
  277. .init_hwif = init_hwif_aec62xx,
  278. .init_dma = init_dma_aec62xx,
  279. .channels = 2,
  280. .autodma = NOAUTODMA,
  281. .bootable = OFF_BOARD,
  282. .udma_mask = 0x1f, /* udma0-4 */
  283. },{ /* 2 */
  284. .name = "AEC6260R",
  285. .init_setup = init_setup_aec62xx,
  286. .init_chipset = init_chipset_aec62xx,
  287. .init_hwif = init_hwif_aec62xx,
  288. .init_dma = init_dma_aec62xx,
  289. .channels = 2,
  290. .autodma = AUTODMA,
  291. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  292. .bootable = NEVER_BOARD,
  293. .udma_mask = 0x1f, /* udma0-4 */
  294. },{ /* 3 */
  295. .name = "AEC6X80",
  296. .init_setup = init_setup_aec6x80,
  297. .init_chipset = init_chipset_aec62xx,
  298. .init_hwif = init_hwif_aec62xx,
  299. .init_dma = init_dma_aec62xx,
  300. .channels = 2,
  301. .autodma = AUTODMA,
  302. .bootable = OFF_BOARD,
  303. .udma_mask = 0x3f, /* udma0-5 */
  304. },{ /* 4 */
  305. .name = "AEC6X80R",
  306. .init_setup = init_setup_aec6x80,
  307. .init_chipset = init_chipset_aec62xx,
  308. .init_hwif = init_hwif_aec62xx,
  309. .init_dma = init_dma_aec62xx,
  310. .channels = 2,
  311. .autodma = AUTODMA,
  312. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  313. .bootable = OFF_BOARD,
  314. .udma_mask = 0x3f, /* udma0-5 */
  315. }
  316. };
  317. /**
  318. * aec62xx_init_one - called when a AEC is found
  319. * @dev: the aec62xx device
  320. * @id: the matching pci id
  321. *
  322. * Called when the PCI registration layer (or the IDE initialization)
  323. * finds a device matching our IDE device tables.
  324. */
  325. static int __devinit aec62xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  326. {
  327. ide_pci_device_t *d = &aec62xx_chipsets[id->driver_data];
  328. return d->init_setup(dev, d);
  329. }
  330. static struct pci_device_id aec62xx_pci_tbl[] = {
  331. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP850UF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  332. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
  333. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP860R, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
  334. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP865, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
  335. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP865R, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4 },
  336. { 0, },
  337. };
  338. MODULE_DEVICE_TABLE(pci, aec62xx_pci_tbl);
  339. static struct pci_driver driver = {
  340. .name = "AEC62xx_IDE",
  341. .id_table = aec62xx_pci_tbl,
  342. .probe = aec62xx_init_one,
  343. };
  344. static int __init aec62xx_ide_init(void)
  345. {
  346. return ide_pci_register_driver(&driver);
  347. }
  348. module_init(aec62xx_ide_init);
  349. MODULE_AUTHOR("Andre Hedrick");
  350. MODULE_DESCRIPTION("PCI driver module for ARTOP AEC62xx IDE");
  351. MODULE_LICENSE("GPL");