i2c-bfin-twi.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644
  1. /*
  2. * drivers/i2c/busses/i2c-bfin-twi.c
  3. *
  4. * Description: Driver for Blackfin Two Wire Interface
  5. *
  6. * Author: sonicz <sonic.zhang@analog.com>
  7. *
  8. * Copyright (c) 2005-2007 Analog Devices, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. */
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/init.h>
  27. #include <linux/i2c.h>
  28. #include <linux/mm.h>
  29. #include <linux/timer.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/completion.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/platform_device.h>
  34. #include <asm/blackfin.h>
  35. #include <asm/irq.h>
  36. #define POLL_TIMEOUT (2 * HZ)
  37. /* SMBus mode*/
  38. #define TWI_I2C_MODE_STANDARD 0x01
  39. #define TWI_I2C_MODE_STANDARDSUB 0x02
  40. #define TWI_I2C_MODE_COMBINED 0x04
  41. struct bfin_twi_iface {
  42. struct mutex twi_lock;
  43. int irq;
  44. spinlock_t lock;
  45. char read_write;
  46. u8 command;
  47. u8 *transPtr;
  48. int readNum;
  49. int writeNum;
  50. int cur_mode;
  51. int manual_stop;
  52. int result;
  53. int timeout_count;
  54. struct timer_list timeout_timer;
  55. struct i2c_adapter adap;
  56. struct completion complete;
  57. };
  58. static struct bfin_twi_iface twi_iface;
  59. static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface)
  60. {
  61. unsigned short twi_int_status = bfin_read_TWI_INT_STAT();
  62. unsigned short mast_stat = bfin_read_TWI_MASTER_STAT();
  63. if (twi_int_status & XMTSERV) {
  64. /* Transmit next data */
  65. if (iface->writeNum > 0) {
  66. bfin_write_TWI_XMT_DATA8(*(iface->transPtr++));
  67. iface->writeNum--;
  68. }
  69. /* start receive immediately after complete sending in
  70. * combine mode.
  71. */
  72. else if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
  73. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL()
  74. | MDIR | RSTART);
  75. } else if (iface->manual_stop)
  76. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL()
  77. | STOP);
  78. SSYNC();
  79. /* Clear status */
  80. bfin_write_TWI_INT_STAT(XMTSERV);
  81. SSYNC();
  82. }
  83. if (twi_int_status & RCVSERV) {
  84. if (iface->readNum > 0) {
  85. /* Receive next data */
  86. *(iface->transPtr) = bfin_read_TWI_RCV_DATA8();
  87. if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
  88. /* Change combine mode into sub mode after
  89. * read first data.
  90. */
  91. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  92. /* Get read number from first byte in block
  93. * combine mode.
  94. */
  95. if (iface->readNum == 1 && iface->manual_stop)
  96. iface->readNum = *iface->transPtr + 1;
  97. }
  98. iface->transPtr++;
  99. iface->readNum--;
  100. } else if (iface->manual_stop) {
  101. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL()
  102. | STOP);
  103. SSYNC();
  104. }
  105. /* Clear interrupt source */
  106. bfin_write_TWI_INT_STAT(RCVSERV);
  107. SSYNC();
  108. }
  109. if (twi_int_status & MERR) {
  110. bfin_write_TWI_INT_STAT(MERR);
  111. bfin_write_TWI_INT_MASK(0);
  112. bfin_write_TWI_MASTER_STAT(0x3e);
  113. bfin_write_TWI_MASTER_CTL(0);
  114. SSYNC();
  115. iface->result = -1;
  116. /* if both err and complete int stats are set, return proper
  117. * results.
  118. */
  119. if (twi_int_status & MCOMP) {
  120. bfin_write_TWI_INT_STAT(MCOMP);
  121. bfin_write_TWI_INT_MASK(0);
  122. bfin_write_TWI_MASTER_CTL(0);
  123. SSYNC();
  124. /* If it is a quick transfer, only address bug no data,
  125. * not an err, return 1.
  126. */
  127. if (iface->writeNum == 0 && (mast_stat & BUFRDERR))
  128. iface->result = 1;
  129. /* If address not acknowledged return -1,
  130. * else return 0.
  131. */
  132. else if (!(mast_stat & ANAK))
  133. iface->result = 0;
  134. }
  135. complete(&iface->complete);
  136. return;
  137. }
  138. if (twi_int_status & MCOMP) {
  139. bfin_write_TWI_INT_STAT(MCOMP);
  140. SSYNC();
  141. if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
  142. if (iface->readNum == 0) {
  143. /* set the read number to 1 and ask for manual
  144. * stop in block combine mode
  145. */
  146. iface->readNum = 1;
  147. iface->manual_stop = 1;
  148. bfin_write_TWI_MASTER_CTL(
  149. bfin_read_TWI_MASTER_CTL()
  150. | (0xff << 6));
  151. } else {
  152. /* set the readd number in other
  153. * combine mode.
  154. */
  155. bfin_write_TWI_MASTER_CTL(
  156. (bfin_read_TWI_MASTER_CTL() &
  157. (~(0xff << 6))) |
  158. ( iface->readNum << 6));
  159. }
  160. /* remove restart bit and enable master receive */
  161. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() &
  162. ~RSTART);
  163. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() |
  164. MEN | MDIR);
  165. SSYNC();
  166. } else {
  167. iface->result = 1;
  168. bfin_write_TWI_INT_MASK(0);
  169. bfin_write_TWI_MASTER_CTL(0);
  170. SSYNC();
  171. complete(&iface->complete);
  172. }
  173. }
  174. }
  175. /* Interrupt handler */
  176. static irqreturn_t bfin_twi_interrupt_entry(int irq, void *dev_id)
  177. {
  178. struct bfin_twi_iface *iface = dev_id;
  179. unsigned long flags;
  180. spin_lock_irqsave(&iface->lock, flags);
  181. del_timer(&iface->timeout_timer);
  182. bfin_twi_handle_interrupt(iface);
  183. spin_unlock_irqrestore(&iface->lock, flags);
  184. return IRQ_HANDLED;
  185. }
  186. static void bfin_twi_timeout(unsigned long data)
  187. {
  188. struct bfin_twi_iface *iface = (struct bfin_twi_iface *)data;
  189. unsigned long flags;
  190. spin_lock_irqsave(&iface->lock, flags);
  191. bfin_twi_handle_interrupt(iface);
  192. if (iface->result == 0) {
  193. iface->timeout_count--;
  194. if (iface->timeout_count > 0) {
  195. iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
  196. add_timer(&iface->timeout_timer);
  197. } else {
  198. iface->result = -1;
  199. complete(&iface->complete);
  200. }
  201. }
  202. spin_unlock_irqrestore(&iface->lock, flags);
  203. }
  204. /*
  205. * Generic i2c master transfer entrypoint
  206. */
  207. static int bfin_twi_master_xfer(struct i2c_adapter *adap,
  208. struct i2c_msg *msgs, int num)
  209. {
  210. struct bfin_twi_iface *iface = adap->algo_data;
  211. struct i2c_msg *pmsg;
  212. int i, ret;
  213. int rc = 0;
  214. if (!(bfin_read_TWI_CONTROL() & TWI_ENA))
  215. return -ENXIO;
  216. mutex_lock(&iface->twi_lock);
  217. while (bfin_read_TWI_MASTER_STAT() & BUSBUSY) {
  218. mutex_unlock(&iface->twi_lock);
  219. yield();
  220. mutex_lock(&iface->twi_lock);
  221. }
  222. ret = 0;
  223. for (i = 0; rc >= 0 && i < num; i++) {
  224. pmsg = &msgs[i];
  225. if (pmsg->flags & I2C_M_TEN) {
  226. dev_err(&(adap->dev), "i2c-bfin-twi: 10 bits addr "
  227. "not supported !\n");
  228. rc = -EINVAL;
  229. break;
  230. }
  231. iface->cur_mode = TWI_I2C_MODE_STANDARD;
  232. iface->manual_stop = 0;
  233. iface->transPtr = pmsg->buf;
  234. iface->writeNum = iface->readNum = pmsg->len;
  235. iface->result = 0;
  236. iface->timeout_count = 10;
  237. /* Set Transmit device address */
  238. bfin_write_TWI_MASTER_ADDR(pmsg->addr);
  239. /* FIFO Initiation. Data in FIFO should be
  240. * discarded before start a new operation.
  241. */
  242. bfin_write_TWI_FIFO_CTL(0x3);
  243. SSYNC();
  244. bfin_write_TWI_FIFO_CTL(0);
  245. SSYNC();
  246. if (pmsg->flags & I2C_M_RD)
  247. iface->read_write = I2C_SMBUS_READ;
  248. else {
  249. iface->read_write = I2C_SMBUS_WRITE;
  250. /* Transmit first data */
  251. if (iface->writeNum > 0) {
  252. bfin_write_TWI_XMT_DATA8(*(iface->transPtr++));
  253. iface->writeNum--;
  254. SSYNC();
  255. }
  256. }
  257. /* clear int stat */
  258. bfin_write_TWI_INT_STAT(MERR|MCOMP|XMTSERV|RCVSERV);
  259. /* Interrupt mask . Enable XMT, RCV interrupt */
  260. bfin_write_TWI_INT_MASK(MCOMP | MERR |
  261. ((iface->read_write == I2C_SMBUS_READ)?
  262. RCVSERV : XMTSERV));
  263. SSYNC();
  264. if (pmsg->len > 0 && pmsg->len <= 255)
  265. bfin_write_TWI_MASTER_CTL(pmsg->len << 6);
  266. else if (pmsg->len > 255) {
  267. bfin_write_TWI_MASTER_CTL(0xff << 6);
  268. iface->manual_stop = 1;
  269. } else
  270. break;
  271. iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
  272. add_timer(&iface->timeout_timer);
  273. /* Master enable */
  274. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() | MEN |
  275. ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
  276. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
  277. SSYNC();
  278. wait_for_completion(&iface->complete);
  279. rc = iface->result;
  280. if (rc == 1)
  281. ret++;
  282. else if (rc == -1)
  283. break;
  284. }
  285. /* Release mutex */
  286. mutex_unlock(&iface->twi_lock);
  287. return ret;
  288. }
  289. /*
  290. * SMBus type transfer entrypoint
  291. */
  292. int bfin_twi_smbus_xfer(struct i2c_adapter *adap, u16 addr,
  293. unsigned short flags, char read_write,
  294. u8 command, int size, union i2c_smbus_data *data)
  295. {
  296. struct bfin_twi_iface *iface = adap->algo_data;
  297. int rc = 0;
  298. if (!(bfin_read_TWI_CONTROL() & TWI_ENA))
  299. return -ENXIO;
  300. mutex_lock(&iface->twi_lock);
  301. while (bfin_read_TWI_MASTER_STAT() & BUSBUSY) {
  302. mutex_unlock(&iface->twi_lock);
  303. yield();
  304. mutex_lock(&iface->twi_lock);
  305. }
  306. iface->writeNum = 0;
  307. iface->readNum = 0;
  308. /* Prepare datas & select mode */
  309. switch (size) {
  310. case I2C_SMBUS_QUICK:
  311. iface->transPtr = NULL;
  312. iface->cur_mode = TWI_I2C_MODE_STANDARD;
  313. break;
  314. case I2C_SMBUS_BYTE:
  315. if (data == NULL)
  316. iface->transPtr = NULL;
  317. else {
  318. if (read_write == I2C_SMBUS_READ)
  319. iface->readNum = 1;
  320. else
  321. iface->writeNum = 1;
  322. iface->transPtr = &data->byte;
  323. }
  324. iface->cur_mode = TWI_I2C_MODE_STANDARD;
  325. break;
  326. case I2C_SMBUS_BYTE_DATA:
  327. if (read_write == I2C_SMBUS_READ) {
  328. iface->readNum = 1;
  329. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  330. } else {
  331. iface->writeNum = 1;
  332. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  333. }
  334. iface->transPtr = &data->byte;
  335. break;
  336. case I2C_SMBUS_WORD_DATA:
  337. if (read_write == I2C_SMBUS_READ) {
  338. iface->readNum = 2;
  339. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  340. } else {
  341. iface->writeNum = 2;
  342. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  343. }
  344. iface->transPtr = (u8 *)&data->word;
  345. break;
  346. case I2C_SMBUS_PROC_CALL:
  347. iface->writeNum = 2;
  348. iface->readNum = 2;
  349. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  350. iface->transPtr = (u8 *)&data->word;
  351. break;
  352. case I2C_SMBUS_BLOCK_DATA:
  353. if (read_write == I2C_SMBUS_READ) {
  354. iface->readNum = 0;
  355. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  356. } else {
  357. iface->writeNum = data->block[0] + 1;
  358. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  359. }
  360. iface->transPtr = data->block;
  361. break;
  362. default:
  363. return -1;
  364. }
  365. iface->result = 0;
  366. iface->manual_stop = 0;
  367. iface->read_write = read_write;
  368. iface->command = command;
  369. iface->timeout_count = 10;
  370. /* FIFO Initiation. Data in FIFO should be discarded before
  371. * start a new operation.
  372. */
  373. bfin_write_TWI_FIFO_CTL(0x3);
  374. SSYNC();
  375. bfin_write_TWI_FIFO_CTL(0);
  376. /* clear int stat */
  377. bfin_write_TWI_INT_STAT(MERR|MCOMP|XMTSERV|RCVSERV);
  378. /* Set Transmit device address */
  379. bfin_write_TWI_MASTER_ADDR(addr);
  380. SSYNC();
  381. iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
  382. add_timer(&iface->timeout_timer);
  383. switch (iface->cur_mode) {
  384. case TWI_I2C_MODE_STANDARDSUB:
  385. bfin_write_TWI_XMT_DATA8(iface->command);
  386. bfin_write_TWI_INT_MASK(MCOMP | MERR |
  387. ((iface->read_write == I2C_SMBUS_READ) ?
  388. RCVSERV : XMTSERV));
  389. SSYNC();
  390. if (iface->writeNum + 1 <= 255)
  391. bfin_write_TWI_MASTER_CTL((iface->writeNum + 1) << 6);
  392. else {
  393. bfin_write_TWI_MASTER_CTL(0xff << 6);
  394. iface->manual_stop = 1;
  395. }
  396. /* Master enable */
  397. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() | MEN |
  398. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
  399. break;
  400. case TWI_I2C_MODE_COMBINED:
  401. bfin_write_TWI_XMT_DATA8(iface->command);
  402. bfin_write_TWI_INT_MASK(MCOMP | MERR | RCVSERV | XMTSERV);
  403. SSYNC();
  404. if (iface->writeNum > 0)
  405. bfin_write_TWI_MASTER_CTL((iface->writeNum + 1) << 6);
  406. else
  407. bfin_write_TWI_MASTER_CTL(0x1 << 6);
  408. /* Master enable */
  409. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() | MEN |
  410. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
  411. break;
  412. default:
  413. bfin_write_TWI_MASTER_CTL(0);
  414. if (size != I2C_SMBUS_QUICK) {
  415. /* Don't access xmit data register when this is a
  416. * read operation.
  417. */
  418. if (iface->read_write != I2C_SMBUS_READ) {
  419. if (iface->writeNum > 0) {
  420. bfin_write_TWI_XMT_DATA8(*(iface->transPtr++));
  421. if (iface->writeNum <= 255)
  422. bfin_write_TWI_MASTER_CTL(iface->writeNum << 6);
  423. else {
  424. bfin_write_TWI_MASTER_CTL(0xff << 6);
  425. iface->manual_stop = 1;
  426. }
  427. iface->writeNum--;
  428. } else {
  429. bfin_write_TWI_XMT_DATA8(iface->command);
  430. bfin_write_TWI_MASTER_CTL(1 << 6);
  431. }
  432. } else {
  433. if (iface->readNum > 0 && iface->readNum <= 255)
  434. bfin_write_TWI_MASTER_CTL(iface->readNum << 6);
  435. else if (iface->readNum > 255) {
  436. bfin_write_TWI_MASTER_CTL(0xff << 6);
  437. iface->manual_stop = 1;
  438. } else {
  439. del_timer(&iface->timeout_timer);
  440. break;
  441. }
  442. }
  443. }
  444. bfin_write_TWI_INT_MASK(MCOMP | MERR |
  445. ((iface->read_write == I2C_SMBUS_READ) ?
  446. RCVSERV : XMTSERV));
  447. SSYNC();
  448. /* Master enable */
  449. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() | MEN |
  450. ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
  451. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
  452. break;
  453. }
  454. SSYNC();
  455. wait_for_completion(&iface->complete);
  456. rc = (iface->result >= 0) ? 0 : -1;
  457. /* Release mutex */
  458. mutex_unlock(&iface->twi_lock);
  459. return rc;
  460. }
  461. /*
  462. * Return what the adapter supports
  463. */
  464. static u32 bfin_twi_functionality(struct i2c_adapter *adap)
  465. {
  466. return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
  467. I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
  468. I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_PROC_CALL |
  469. I2C_FUNC_I2C;
  470. }
  471. static struct i2c_algorithm bfin_twi_algorithm = {
  472. .master_xfer = bfin_twi_master_xfer,
  473. .smbus_xfer = bfin_twi_smbus_xfer,
  474. .functionality = bfin_twi_functionality,
  475. };
  476. static int i2c_bfin_twi_suspend(struct platform_device *dev, pm_message_t state)
  477. {
  478. /* struct bfin_twi_iface *iface = platform_get_drvdata(dev);*/
  479. /* Disable TWI */
  480. bfin_write_TWI_CONTROL(bfin_read_TWI_CONTROL() & ~TWI_ENA);
  481. SSYNC();
  482. return 0;
  483. }
  484. static int i2c_bfin_twi_resume(struct platform_device *dev)
  485. {
  486. /* struct bfin_twi_iface *iface = platform_get_drvdata(dev);*/
  487. /* Enable TWI */
  488. bfin_write_TWI_CONTROL(bfin_read_TWI_CONTROL() | TWI_ENA);
  489. SSYNC();
  490. return 0;
  491. }
  492. static int i2c_bfin_twi_probe(struct platform_device *dev)
  493. {
  494. struct bfin_twi_iface *iface = &twi_iface;
  495. struct i2c_adapter *p_adap;
  496. int rc;
  497. mutex_init(&(iface->twi_lock));
  498. spin_lock_init(&(iface->lock));
  499. init_completion(&(iface->complete));
  500. iface->irq = IRQ_TWI;
  501. init_timer(&(iface->timeout_timer));
  502. iface->timeout_timer.function = bfin_twi_timeout;
  503. iface->timeout_timer.data = (unsigned long)iface;
  504. p_adap = &iface->adap;
  505. p_adap->id = I2C_HW_BLACKFIN;
  506. strlcpy(p_adap->name, dev->name, sizeof(p_adap->name));
  507. p_adap->algo = &bfin_twi_algorithm;
  508. p_adap->algo_data = iface;
  509. p_adap->class = I2C_CLASS_ALL;
  510. p_adap->dev.parent = &dev->dev;
  511. rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
  512. IRQF_DISABLED, dev->name, iface);
  513. if (rc) {
  514. dev_err(&(p_adap->dev), "i2c-bfin-twi: can't get IRQ %d !\n",
  515. iface->irq);
  516. return -ENODEV;
  517. }
  518. /* Set TWI internal clock as 10MHz */
  519. bfin_write_TWI_CONTROL(((get_sclk() / 1024 / 1024 + 5) / 10) & 0x7F);
  520. /* Set Twi interface clock as specified */
  521. bfin_write_TWI_CLKDIV((( 5*1024 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ )
  522. << 8) | (( 5*1024 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ )
  523. & 0xFF));
  524. /* Enable TWI */
  525. bfin_write_TWI_CONTROL(bfin_read_TWI_CONTROL() | TWI_ENA);
  526. SSYNC();
  527. rc = i2c_add_adapter(p_adap);
  528. if (rc < 0)
  529. free_irq(iface->irq, iface);
  530. else
  531. platform_set_drvdata(dev, iface);
  532. return rc;
  533. }
  534. static int i2c_bfin_twi_remove(struct platform_device *pdev)
  535. {
  536. struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
  537. platform_set_drvdata(pdev, NULL);
  538. i2c_del_adapter(&(iface->adap));
  539. free_irq(iface->irq, iface);
  540. return 0;
  541. }
  542. static struct platform_driver i2c_bfin_twi_driver = {
  543. .probe = i2c_bfin_twi_probe,
  544. .remove = i2c_bfin_twi_remove,
  545. .suspend = i2c_bfin_twi_suspend,
  546. .resume = i2c_bfin_twi_resume,
  547. .driver = {
  548. .name = "i2c-bfin-twi",
  549. .owner = THIS_MODULE,
  550. },
  551. };
  552. static int __init i2c_bfin_twi_init(void)
  553. {
  554. pr_info("I2C: Blackfin I2C TWI driver\n");
  555. return platform_driver_register(&i2c_bfin_twi_driver);
  556. }
  557. static void __exit i2c_bfin_twi_exit(void)
  558. {
  559. platform_driver_unregister(&i2c_bfin_twi_driver);
  560. }
  561. MODULE_AUTHOR("Sonic Zhang <sonic.zhang@analog.com>");
  562. MODULE_DESCRIPTION("I2C-Bus adapter routines for Blackfin TWI");
  563. MODULE_LICENSE("GPL");
  564. module_init(i2c_bfin_twi_init);
  565. module_exit(i2c_bfin_twi_exit);