acpi_pm.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /*
  2. * linux/drivers/clocksource/acpi_pm.c
  3. *
  4. * This file contains the ACPI PM based clocksource.
  5. *
  6. * This code was largely moved from the i386 timer_pm.c file
  7. * which was (C) Dominik Brodowski <linux@brodo.de> 2003
  8. * and contained the following comments:
  9. *
  10. * Driver to use the Power Management Timer (PMTMR) available in some
  11. * southbridges as primary timing source for the Linux kernel.
  12. *
  13. * Based on parts of linux/drivers/acpi/hardware/hwtimer.c, timer_pit.c,
  14. * timer_hpet.c, and on Arjan van de Ven's implementation for 2.4.
  15. *
  16. * This file is licensed under the GPL v2.
  17. */
  18. #include <linux/acpi_pmtmr.h>
  19. #include <linux/clocksource.h>
  20. #include <linux/errno.h>
  21. #include <linux/init.h>
  22. #include <linux/pci.h>
  23. #include <asm/io.h>
  24. /*
  25. * The I/O port the PMTMR resides at.
  26. * The location is detected during setup_arch(),
  27. * in arch/i386/kernel/acpi/boot.c
  28. */
  29. u32 pmtmr_ioport __read_mostly;
  30. static inline u32 read_pmtmr(void)
  31. {
  32. /* mask the output to 24 bits */
  33. return inl(pmtmr_ioport) & ACPI_PM_MASK;
  34. }
  35. u32 acpi_pm_read_verified(void)
  36. {
  37. u32 v1 = 0, v2 = 0, v3 = 0;
  38. /*
  39. * It has been reported that because of various broken
  40. * chipsets (ICH4, PIIX4 and PIIX4E) where the ACPI PM clock
  41. * source is not latched, you must read it multiple
  42. * times to ensure a safe value is read:
  43. */
  44. do {
  45. v1 = read_pmtmr();
  46. v2 = read_pmtmr();
  47. v3 = read_pmtmr();
  48. } while (unlikely((v1 > v2 && v1 < v3) || (v2 > v3 && v2 < v1)
  49. || (v3 > v1 && v3 < v2)));
  50. return v2;
  51. }
  52. static cycle_t acpi_pm_read_slow(void)
  53. {
  54. return (cycle_t)acpi_pm_read_verified();
  55. }
  56. static cycle_t acpi_pm_read(void)
  57. {
  58. return (cycle_t)read_pmtmr();
  59. }
  60. static struct clocksource clocksource_acpi_pm = {
  61. .name = "acpi_pm",
  62. .rating = 200,
  63. .read = acpi_pm_read,
  64. .mask = (cycle_t)ACPI_PM_MASK,
  65. .mult = 0, /*to be caluclated*/
  66. .shift = 22,
  67. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  68. };
  69. #ifdef CONFIG_PCI
  70. static int __devinitdata acpi_pm_good;
  71. static int __init acpi_pm_good_setup(char *__str)
  72. {
  73. acpi_pm_good = 1;
  74. return 1;
  75. }
  76. __setup("acpi_pm_good", acpi_pm_good_setup);
  77. static inline void acpi_pm_need_workaround(void)
  78. {
  79. clocksource_acpi_pm.read = acpi_pm_read_slow;
  80. clocksource_acpi_pm.rating = 120;
  81. }
  82. /*
  83. * PIIX4 Errata:
  84. *
  85. * The power management timer may return improper results when read.
  86. * Although the timer value settles properly after incrementing,
  87. * while incrementing there is a 3 ns window every 69.8 ns where the
  88. * timer value is indeterminate (a 4.2% chance that the data will be
  89. * incorrect when read). As a result, the ACPI free running count up
  90. * timer specification is violated due to erroneous reads.
  91. */
  92. static void __devinit acpi_pm_check_blacklist(struct pci_dev *dev)
  93. {
  94. u8 rev;
  95. if (acpi_pm_good)
  96. return;
  97. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  98. /* the bug has been fixed in PIIX4M */
  99. if (rev < 3) {
  100. printk(KERN_WARNING "* Found PM-Timer Bug on the chipset."
  101. " Due to workarounds for a bug,\n"
  102. "* this clock source is slow. Consider trying"
  103. " other clock sources\n");
  104. acpi_pm_need_workaround();
  105. }
  106. }
  107. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3,
  108. acpi_pm_check_blacklist);
  109. static void __devinit acpi_pm_check_graylist(struct pci_dev *dev)
  110. {
  111. if (acpi_pm_good)
  112. return;
  113. printk(KERN_WARNING "* The chipset may have PM-Timer Bug. Due to"
  114. " workarounds for a bug,\n"
  115. "* this clock source is slow. If you are sure your timer"
  116. " does not have\n"
  117. "* this bug, please use \"acpi_pm_good\" to disable the"
  118. " workaround\n");
  119. acpi_pm_need_workaround();
  120. }
  121. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0,
  122. acpi_pm_check_graylist);
  123. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_LE,
  124. acpi_pm_check_graylist);
  125. #endif
  126. #ifndef CONFIG_X86_64
  127. #include "mach_timer.h"
  128. #define PMTMR_EXPECTED_RATE \
  129. ((CALIBRATE_LATCH * (PMTMR_TICKS_PER_SEC >> 10)) / (CLOCK_TICK_RATE>>10))
  130. /*
  131. * Some boards have the PMTMR running way too fast. We check
  132. * the PMTMR rate against PIT channel 2 to catch these cases.
  133. */
  134. static int verify_pmtmr_rate(void)
  135. {
  136. u32 value1, value2;
  137. unsigned long count, delta;
  138. mach_prepare_counter();
  139. value1 = read_pmtmr();
  140. mach_countup(&count);
  141. value2 = read_pmtmr();
  142. delta = (value2 - value1) & ACPI_PM_MASK;
  143. /* Check that the PMTMR delta is within 5% of what we expect */
  144. if (delta < (PMTMR_EXPECTED_RATE * 19) / 20 ||
  145. delta > (PMTMR_EXPECTED_RATE * 21) / 20) {
  146. printk(KERN_INFO "PM-Timer running at invalid rate: %lu%% "
  147. "of normal - aborting.\n",
  148. 100UL * delta / PMTMR_EXPECTED_RATE);
  149. return -1;
  150. }
  151. return 0;
  152. }
  153. #else
  154. #define verify_pmtmr_rate() (0)
  155. #endif
  156. static int __init init_acpi_pm_clocksource(void)
  157. {
  158. u32 value1, value2;
  159. unsigned int i;
  160. if (!pmtmr_ioport)
  161. return -ENODEV;
  162. clocksource_acpi_pm.mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC,
  163. clocksource_acpi_pm.shift);
  164. /* "verify" this timing source: */
  165. value1 = read_pmtmr();
  166. for (i = 0; i < 10000; i++) {
  167. value2 = read_pmtmr();
  168. if (value2 == value1)
  169. continue;
  170. if (value2 > value1)
  171. goto pm_good;
  172. if ((value2 < value1) && ((value2) < 0xFFF))
  173. goto pm_good;
  174. printk(KERN_INFO "PM-Timer had inconsistent results:"
  175. " 0x%#x, 0x%#x - aborting.\n", value1, value2);
  176. return -EINVAL;
  177. }
  178. printk(KERN_INFO "PM-Timer had no reasonable result:"
  179. " 0x%#x - aborting.\n", value1);
  180. return -ENODEV;
  181. pm_good:
  182. if (verify_pmtmr_rate() != 0)
  183. return -ENODEV;
  184. return clocksource_register(&clocksource_acpi_pm);
  185. }
  186. /* We use fs_initcall because we want the PCI fixups to have run
  187. * but we still need to load before device_initcall
  188. */
  189. fs_initcall(init_acpi_pm_clocksource);