ibmasr.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * IBM Automatic Server Restart driver.
  3. *
  4. * Copyright (c) 2005 Andrey Panin <pazke@donpac.ru>
  5. *
  6. * Based on driver written by Pete Reynolds.
  7. * Copyright (c) IBM Corporation, 1998-2004.
  8. *
  9. * This software may be used and distributed according to the terms
  10. * of the GNU Public License, incorporated herein by reference.
  11. */
  12. #include <linux/fs.h>
  13. #include <linux/kernel.h>
  14. #include <linux/slab.h>
  15. #include <linux/module.h>
  16. #include <linux/pci.h>
  17. #include <linux/timer.h>
  18. #include <linux/miscdevice.h>
  19. #include <linux/watchdog.h>
  20. #include <linux/dmi.h>
  21. #include <asm/io.h>
  22. #include <asm/uaccess.h>
  23. enum {
  24. ASMTYPE_UNKNOWN,
  25. ASMTYPE_TOPAZ,
  26. ASMTYPE_JASPER,
  27. ASMTYPE_PEARL,
  28. ASMTYPE_JUNIPER,
  29. ASMTYPE_SPRUCE,
  30. };
  31. #define PFX "ibmasr: "
  32. #define TOPAZ_ASR_REG_OFFSET 4
  33. #define TOPAZ_ASR_TOGGLE 0x40
  34. #define TOPAZ_ASR_DISABLE 0x80
  35. /* PEARL ASR S/W REGISTER SUPERIO PORT ADDRESSES */
  36. #define PEARL_BASE 0xe04
  37. #define PEARL_WRITE 0xe06
  38. #define PEARL_READ 0xe07
  39. #define PEARL_ASR_DISABLE_MASK 0x80 /* bit 7: disable = 1, enable = 0 */
  40. #define PEARL_ASR_TOGGLE_MASK 0x40 /* bit 6: 0, then 1, then 0 */
  41. /* JASPER OFFSET FROM SIO BASE ADDR TO ASR S/W REGISTERS. */
  42. #define JASPER_ASR_REG_OFFSET 0x38
  43. #define JASPER_ASR_DISABLE_MASK 0x01 /* bit 0: disable = 1, enable = 0 */
  44. #define JASPER_ASR_TOGGLE_MASK 0x02 /* bit 1: 0, then 1, then 0 */
  45. #define JUNIPER_BASE_ADDRESS 0x54b /* Base address of Juniper ASR */
  46. #define JUNIPER_ASR_DISABLE_MASK 0x01 /* bit 0: disable = 1 enable = 0 */
  47. #define JUNIPER_ASR_TOGGLE_MASK 0x02 /* bit 1: 0, then 1, then 0 */
  48. #define SPRUCE_BASE_ADDRESS 0x118e /* Base address of Spruce ASR */
  49. #define SPRUCE_ASR_DISABLE_MASK 0x01 /* bit 1: disable = 1 enable = 0 */
  50. #define SPRUCE_ASR_TOGGLE_MASK 0x02 /* bit 0: 0, then 1, then 0 */
  51. static int nowayout = WATCHDOG_NOWAYOUT;
  52. static unsigned long asr_is_open;
  53. static char asr_expect_close;
  54. static unsigned int asr_type, asr_base, asr_length;
  55. static unsigned int asr_read_addr, asr_write_addr;
  56. static unsigned char asr_toggle_mask, asr_disable_mask;
  57. static void asr_toggle(void)
  58. {
  59. unsigned char reg = inb(asr_read_addr);
  60. outb(reg & ~asr_toggle_mask, asr_write_addr);
  61. reg = inb(asr_read_addr);
  62. outb(reg | asr_toggle_mask, asr_write_addr);
  63. reg = inb(asr_read_addr);
  64. outb(reg & ~asr_toggle_mask, asr_write_addr);
  65. reg = inb(asr_read_addr);
  66. }
  67. static void asr_enable(void)
  68. {
  69. unsigned char reg;
  70. if (asr_type == ASMTYPE_TOPAZ) {
  71. /* asr_write_addr == asr_read_addr */
  72. reg = inb(asr_read_addr);
  73. outb(reg & ~(TOPAZ_ASR_TOGGLE | TOPAZ_ASR_DISABLE),
  74. asr_read_addr);
  75. } else {
  76. /*
  77. * First make sure the hardware timer is reset by toggling
  78. * ASR hardware timer line.
  79. */
  80. asr_toggle();
  81. reg = inb(asr_read_addr);
  82. outb(reg & ~asr_disable_mask, asr_write_addr);
  83. }
  84. reg = inb(asr_read_addr);
  85. }
  86. static void asr_disable(void)
  87. {
  88. unsigned char reg = inb(asr_read_addr);
  89. if (asr_type == ASMTYPE_TOPAZ)
  90. /* asr_write_addr == asr_read_addr */
  91. outb(reg | TOPAZ_ASR_TOGGLE | TOPAZ_ASR_DISABLE,
  92. asr_read_addr);
  93. else {
  94. outb(reg | asr_toggle_mask, asr_write_addr);
  95. reg = inb(asr_read_addr);
  96. outb(reg | asr_disable_mask, asr_write_addr);
  97. }
  98. reg = inb(asr_read_addr);
  99. }
  100. static int __init asr_get_base_address(void)
  101. {
  102. unsigned char low, high;
  103. const char *type = "";
  104. asr_length = 1;
  105. switch (asr_type) {
  106. case ASMTYPE_TOPAZ:
  107. /* SELECT SuperIO CHIP FOR QUERYING (WRITE 0x07 TO BOTH 0x2E and 0x2F) */
  108. outb(0x07, 0x2e);
  109. outb(0x07, 0x2f);
  110. /* SELECT AND READ THE HIGH-NIBBLE OF THE GPIO BASE ADDRESS */
  111. outb(0x60, 0x2e);
  112. high = inb(0x2f);
  113. /* SELECT AND READ THE LOW-NIBBLE OF THE GPIO BASE ADDRESS */
  114. outb(0x61, 0x2e);
  115. low = inb(0x2f);
  116. asr_base = (high << 16) | low;
  117. asr_read_addr = asr_write_addr =
  118. asr_base + TOPAZ_ASR_REG_OFFSET;
  119. asr_length = 5;
  120. break;
  121. case ASMTYPE_JASPER:
  122. type = "Jaspers ";
  123. /* FIXME: need to use pci_config_lock here, but it's not exported */
  124. /* spin_lock_irqsave(&pci_config_lock, flags);*/
  125. /* Select the SuperIO chip in the PCI I/O port register */
  126. outl(0x8000f858, 0xcf8);
  127. /*
  128. * Read the base address for the SuperIO chip.
  129. * Only the lower 16 bits are valid, but the address is word
  130. * aligned so the last bit must be masked off.
  131. */
  132. asr_base = inl(0xcfc) & 0xfffe;
  133. /* spin_unlock_irqrestore(&pci_config_lock, flags);*/
  134. asr_read_addr = asr_write_addr =
  135. asr_base + JASPER_ASR_REG_OFFSET;
  136. asr_toggle_mask = JASPER_ASR_TOGGLE_MASK;
  137. asr_disable_mask = JASPER_ASR_DISABLE_MASK;
  138. asr_length = JASPER_ASR_REG_OFFSET + 1;
  139. break;
  140. case ASMTYPE_PEARL:
  141. type = "Pearls ";
  142. asr_base = PEARL_BASE;
  143. asr_read_addr = PEARL_READ;
  144. asr_write_addr = PEARL_WRITE;
  145. asr_toggle_mask = PEARL_ASR_TOGGLE_MASK;
  146. asr_disable_mask = PEARL_ASR_DISABLE_MASK;
  147. asr_length = 4;
  148. break;
  149. case ASMTYPE_JUNIPER:
  150. type = "Junipers ";
  151. asr_base = JUNIPER_BASE_ADDRESS;
  152. asr_read_addr = asr_write_addr = asr_base;
  153. asr_toggle_mask = JUNIPER_ASR_TOGGLE_MASK;
  154. asr_disable_mask = JUNIPER_ASR_DISABLE_MASK;
  155. break;
  156. case ASMTYPE_SPRUCE:
  157. type = "Spruce's ";
  158. asr_base = SPRUCE_BASE_ADDRESS;
  159. asr_read_addr = asr_write_addr = asr_base;
  160. asr_toggle_mask = SPRUCE_ASR_TOGGLE_MASK;
  161. asr_disable_mask = SPRUCE_ASR_DISABLE_MASK;
  162. break;
  163. }
  164. if (!request_region(asr_base, asr_length, "ibmasr")) {
  165. printk(KERN_ERR PFX "address %#x already in use\n",
  166. asr_base);
  167. return -EBUSY;
  168. }
  169. printk(KERN_INFO PFX "found %sASR @ addr %#x\n", type, asr_base);
  170. return 0;
  171. }
  172. static ssize_t asr_write(struct file *file, const char __user *buf,
  173. size_t count, loff_t *ppos)
  174. {
  175. if (count) {
  176. if (!nowayout) {
  177. size_t i;
  178. /* In case it was set long ago */
  179. asr_expect_close = 0;
  180. for (i = 0; i != count; i++) {
  181. char c;
  182. if (get_user(c, buf + i))
  183. return -EFAULT;
  184. if (c == 'V')
  185. asr_expect_close = 42;
  186. }
  187. }
  188. asr_toggle();
  189. }
  190. return count;
  191. }
  192. static int asr_ioctl(struct inode *inode, struct file *file,
  193. unsigned int cmd, unsigned long arg)
  194. {
  195. static const struct watchdog_info ident = {
  196. .options = WDIOF_KEEPALIVEPING |
  197. WDIOF_MAGICCLOSE,
  198. .identity = "IBM ASR"
  199. };
  200. void __user *argp = (void __user *)arg;
  201. int __user *p = argp;
  202. int heartbeat;
  203. switch (cmd) {
  204. case WDIOC_GETSUPPORT:
  205. return copy_to_user(argp, &ident, sizeof(ident)) ?
  206. -EFAULT : 0;
  207. case WDIOC_GETSTATUS:
  208. case WDIOC_GETBOOTSTATUS:
  209. return put_user(0, p);
  210. case WDIOC_KEEPALIVE:
  211. asr_toggle();
  212. return 0;
  213. /*
  214. * The hardware has a fixed timeout value, so no WDIOC_SETTIMEOUT
  215. * and WDIOC_GETTIMEOUT always returns 256.
  216. */
  217. case WDIOC_GETTIMEOUT:
  218. heartbeat = 256;
  219. return put_user(heartbeat, p);
  220. case WDIOC_SETOPTIONS: {
  221. int new_options, retval = -EINVAL;
  222. if (get_user(new_options, p))
  223. return -EFAULT;
  224. if (new_options & WDIOS_DISABLECARD) {
  225. asr_disable();
  226. retval = 0;
  227. }
  228. if (new_options & WDIOS_ENABLECARD) {
  229. asr_enable();
  230. asr_toggle();
  231. retval = 0;
  232. }
  233. return retval;
  234. }
  235. }
  236. return -ENOTTY;
  237. }
  238. static int asr_open(struct inode *inode, struct file *file)
  239. {
  240. if(test_and_set_bit(0, &asr_is_open))
  241. return -EBUSY;
  242. asr_toggle();
  243. asr_enable();
  244. return nonseekable_open(inode, file);
  245. }
  246. static int asr_release(struct inode *inode, struct file *file)
  247. {
  248. if (asr_expect_close == 42)
  249. asr_disable();
  250. else {
  251. printk(KERN_CRIT PFX "unexpected close, not stopping watchdog!\n");
  252. asr_toggle();
  253. }
  254. clear_bit(0, &asr_is_open);
  255. asr_expect_close = 0;
  256. return 0;
  257. }
  258. static const struct file_operations asr_fops = {
  259. .owner = THIS_MODULE,
  260. .llseek = no_llseek,
  261. .write = asr_write,
  262. .ioctl = asr_ioctl,
  263. .open = asr_open,
  264. .release = asr_release,
  265. };
  266. static struct miscdevice asr_miscdev = {
  267. .minor = WATCHDOG_MINOR,
  268. .name = "watchdog",
  269. .fops = &asr_fops,
  270. };
  271. struct ibmasr_id {
  272. const char *desc;
  273. int type;
  274. };
  275. static struct ibmasr_id __initdata ibmasr_id_table[] = {
  276. { "IBM Automatic Server Restart - eserver xSeries 220", ASMTYPE_TOPAZ },
  277. { "IBM Automatic Server Restart - Machine Type 8673", ASMTYPE_PEARL },
  278. { "IBM Automatic Server Restart - Machine Type 8480", ASMTYPE_JASPER },
  279. { "IBM Automatic Server Restart - Machine Type 8482", ASMTYPE_JUNIPER },
  280. { "IBM Automatic Server Restart - Machine Type 8648", ASMTYPE_SPRUCE },
  281. { NULL }
  282. };
  283. static int __init ibmasr_init(void)
  284. {
  285. struct ibmasr_id *id;
  286. int rc;
  287. for (id = ibmasr_id_table; id->desc; id++) {
  288. if (dmi_find_device(DMI_DEV_TYPE_OTHER, id->desc, NULL)) {
  289. asr_type = id->type;
  290. break;
  291. }
  292. }
  293. if (!asr_type)
  294. return -ENODEV;
  295. rc = asr_get_base_address();
  296. if (rc)
  297. return rc;
  298. rc = misc_register(&asr_miscdev);
  299. if (rc < 0) {
  300. release_region(asr_base, asr_length);
  301. printk(KERN_ERR PFX "failed to register misc device\n");
  302. return rc;
  303. }
  304. return 0;
  305. }
  306. static void __exit ibmasr_exit(void)
  307. {
  308. if (!nowayout)
  309. asr_disable();
  310. misc_deregister(&asr_miscdev);
  311. release_region(asr_base, asr_length);
  312. }
  313. module_init(ibmasr_init);
  314. module_exit(ibmasr_exit);
  315. module_param(nowayout, int, 0);
  316. MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default=" __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
  317. MODULE_DESCRIPTION("IBM Automatic Server Restart driver");
  318. MODULE_AUTHOR("Andrey Panin");
  319. MODULE_LICENSE("GPL");
  320. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);