nvidia-agp.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * Nvidia AGPGART routines.
  3. * Based upon a 2.4 agpgart diff by the folks from NVIDIA, and hacked up
  4. * to work in 2.5 by Dave Jones <davej@codemonkey.org.uk>
  5. */
  6. #include <linux/module.h>
  7. #include <linux/pci.h>
  8. #include <linux/init.h>
  9. #include <linux/agp_backend.h>
  10. #include <linux/gfp.h>
  11. #include <linux/page-flags.h>
  12. #include <linux/mm.h>
  13. #include <linux/jiffies.h>
  14. #include "agp.h"
  15. /* NVIDIA registers */
  16. #define NVIDIA_0_APSIZE 0x80
  17. #define NVIDIA_1_WBC 0xf0
  18. #define NVIDIA_2_GARTCTRL 0xd0
  19. #define NVIDIA_2_APBASE 0xd8
  20. #define NVIDIA_2_APLIMIT 0xdc
  21. #define NVIDIA_2_ATTBASE(i) (0xe0 + (i) * 4)
  22. #define NVIDIA_3_APBASE 0x50
  23. #define NVIDIA_3_APLIMIT 0x54
  24. static struct _nvidia_private {
  25. struct pci_dev *dev_1;
  26. struct pci_dev *dev_2;
  27. struct pci_dev *dev_3;
  28. volatile u32 __iomem *aperture;
  29. int num_active_entries;
  30. off_t pg_offset;
  31. u32 wbc_mask;
  32. } nvidia_private;
  33. static int nvidia_fetch_size(void)
  34. {
  35. int i;
  36. u8 size_value;
  37. struct aper_size_info_8 *values;
  38. pci_read_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE, &size_value);
  39. size_value &= 0x0f;
  40. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  41. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  42. if (size_value == values[i].size_value) {
  43. agp_bridge->previous_size =
  44. agp_bridge->current_size = (void *) (values + i);
  45. agp_bridge->aperture_size_idx = i;
  46. return values[i].size;
  47. }
  48. }
  49. return 0;
  50. }
  51. #define SYSCFG 0xC0010010
  52. #define IORR_BASE0 0xC0010016
  53. #define IORR_MASK0 0xC0010017
  54. #define AMD_K7_NUM_IORR 2
  55. static int nvidia_init_iorr(u32 base, u32 size)
  56. {
  57. u32 base_hi, base_lo;
  58. u32 mask_hi, mask_lo;
  59. u32 sys_hi, sys_lo;
  60. u32 iorr_addr, free_iorr_addr;
  61. /* Find the iorr that is already used for the base */
  62. /* If not found, determine the uppermost available iorr */
  63. free_iorr_addr = AMD_K7_NUM_IORR;
  64. for (iorr_addr = 0; iorr_addr < AMD_K7_NUM_IORR; iorr_addr++) {
  65. rdmsr(IORR_BASE0 + 2 * iorr_addr, base_lo, base_hi);
  66. rdmsr(IORR_MASK0 + 2 * iorr_addr, mask_lo, mask_hi);
  67. if ((base_lo & 0xfffff000) == (base & 0xfffff000))
  68. break;
  69. if ((mask_lo & 0x00000800) == 0)
  70. free_iorr_addr = iorr_addr;
  71. }
  72. if (iorr_addr >= AMD_K7_NUM_IORR) {
  73. iorr_addr = free_iorr_addr;
  74. if (iorr_addr >= AMD_K7_NUM_IORR)
  75. return -EINVAL;
  76. }
  77. base_hi = 0x0;
  78. base_lo = (base & ~0xfff) | 0x18;
  79. mask_hi = 0xf;
  80. mask_lo = ((~(size - 1)) & 0xfffff000) | 0x800;
  81. wrmsr(IORR_BASE0 + 2 * iorr_addr, base_lo, base_hi);
  82. wrmsr(IORR_MASK0 + 2 * iorr_addr, mask_lo, mask_hi);
  83. rdmsr(SYSCFG, sys_lo, sys_hi);
  84. sys_lo |= 0x00100000;
  85. wrmsr(SYSCFG, sys_lo, sys_hi);
  86. return 0;
  87. }
  88. static int nvidia_configure(void)
  89. {
  90. int i, rc, num_dirs;
  91. u32 apbase, aplimit;
  92. struct aper_size_info_8 *current_size;
  93. u32 temp;
  94. current_size = A_SIZE_8(agp_bridge->current_size);
  95. /* aperture size */
  96. pci_write_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE,
  97. current_size->size_value);
  98. /* address to map to */
  99. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &apbase);
  100. apbase &= PCI_BASE_ADDRESS_MEM_MASK;
  101. agp_bridge->gart_bus_addr = apbase;
  102. aplimit = apbase + (current_size->size * 1024 * 1024) - 1;
  103. pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_APBASE, apbase);
  104. pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_APLIMIT, aplimit);
  105. pci_write_config_dword(nvidia_private.dev_3, NVIDIA_3_APBASE, apbase);
  106. pci_write_config_dword(nvidia_private.dev_3, NVIDIA_3_APLIMIT, aplimit);
  107. if (0 != (rc = nvidia_init_iorr(apbase, current_size->size * 1024 * 1024)))
  108. return rc;
  109. /* directory size is 64k */
  110. num_dirs = current_size->size / 64;
  111. nvidia_private.num_active_entries = current_size->num_entries;
  112. nvidia_private.pg_offset = 0;
  113. if (num_dirs == 0) {
  114. num_dirs = 1;
  115. nvidia_private.num_active_entries /= (64 / current_size->size);
  116. nvidia_private.pg_offset = (apbase & (64 * 1024 * 1024 - 1) &
  117. ~(current_size->size * 1024 * 1024 - 1)) / PAGE_SIZE;
  118. }
  119. /* attbase */
  120. for (i = 0; i < 8; i++) {
  121. pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_ATTBASE(i),
  122. (agp_bridge->gatt_bus_addr + (i % num_dirs) * 64 * 1024) | 1);
  123. }
  124. /* gtlb control */
  125. pci_read_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, &temp);
  126. pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, temp | 0x11);
  127. /* gart control */
  128. pci_read_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, &temp);
  129. pci_write_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, temp | 0x100);
  130. /* map aperture */
  131. nvidia_private.aperture =
  132. (volatile u32 __iomem *) ioremap(apbase, 33 * PAGE_SIZE);
  133. return 0;
  134. }
  135. static void nvidia_cleanup(void)
  136. {
  137. struct aper_size_info_8 *previous_size;
  138. u32 temp;
  139. /* gart control */
  140. pci_read_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, &temp);
  141. pci_write_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, temp & ~(0x100));
  142. /* gtlb control */
  143. pci_read_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, &temp);
  144. pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, temp & ~(0x11));
  145. /* unmap aperture */
  146. iounmap((void __iomem *) nvidia_private.aperture);
  147. /* restore previous aperture size */
  148. previous_size = A_SIZE_8(agp_bridge->previous_size);
  149. pci_write_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE,
  150. previous_size->size_value);
  151. /* restore iorr for previous aperture size */
  152. nvidia_init_iorr(agp_bridge->gart_bus_addr,
  153. previous_size->size * 1024 * 1024);
  154. }
  155. /*
  156. * Note we can't use the generic routines, even though they are 99% the same.
  157. * Aperture sizes <64M still requires a full 64k GART directory, but
  158. * only use the portion of the TLB entries that correspond to the apertures
  159. * alignment inside the surrounding 64M block.
  160. */
  161. extern int agp_memory_reserved;
  162. static int nvidia_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
  163. {
  164. int i, j;
  165. if ((type != 0) || (mem->type != 0))
  166. return -EINVAL;
  167. if ((pg_start + mem->page_count) >
  168. (nvidia_private.num_active_entries - agp_memory_reserved/PAGE_SIZE))
  169. return -EINVAL;
  170. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  171. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+nvidia_private.pg_offset+j)))
  172. return -EBUSY;
  173. }
  174. if (mem->is_flushed == FALSE) {
  175. global_cache_flush();
  176. mem->is_flushed = TRUE;
  177. }
  178. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  179. writel(agp_bridge->driver->mask_memory(agp_bridge,
  180. mem->memory[i], mem->type),
  181. agp_bridge->gatt_table+nvidia_private.pg_offset+j);
  182. readl(agp_bridge->gatt_table+nvidia_private.pg_offset+j); /* PCI Posting. */
  183. }
  184. agp_bridge->driver->tlb_flush(mem);
  185. return 0;
  186. }
  187. static int nvidia_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
  188. {
  189. int i;
  190. if ((type != 0) || (mem->type != 0))
  191. return -EINVAL;
  192. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  193. writel(agp_bridge->scratch_page, agp_bridge->gatt_table+nvidia_private.pg_offset+i);
  194. agp_bridge->driver->tlb_flush(mem);
  195. return 0;
  196. }
  197. static void nvidia_tlbflush(struct agp_memory *mem)
  198. {
  199. unsigned long end;
  200. u32 wbc_reg, temp;
  201. int i;
  202. /* flush chipset */
  203. if (nvidia_private.wbc_mask) {
  204. pci_read_config_dword(nvidia_private.dev_1, NVIDIA_1_WBC, &wbc_reg);
  205. wbc_reg |= nvidia_private.wbc_mask;
  206. pci_write_config_dword(nvidia_private.dev_1, NVIDIA_1_WBC, wbc_reg);
  207. end = jiffies + 3*HZ;
  208. do {
  209. pci_read_config_dword(nvidia_private.dev_1,
  210. NVIDIA_1_WBC, &wbc_reg);
  211. if (time_before_eq(end, jiffies)) {
  212. printk(KERN_ERR PFX
  213. "TLB flush took more than 3 seconds.\n");
  214. }
  215. } while (wbc_reg & nvidia_private.wbc_mask);
  216. }
  217. /* flush TLB entries */
  218. for (i = 0; i < 32 + 1; i++)
  219. temp = readl(nvidia_private.aperture+(i * PAGE_SIZE / sizeof(u32)));
  220. for (i = 0; i < 32 + 1; i++)
  221. temp = readl(nvidia_private.aperture+(i * PAGE_SIZE / sizeof(u32)));
  222. }
  223. static const struct aper_size_info_8 nvidia_generic_sizes[5] =
  224. {
  225. {512, 131072, 7, 0},
  226. {256, 65536, 6, 8},
  227. {128, 32768, 5, 12},
  228. {64, 16384, 4, 14},
  229. /* The 32M mode still requires a 64k gatt */
  230. {32, 16384, 4, 15}
  231. };
  232. static const struct gatt_mask nvidia_generic_masks[] =
  233. {
  234. { .mask = 1, .type = 0}
  235. };
  236. static const struct agp_bridge_driver nvidia_driver = {
  237. .owner = THIS_MODULE,
  238. .aperture_sizes = nvidia_generic_sizes,
  239. .size_type = U8_APER_SIZE,
  240. .num_aperture_sizes = 5,
  241. .configure = nvidia_configure,
  242. .fetch_size = nvidia_fetch_size,
  243. .cleanup = nvidia_cleanup,
  244. .tlb_flush = nvidia_tlbflush,
  245. .mask_memory = agp_generic_mask_memory,
  246. .masks = nvidia_generic_masks,
  247. .agp_enable = agp_generic_enable,
  248. .cache_flush = global_cache_flush,
  249. .create_gatt_table = agp_generic_create_gatt_table,
  250. .free_gatt_table = agp_generic_free_gatt_table,
  251. .insert_memory = nvidia_insert_memory,
  252. .remove_memory = nvidia_remove_memory,
  253. .alloc_by_type = agp_generic_alloc_by_type,
  254. .free_by_type = agp_generic_free_by_type,
  255. .agp_alloc_page = agp_generic_alloc_page,
  256. .agp_destroy_page = agp_generic_destroy_page,
  257. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  258. };
  259. static int __devinit agp_nvidia_probe(struct pci_dev *pdev,
  260. const struct pci_device_id *ent)
  261. {
  262. struct agp_bridge_data *bridge;
  263. u8 cap_ptr;
  264. nvidia_private.dev_1 =
  265. pci_get_bus_and_slot((unsigned int)pdev->bus->number, PCI_DEVFN(0, 1));
  266. nvidia_private.dev_2 =
  267. pci_get_bus_and_slot((unsigned int)pdev->bus->number, PCI_DEVFN(0, 2));
  268. nvidia_private.dev_3 =
  269. pci_get_bus_and_slot((unsigned int)pdev->bus->number, PCI_DEVFN(30, 0));
  270. if (!nvidia_private.dev_1 || !nvidia_private.dev_2 || !nvidia_private.dev_3) {
  271. printk(KERN_INFO PFX "Detected an NVIDIA nForce/nForce2 "
  272. "chipset, but could not find the secondary devices.\n");
  273. return -ENODEV;
  274. }
  275. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  276. if (!cap_ptr)
  277. return -ENODEV;
  278. switch (pdev->device) {
  279. case PCI_DEVICE_ID_NVIDIA_NFORCE:
  280. printk(KERN_INFO PFX "Detected NVIDIA nForce chipset\n");
  281. nvidia_private.wbc_mask = 0x00010000;
  282. break;
  283. case PCI_DEVICE_ID_NVIDIA_NFORCE2:
  284. printk(KERN_INFO PFX "Detected NVIDIA nForce2 chipset\n");
  285. nvidia_private.wbc_mask = 0x80000000;
  286. break;
  287. default:
  288. printk(KERN_ERR PFX "Unsupported NVIDIA chipset (device id: %04x)\n",
  289. pdev->device);
  290. return -ENODEV;
  291. }
  292. bridge = agp_alloc_bridge();
  293. if (!bridge)
  294. return -ENOMEM;
  295. bridge->driver = &nvidia_driver;
  296. bridge->dev_private_data = &nvidia_private,
  297. bridge->dev = pdev;
  298. bridge->capndx = cap_ptr;
  299. /* Fill in the mode register */
  300. pci_read_config_dword(pdev,
  301. bridge->capndx+PCI_AGP_STATUS,
  302. &bridge->mode);
  303. pci_set_drvdata(pdev, bridge);
  304. return agp_add_bridge(bridge);
  305. }
  306. static void __devexit agp_nvidia_remove(struct pci_dev *pdev)
  307. {
  308. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  309. agp_remove_bridge(bridge);
  310. agp_put_bridge(bridge);
  311. }
  312. #ifdef CONFIG_PM
  313. static int agp_nvidia_suspend(struct pci_dev *pdev, pm_message_t state)
  314. {
  315. pci_save_state (pdev);
  316. pci_set_power_state (pdev, 3);
  317. return 0;
  318. }
  319. static int agp_nvidia_resume(struct pci_dev *pdev)
  320. {
  321. /* set power state 0 and restore PCI space */
  322. pci_set_power_state (pdev, 0);
  323. pci_restore_state(pdev);
  324. /* reconfigure AGP hardware again */
  325. nvidia_configure();
  326. return 0;
  327. }
  328. #endif
  329. static struct pci_device_id agp_nvidia_pci_table[] = {
  330. {
  331. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  332. .class_mask = ~0,
  333. .vendor = PCI_VENDOR_ID_NVIDIA,
  334. .device = PCI_DEVICE_ID_NVIDIA_NFORCE,
  335. .subvendor = PCI_ANY_ID,
  336. .subdevice = PCI_ANY_ID,
  337. },
  338. {
  339. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  340. .class_mask = ~0,
  341. .vendor = PCI_VENDOR_ID_NVIDIA,
  342. .device = PCI_DEVICE_ID_NVIDIA_NFORCE2,
  343. .subvendor = PCI_ANY_ID,
  344. .subdevice = PCI_ANY_ID,
  345. },
  346. { }
  347. };
  348. MODULE_DEVICE_TABLE(pci, agp_nvidia_pci_table);
  349. static struct pci_driver agp_nvidia_pci_driver = {
  350. .name = "agpgart-nvidia",
  351. .id_table = agp_nvidia_pci_table,
  352. .probe = agp_nvidia_probe,
  353. .remove = agp_nvidia_remove,
  354. #ifdef CONFIG_PM
  355. .suspend = agp_nvidia_suspend,
  356. .resume = agp_nvidia_resume,
  357. #endif
  358. };
  359. static int __init agp_nvidia_init(void)
  360. {
  361. if (agp_off)
  362. return -EINVAL;
  363. return pci_register_driver(&agp_nvidia_pci_driver);
  364. }
  365. static void __exit agp_nvidia_cleanup(void)
  366. {
  367. pci_unregister_driver(&agp_nvidia_pci_driver);
  368. pci_dev_put(nvidia_private.dev_1);
  369. pci_dev_put(nvidia_private.dev_2);
  370. pci_dev_put(nvidia_private.dev_3);
  371. }
  372. module_init(agp_nvidia_init);
  373. module_exit(agp_nvidia_cleanup);
  374. MODULE_LICENSE("GPL and additional rights");
  375. MODULE_AUTHOR("NVIDIA Corporation");