sata_via.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571
  1. /*
  2. * sata_via.c - VIA Serial ATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. on emails.
  7. *
  8. * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
  9. * Copyright 2003-2004 Jeff Garzik
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Hardware documentation available under NDA.
  31. *
  32. *
  33. * To-do list:
  34. * - VT6421 PATA support
  35. *
  36. */
  37. #include <linux/kernel.h>
  38. #include <linux/module.h>
  39. #include <linux/pci.h>
  40. #include <linux/init.h>
  41. #include <linux/blkdev.h>
  42. #include <linux/delay.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "sata_via"
  47. #define DRV_VERSION "2.1"
  48. enum board_ids_enum {
  49. vt6420,
  50. vt6421,
  51. };
  52. enum {
  53. SATA_CHAN_ENAB = 0x40, /* SATA channel enable */
  54. SATA_INT_GATE = 0x41, /* SATA interrupt gating */
  55. SATA_NATIVE_MODE = 0x42, /* Native mode enable */
  56. SATA_PATA_SHARING = 0x49, /* PATA/SATA sharing func ctrl */
  57. PATA_UDMA_TIMING = 0xB3, /* PATA timing for DMA/ cable detect */
  58. PATA_PIO_TIMING = 0xAB, /* PATA timing register */
  59. PORT0 = (1 << 1),
  60. PORT1 = (1 << 0),
  61. ALL_PORTS = PORT0 | PORT1,
  62. NATIVE_MODE_ALL = (1 << 7) | (1 << 6) | (1 << 5) | (1 << 4),
  63. SATA_EXT_PHY = (1 << 6), /* 0==use PATA, 1==ext phy */
  64. SATA_2DEV = (1 << 5), /* SATA is master/slave */
  65. };
  66. static int svia_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  67. static u32 svia_scr_read (struct ata_port *ap, unsigned int sc_reg);
  68. static void svia_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  69. static void svia_noop_freeze(struct ata_port *ap);
  70. static void vt6420_error_handler(struct ata_port *ap);
  71. static int vt6421_pata_cable_detect(struct ata_port *ap);
  72. static void vt6421_set_pio_mode(struct ata_port *ap, struct ata_device *adev);
  73. static void vt6421_set_dma_mode(struct ata_port *ap, struct ata_device *adev);
  74. static const struct pci_device_id svia_pci_tbl[] = {
  75. { PCI_VDEVICE(VIA, 0x5337), vt6420 },
  76. { PCI_VDEVICE(VIA, 0x0591), vt6420 },
  77. { PCI_VDEVICE(VIA, 0x3149), vt6420 },
  78. { PCI_VDEVICE(VIA, 0x3249), vt6421 },
  79. { } /* terminate list */
  80. };
  81. static struct pci_driver svia_pci_driver = {
  82. .name = DRV_NAME,
  83. .id_table = svia_pci_tbl,
  84. .probe = svia_init_one,
  85. #ifdef CONFIG_PM
  86. .suspend = ata_pci_device_suspend,
  87. .resume = ata_pci_device_resume,
  88. #endif
  89. .remove = ata_pci_remove_one,
  90. };
  91. static struct scsi_host_template svia_sht = {
  92. .module = THIS_MODULE,
  93. .name = DRV_NAME,
  94. .ioctl = ata_scsi_ioctl,
  95. .queuecommand = ata_scsi_queuecmd,
  96. .can_queue = ATA_DEF_QUEUE,
  97. .this_id = ATA_SHT_THIS_ID,
  98. .sg_tablesize = LIBATA_MAX_PRD,
  99. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  100. .emulated = ATA_SHT_EMULATED,
  101. .use_clustering = ATA_SHT_USE_CLUSTERING,
  102. .proc_name = DRV_NAME,
  103. .dma_boundary = ATA_DMA_BOUNDARY,
  104. .slave_configure = ata_scsi_slave_config,
  105. .slave_destroy = ata_scsi_slave_destroy,
  106. .bios_param = ata_std_bios_param,
  107. };
  108. static const struct ata_port_operations vt6420_sata_ops = {
  109. .port_disable = ata_port_disable,
  110. .tf_load = ata_tf_load,
  111. .tf_read = ata_tf_read,
  112. .check_status = ata_check_status,
  113. .exec_command = ata_exec_command,
  114. .dev_select = ata_std_dev_select,
  115. .bmdma_setup = ata_bmdma_setup,
  116. .bmdma_start = ata_bmdma_start,
  117. .bmdma_stop = ata_bmdma_stop,
  118. .bmdma_status = ata_bmdma_status,
  119. .qc_prep = ata_qc_prep,
  120. .qc_issue = ata_qc_issue_prot,
  121. .data_xfer = ata_data_xfer,
  122. .freeze = svia_noop_freeze,
  123. .thaw = ata_bmdma_thaw,
  124. .error_handler = vt6420_error_handler,
  125. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  126. .irq_clear = ata_bmdma_irq_clear,
  127. .irq_on = ata_irq_on,
  128. .irq_ack = ata_irq_ack,
  129. .port_start = ata_port_start,
  130. };
  131. static const struct ata_port_operations vt6421_pata_ops = {
  132. .port_disable = ata_port_disable,
  133. .set_piomode = vt6421_set_pio_mode,
  134. .set_dmamode = vt6421_set_dma_mode,
  135. .tf_load = ata_tf_load,
  136. .tf_read = ata_tf_read,
  137. .check_status = ata_check_status,
  138. .exec_command = ata_exec_command,
  139. .dev_select = ata_std_dev_select,
  140. .bmdma_setup = ata_bmdma_setup,
  141. .bmdma_start = ata_bmdma_start,
  142. .bmdma_stop = ata_bmdma_stop,
  143. .bmdma_status = ata_bmdma_status,
  144. .qc_prep = ata_qc_prep,
  145. .qc_issue = ata_qc_issue_prot,
  146. .data_xfer = ata_data_xfer,
  147. .freeze = ata_bmdma_freeze,
  148. .thaw = ata_bmdma_thaw,
  149. .error_handler = ata_bmdma_error_handler,
  150. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  151. .cable_detect = vt6421_pata_cable_detect,
  152. .irq_clear = ata_bmdma_irq_clear,
  153. .irq_on = ata_irq_on,
  154. .irq_ack = ata_irq_ack,
  155. .port_start = ata_port_start,
  156. };
  157. static const struct ata_port_operations vt6421_sata_ops = {
  158. .port_disable = ata_port_disable,
  159. .tf_load = ata_tf_load,
  160. .tf_read = ata_tf_read,
  161. .check_status = ata_check_status,
  162. .exec_command = ata_exec_command,
  163. .dev_select = ata_std_dev_select,
  164. .bmdma_setup = ata_bmdma_setup,
  165. .bmdma_start = ata_bmdma_start,
  166. .bmdma_stop = ata_bmdma_stop,
  167. .bmdma_status = ata_bmdma_status,
  168. .qc_prep = ata_qc_prep,
  169. .qc_issue = ata_qc_issue_prot,
  170. .data_xfer = ata_data_xfer,
  171. .freeze = ata_bmdma_freeze,
  172. .thaw = ata_bmdma_thaw,
  173. .error_handler = ata_bmdma_error_handler,
  174. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  175. .cable_detect = ata_cable_sata,
  176. .irq_clear = ata_bmdma_irq_clear,
  177. .irq_on = ata_irq_on,
  178. .irq_ack = ata_irq_ack,
  179. .scr_read = svia_scr_read,
  180. .scr_write = svia_scr_write,
  181. .port_start = ata_port_start,
  182. };
  183. static const struct ata_port_info vt6420_port_info = {
  184. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  185. .pio_mask = 0x1f,
  186. .mwdma_mask = 0x07,
  187. .udma_mask = 0x7f,
  188. .port_ops = &vt6420_sata_ops,
  189. };
  190. static struct ata_port_info vt6421_sport_info = {
  191. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  192. .pio_mask = 0x1f,
  193. .mwdma_mask = 0x07,
  194. .udma_mask = 0x7f,
  195. .port_ops = &vt6421_sata_ops,
  196. };
  197. static struct ata_port_info vt6421_pport_info = {
  198. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_NO_LEGACY,
  199. .pio_mask = 0x1f,
  200. .mwdma_mask = 0,
  201. .udma_mask = 0x7f,
  202. .port_ops = &vt6421_pata_ops,
  203. };
  204. MODULE_AUTHOR("Jeff Garzik");
  205. MODULE_DESCRIPTION("SCSI low-level driver for VIA SATA controllers");
  206. MODULE_LICENSE("GPL");
  207. MODULE_DEVICE_TABLE(pci, svia_pci_tbl);
  208. MODULE_VERSION(DRV_VERSION);
  209. static u32 svia_scr_read (struct ata_port *ap, unsigned int sc_reg)
  210. {
  211. if (sc_reg > SCR_CONTROL)
  212. return 0xffffffffU;
  213. return ioread32(ap->ioaddr.scr_addr + (4 * sc_reg));
  214. }
  215. static void svia_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  216. {
  217. if (sc_reg > SCR_CONTROL)
  218. return;
  219. iowrite32(val, ap->ioaddr.scr_addr + (4 * sc_reg));
  220. }
  221. static void svia_noop_freeze(struct ata_port *ap)
  222. {
  223. /* Some VIA controllers choke if ATA_NIEN is manipulated in
  224. * certain way. Leave it alone and just clear pending IRQ.
  225. */
  226. ata_chk_status(ap);
  227. ata_bmdma_irq_clear(ap);
  228. }
  229. /**
  230. * vt6420_prereset - prereset for vt6420
  231. * @ap: target ATA port
  232. * @deadline: deadline jiffies for the operation
  233. *
  234. * SCR registers on vt6420 are pieces of shit and may hang the
  235. * whole machine completely if accessed with the wrong timing.
  236. * To avoid such catastrophe, vt6420 doesn't provide generic SCR
  237. * access operations, but uses SStatus and SControl only during
  238. * boot probing in controlled way.
  239. *
  240. * As the old (pre EH update) probing code is proven to work, we
  241. * strictly follow the access pattern.
  242. *
  243. * LOCKING:
  244. * Kernel thread context (may sleep)
  245. *
  246. * RETURNS:
  247. * 0 on success, -errno otherwise.
  248. */
  249. static int vt6420_prereset(struct ata_port *ap, unsigned long deadline)
  250. {
  251. struct ata_eh_context *ehc = &ap->eh_context;
  252. unsigned long timeout = jiffies + (HZ * 5);
  253. u32 sstatus, scontrol;
  254. int online;
  255. /* don't do any SCR stuff if we're not loading */
  256. if (!(ap->pflags & ATA_PFLAG_LOADING))
  257. goto skip_scr;
  258. /* Resume phy. This is the old resume sequence from
  259. * __sata_phy_reset().
  260. */
  261. svia_scr_write(ap, SCR_CONTROL, 0x300);
  262. svia_scr_read(ap, SCR_CONTROL); /* flush */
  263. /* wait for phy to become ready, if necessary */
  264. do {
  265. msleep(200);
  266. if ((svia_scr_read(ap, SCR_STATUS) & 0xf) != 1)
  267. break;
  268. } while (time_before(jiffies, timeout));
  269. /* open code sata_print_link_status() */
  270. sstatus = svia_scr_read(ap, SCR_STATUS);
  271. scontrol = svia_scr_read(ap, SCR_CONTROL);
  272. online = (sstatus & 0xf) == 0x3;
  273. ata_port_printk(ap, KERN_INFO,
  274. "SATA link %s 1.5 Gbps (SStatus %X SControl %X)\n",
  275. online ? "up" : "down", sstatus, scontrol);
  276. /* SStatus is read one more time */
  277. svia_scr_read(ap, SCR_STATUS);
  278. if (!online) {
  279. /* tell EH to bail */
  280. ehc->i.action &= ~ATA_EH_RESET_MASK;
  281. return 0;
  282. }
  283. skip_scr:
  284. /* wait for !BSY */
  285. ata_wait_ready(ap, deadline);
  286. return 0;
  287. }
  288. static void vt6420_error_handler(struct ata_port *ap)
  289. {
  290. return ata_bmdma_drive_eh(ap, vt6420_prereset, ata_std_softreset,
  291. NULL, ata_std_postreset);
  292. }
  293. static int vt6421_pata_cable_detect(struct ata_port *ap)
  294. {
  295. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  296. u8 tmp;
  297. pci_read_config_byte(pdev, PATA_UDMA_TIMING, &tmp);
  298. if (tmp & 0x10)
  299. return ATA_CBL_PATA40;
  300. return ATA_CBL_PATA80;
  301. }
  302. static void vt6421_set_pio_mode(struct ata_port *ap, struct ata_device *adev)
  303. {
  304. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  305. static const u8 pio_bits[] = { 0xA8, 0x65, 0x65, 0x31, 0x20 };
  306. pci_write_config_byte(pdev, PATA_PIO_TIMING, pio_bits[adev->pio_mode - XFER_PIO_0]);
  307. }
  308. static void vt6421_set_dma_mode(struct ata_port *ap, struct ata_device *adev)
  309. {
  310. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  311. static const u8 udma_bits[] = { 0xEE, 0xE8, 0xE6, 0xE4, 0xE2, 0xE1, 0xE0, 0xE0 };
  312. pci_write_config_byte(pdev, PATA_UDMA_TIMING, udma_bits[adev->pio_mode - XFER_UDMA_0]);
  313. }
  314. static const unsigned int svia_bar_sizes[] = {
  315. 8, 4, 8, 4, 16, 256
  316. };
  317. static const unsigned int vt6421_bar_sizes[] = {
  318. 16, 16, 16, 16, 32, 128
  319. };
  320. static void __iomem * svia_scr_addr(void __iomem *addr, unsigned int port)
  321. {
  322. return addr + (port * 128);
  323. }
  324. static void __iomem * vt6421_scr_addr(void __iomem *addr, unsigned int port)
  325. {
  326. return addr + (port * 64);
  327. }
  328. static void vt6421_init_addrs(struct ata_port *ap)
  329. {
  330. void __iomem * const * iomap = ap->host->iomap;
  331. void __iomem *reg_addr = iomap[ap->port_no];
  332. void __iomem *bmdma_addr = iomap[4] + (ap->port_no * 8);
  333. struct ata_ioports *ioaddr = &ap->ioaddr;
  334. ioaddr->cmd_addr = reg_addr;
  335. ioaddr->altstatus_addr =
  336. ioaddr->ctl_addr = (void __iomem *)
  337. ((unsigned long)(reg_addr + 8) | ATA_PCI_CTL_OFS);
  338. ioaddr->bmdma_addr = bmdma_addr;
  339. ioaddr->scr_addr = vt6421_scr_addr(iomap[5], ap->port_no);
  340. ata_std_ports(ioaddr);
  341. }
  342. static int vt6420_prepare_host(struct pci_dev *pdev, struct ata_host **r_host)
  343. {
  344. const struct ata_port_info *ppi[] = { &vt6420_port_info, NULL };
  345. struct ata_host *host;
  346. int rc;
  347. rc = ata_pci_prepare_native_host(pdev, ppi, &host);
  348. if (rc)
  349. return rc;
  350. *r_host = host;
  351. rc = pcim_iomap_regions(pdev, 1 << 5, DRV_NAME);
  352. if (rc) {
  353. dev_printk(KERN_ERR, &pdev->dev, "failed to iomap PCI BAR 5\n");
  354. return rc;
  355. }
  356. host->ports[0]->ioaddr.scr_addr = svia_scr_addr(host->iomap[5], 0);
  357. host->ports[1]->ioaddr.scr_addr = svia_scr_addr(host->iomap[5], 1);
  358. return 0;
  359. }
  360. static int vt6421_prepare_host(struct pci_dev *pdev, struct ata_host **r_host)
  361. {
  362. const struct ata_port_info *ppi[] =
  363. { &vt6421_sport_info, &vt6421_sport_info, &vt6421_pport_info };
  364. struct ata_host *host;
  365. int i, rc;
  366. *r_host = host = ata_host_alloc_pinfo(&pdev->dev, ppi, ARRAY_SIZE(ppi));
  367. if (!host) {
  368. dev_printk(KERN_ERR, &pdev->dev, "failed to allocate host\n");
  369. return -ENOMEM;
  370. }
  371. rc = pcim_iomap_regions(pdev, 0x1f, DRV_NAME);
  372. if (rc) {
  373. dev_printk(KERN_ERR, &pdev->dev, "failed to request/iomap "
  374. "PCI BARs (errno=%d)\n", rc);
  375. return rc;
  376. }
  377. host->iomap = pcim_iomap_table(pdev);
  378. for (i = 0; i < host->n_ports; i++)
  379. vt6421_init_addrs(host->ports[i]);
  380. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  381. if (rc)
  382. return rc;
  383. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  384. if (rc)
  385. return rc;
  386. return 0;
  387. }
  388. static void svia_configure(struct pci_dev *pdev)
  389. {
  390. u8 tmp8;
  391. pci_read_config_byte(pdev, PCI_INTERRUPT_LINE, &tmp8);
  392. dev_printk(KERN_INFO, &pdev->dev, "routed to hard irq line %d\n",
  393. (int) (tmp8 & 0xf0) == 0xf0 ? 0 : tmp8 & 0x0f);
  394. /* make sure SATA channels are enabled */
  395. pci_read_config_byte(pdev, SATA_CHAN_ENAB, &tmp8);
  396. if ((tmp8 & ALL_PORTS) != ALL_PORTS) {
  397. dev_printk(KERN_DEBUG, &pdev->dev,
  398. "enabling SATA channels (0x%x)\n",
  399. (int) tmp8);
  400. tmp8 |= ALL_PORTS;
  401. pci_write_config_byte(pdev, SATA_CHAN_ENAB, tmp8);
  402. }
  403. /* make sure interrupts for each channel sent to us */
  404. pci_read_config_byte(pdev, SATA_INT_GATE, &tmp8);
  405. if ((tmp8 & ALL_PORTS) != ALL_PORTS) {
  406. dev_printk(KERN_DEBUG, &pdev->dev,
  407. "enabling SATA channel interrupts (0x%x)\n",
  408. (int) tmp8);
  409. tmp8 |= ALL_PORTS;
  410. pci_write_config_byte(pdev, SATA_INT_GATE, tmp8);
  411. }
  412. /* make sure native mode is enabled */
  413. pci_read_config_byte(pdev, SATA_NATIVE_MODE, &tmp8);
  414. if ((tmp8 & NATIVE_MODE_ALL) != NATIVE_MODE_ALL) {
  415. dev_printk(KERN_DEBUG, &pdev->dev,
  416. "enabling SATA channel native mode (0x%x)\n",
  417. (int) tmp8);
  418. tmp8 |= NATIVE_MODE_ALL;
  419. pci_write_config_byte(pdev, SATA_NATIVE_MODE, tmp8);
  420. }
  421. }
  422. static int svia_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  423. {
  424. static int printed_version;
  425. unsigned int i;
  426. int rc;
  427. struct ata_host *host;
  428. int board_id = (int) ent->driver_data;
  429. const int *bar_sizes;
  430. u8 tmp8;
  431. if (!printed_version++)
  432. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  433. rc = pcim_enable_device(pdev);
  434. if (rc)
  435. return rc;
  436. if (board_id == vt6420) {
  437. pci_read_config_byte(pdev, SATA_PATA_SHARING, &tmp8);
  438. if (tmp8 & SATA_2DEV) {
  439. dev_printk(KERN_ERR, &pdev->dev,
  440. "SATA master/slave not supported (0x%x)\n",
  441. (int) tmp8);
  442. return -EIO;
  443. }
  444. bar_sizes = &svia_bar_sizes[0];
  445. } else {
  446. bar_sizes = &vt6421_bar_sizes[0];
  447. }
  448. for (i = 0; i < ARRAY_SIZE(svia_bar_sizes); i++)
  449. if ((pci_resource_start(pdev, i) == 0) ||
  450. (pci_resource_len(pdev, i) < bar_sizes[i])) {
  451. dev_printk(KERN_ERR, &pdev->dev,
  452. "invalid PCI BAR %u (sz 0x%llx, val 0x%llx)\n",
  453. i,
  454. (unsigned long long)pci_resource_start(pdev, i),
  455. (unsigned long long)pci_resource_len(pdev, i));
  456. return -ENODEV;
  457. }
  458. if (board_id == vt6420)
  459. rc = vt6420_prepare_host(pdev, &host);
  460. else
  461. rc = vt6421_prepare_host(pdev, &host);
  462. if (rc)
  463. return rc;
  464. svia_configure(pdev);
  465. pci_set_master(pdev);
  466. return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
  467. &svia_sht);
  468. }
  469. static int __init svia_init(void)
  470. {
  471. return pci_register_driver(&svia_pci_driver);
  472. }
  473. static void __exit svia_exit(void)
  474. {
  475. pci_unregister_driver(&svia_pci_driver);
  476. }
  477. module_init(svia_init);
  478. module_exit(svia_exit);