sata_sis.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /*
  2. * sata_sis.c - Silicon Integrated Systems SATA
  3. *
  4. * Maintained by: Uwe Koziolek
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 Uwe Koziolek
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/device.h>
  40. #include <scsi/scsi_host.h>
  41. #include <linux/libata.h>
  42. #include "sis.h"
  43. #define DRV_NAME "sata_sis"
  44. #define DRV_VERSION "0.7"
  45. enum {
  46. sis_180 = 0,
  47. SIS_SCR_PCI_BAR = 5,
  48. /* PCI configuration registers */
  49. SIS_GENCTL = 0x54, /* IDE General Control register */
  50. SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
  51. SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
  52. SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
  53. SIS_PMR = 0x90, /* port mapping register */
  54. SIS_PMR_COMBINED = 0x30,
  55. /* random bits */
  56. SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
  57. GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
  58. };
  59. static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  60. static u32 sis_scr_read (struct ata_port *ap, unsigned int sc_reg);
  61. static void sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  62. static const struct pci_device_id sis_pci_tbl[] = {
  63. { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
  64. { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
  65. { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
  66. { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
  67. { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/966L */
  68. { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L */
  69. { } /* terminate list */
  70. };
  71. static struct pci_driver sis_pci_driver = {
  72. .name = DRV_NAME,
  73. .id_table = sis_pci_tbl,
  74. .probe = sis_init_one,
  75. .remove = ata_pci_remove_one,
  76. };
  77. static struct scsi_host_template sis_sht = {
  78. .module = THIS_MODULE,
  79. .name = DRV_NAME,
  80. .ioctl = ata_scsi_ioctl,
  81. .queuecommand = ata_scsi_queuecmd,
  82. .can_queue = ATA_DEF_QUEUE,
  83. .this_id = ATA_SHT_THIS_ID,
  84. .sg_tablesize = ATA_MAX_PRD,
  85. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  86. .emulated = ATA_SHT_EMULATED,
  87. .use_clustering = ATA_SHT_USE_CLUSTERING,
  88. .proc_name = DRV_NAME,
  89. .dma_boundary = ATA_DMA_BOUNDARY,
  90. .slave_configure = ata_scsi_slave_config,
  91. .slave_destroy = ata_scsi_slave_destroy,
  92. .bios_param = ata_std_bios_param,
  93. };
  94. static const struct ata_port_operations sis_ops = {
  95. .port_disable = ata_port_disable,
  96. .tf_load = ata_tf_load,
  97. .tf_read = ata_tf_read,
  98. .check_status = ata_check_status,
  99. .exec_command = ata_exec_command,
  100. .dev_select = ata_std_dev_select,
  101. .bmdma_setup = ata_bmdma_setup,
  102. .bmdma_start = ata_bmdma_start,
  103. .bmdma_stop = ata_bmdma_stop,
  104. .bmdma_status = ata_bmdma_status,
  105. .qc_prep = ata_qc_prep,
  106. .qc_issue = ata_qc_issue_prot,
  107. .data_xfer = ata_data_xfer,
  108. .freeze = ata_bmdma_freeze,
  109. .thaw = ata_bmdma_thaw,
  110. .error_handler = ata_bmdma_error_handler,
  111. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  112. .irq_clear = ata_bmdma_irq_clear,
  113. .irq_on = ata_irq_on,
  114. .irq_ack = ata_irq_ack,
  115. .scr_read = sis_scr_read,
  116. .scr_write = sis_scr_write,
  117. .port_start = ata_port_start,
  118. };
  119. static const struct ata_port_info sis_port_info = {
  120. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  121. .pio_mask = 0x1f,
  122. .mwdma_mask = 0x7,
  123. .udma_mask = 0x7f,
  124. .port_ops = &sis_ops,
  125. };
  126. MODULE_AUTHOR("Uwe Koziolek");
  127. MODULE_DESCRIPTION("low-level driver for Silicon Integratad Systems SATA controller");
  128. MODULE_LICENSE("GPL");
  129. MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
  130. MODULE_VERSION(DRV_VERSION);
  131. static unsigned int get_scr_cfg_addr(struct ata_port *ap, unsigned int sc_reg)
  132. {
  133. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  134. unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
  135. u8 pmr;
  136. if (ap->port_no) {
  137. switch (pdev->device) {
  138. case 0x0180:
  139. case 0x0181:
  140. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  141. if ((pmr & SIS_PMR_COMBINED) == 0)
  142. addr += SIS180_SATA1_OFS;
  143. break;
  144. case 0x0182:
  145. case 0x0183:
  146. case 0x1182:
  147. case 0x1183:
  148. addr += SIS182_SATA1_OFS;
  149. break;
  150. }
  151. }
  152. return addr;
  153. }
  154. static u32 sis_scr_cfg_read (struct ata_port *ap, unsigned int sc_reg)
  155. {
  156. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  157. unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
  158. u32 val, val2 = 0;
  159. u8 pmr;
  160. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  161. return 0xffffffff;
  162. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  163. pci_read_config_dword(pdev, cfg_addr, &val);
  164. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  165. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  166. pci_read_config_dword(pdev, cfg_addr+0x10, &val2);
  167. return (val|val2) & 0xfffffffb; /* avoid problems with powerdowned ports */
  168. }
  169. static void sis_scr_cfg_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  170. {
  171. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  172. unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
  173. u8 pmr;
  174. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  175. return;
  176. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  177. pci_write_config_dword(pdev, cfg_addr, val);
  178. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  179. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  180. pci_write_config_dword(pdev, cfg_addr+0x10, val);
  181. }
  182. static u32 sis_scr_read (struct ata_port *ap, unsigned int sc_reg)
  183. {
  184. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  185. u32 val, val2 = 0;
  186. u8 pmr;
  187. if (sc_reg > SCR_CONTROL)
  188. return 0xffffffffU;
  189. if (ap->flags & SIS_FLAG_CFGSCR)
  190. return sis_scr_cfg_read(ap, sc_reg);
  191. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  192. val = ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
  193. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  194. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  195. val2 = ioread32(ap->ioaddr.scr_addr + (sc_reg * 4) + 0x10);
  196. return (val | val2) & 0xfffffffb;
  197. }
  198. static void sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  199. {
  200. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  201. u8 pmr;
  202. if (sc_reg > SCR_CONTROL)
  203. return;
  204. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  205. if (ap->flags & SIS_FLAG_CFGSCR)
  206. sis_scr_cfg_write(ap, sc_reg, val);
  207. else {
  208. iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  209. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  210. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  211. iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4)+0x10);
  212. }
  213. }
  214. static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  215. {
  216. static int printed_version;
  217. struct ata_port_info pi = sis_port_info;
  218. const struct ata_port_info *ppi[] = { &pi, NULL };
  219. struct ata_host *host;
  220. u32 genctl, val;
  221. u8 pmr;
  222. u8 port2_start = 0x20;
  223. int rc;
  224. if (!printed_version++)
  225. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  226. rc = pcim_enable_device(pdev);
  227. if (rc)
  228. return rc;
  229. /* check and see if the SCRs are in IO space or PCI cfg space */
  230. pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
  231. if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
  232. pi.flags |= SIS_FLAG_CFGSCR;
  233. /* if hardware thinks SCRs are in IO space, but there are
  234. * no IO resources assigned, change to PCI cfg space.
  235. */
  236. if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
  237. ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
  238. (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
  239. genctl &= ~GENCTL_IOMAPPED_SCR;
  240. pci_write_config_dword(pdev, SIS_GENCTL, genctl);
  241. pi.flags |= SIS_FLAG_CFGSCR;
  242. }
  243. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  244. switch (ent->device) {
  245. case 0x0180:
  246. case 0x0181:
  247. /* The PATA-handling is provided by pata_sis */
  248. switch (pmr & 0x30) {
  249. case 0x10:
  250. ppi[1] = &sis_info133;
  251. break;
  252. case 0x30:
  253. ppi[0] = &sis_info133;
  254. break;
  255. }
  256. if ((pmr & SIS_PMR_COMBINED) == 0) {
  257. dev_printk(KERN_INFO, &pdev->dev,
  258. "Detected SiS 180/181/964 chipset in SATA mode\n");
  259. port2_start = 64;
  260. } else {
  261. dev_printk(KERN_INFO, &pdev->dev,
  262. "Detected SiS 180/181 chipset in combined mode\n");
  263. port2_start=0;
  264. pi.flags |= ATA_FLAG_SLAVE_POSS;
  265. }
  266. break;
  267. case 0x0182:
  268. case 0x0183:
  269. pci_read_config_dword ( pdev, 0x6C, &val);
  270. if (val & (1L << 31)) {
  271. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 182/965 chipset\n");
  272. pi.flags |= ATA_FLAG_SLAVE_POSS;
  273. } else {
  274. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 182/965L chipset\n");
  275. }
  276. break;
  277. case 0x1182:
  278. case 0x1183:
  279. pci_read_config_dword(pdev, 0x64, &val);
  280. if (val & 0x10000000) {
  281. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 1182/1183/966L SATA controller\n");
  282. } else {
  283. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 1182/1183/966 SATA controller\n");
  284. pi.flags |= ATA_FLAG_SLAVE_POSS;
  285. }
  286. break;
  287. }
  288. rc = ata_pci_prepare_native_host(pdev, ppi, &host);
  289. if (rc)
  290. return rc;
  291. if (!(pi.flags & SIS_FLAG_CFGSCR)) {
  292. void __iomem *mmio;
  293. rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
  294. if (rc)
  295. return rc;
  296. mmio = host->iomap[SIS_SCR_PCI_BAR];
  297. host->ports[0]->ioaddr.scr_addr = mmio;
  298. host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
  299. }
  300. pci_set_master(pdev);
  301. pci_intx(pdev, 1);
  302. return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
  303. &sis_sht);
  304. }
  305. static int __init sis_init(void)
  306. {
  307. return pci_register_driver(&sis_pci_driver);
  308. }
  309. static void __exit sis_exit(void)
  310. {
  311. pci_unregister_driver(&sis_pci_driver);
  312. }
  313. module_init(sis_init);
  314. module_exit(sis_exit);