sata_sil24.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "0.8"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /*
  60. * Global controller registers (128 bytes @ BAR0)
  61. */
  62. /* 32 bit regs */
  63. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  64. HOST_CTRL = 0x40,
  65. HOST_IRQ_STAT = 0x44,
  66. HOST_PHY_CFG = 0x48,
  67. HOST_BIST_CTRL = 0x50,
  68. HOST_BIST_PTRN = 0x54,
  69. HOST_BIST_STAT = 0x58,
  70. HOST_MEM_BIST_STAT = 0x5c,
  71. HOST_FLASH_CMD = 0x70,
  72. /* 8 bit regs */
  73. HOST_FLASH_DATA = 0x74,
  74. HOST_TRANSITION_DETECT = 0x75,
  75. HOST_GPIO_CTRL = 0x76,
  76. HOST_I2C_ADDR = 0x78, /* 32 bit */
  77. HOST_I2C_DATA = 0x7c,
  78. HOST_I2C_XFER_CNT = 0x7e,
  79. HOST_I2C_CTRL = 0x7f,
  80. /* HOST_SLOT_STAT bits */
  81. HOST_SSTAT_ATTN = (1 << 31),
  82. /* HOST_CTRL bits */
  83. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  84. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  85. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  86. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  87. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  88. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  89. /*
  90. * Port registers
  91. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  92. */
  93. PORT_REGS_SIZE = 0x2000,
  94. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  95. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  96. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  97. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  98. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  99. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  100. /* 32 bit regs */
  101. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  102. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  103. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  104. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  105. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  106. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  107. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  108. PORT_CMD_ERR = 0x1024, /* command error number */
  109. PORT_FIS_CFG = 0x1028,
  110. PORT_FIFO_THRES = 0x102c,
  111. /* 16 bit regs */
  112. PORT_DECODE_ERR_CNT = 0x1040,
  113. PORT_DECODE_ERR_THRESH = 0x1042,
  114. PORT_CRC_ERR_CNT = 0x1044,
  115. PORT_CRC_ERR_THRESH = 0x1046,
  116. PORT_HSHK_ERR_CNT = 0x1048,
  117. PORT_HSHK_ERR_THRESH = 0x104a,
  118. /* 32 bit regs */
  119. PORT_PHY_CFG = 0x1050,
  120. PORT_SLOT_STAT = 0x1800,
  121. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  122. PORT_CONTEXT = 0x1e04,
  123. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  124. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  125. PORT_SCONTROL = 0x1f00,
  126. PORT_SSTATUS = 0x1f04,
  127. PORT_SERROR = 0x1f08,
  128. PORT_SACTIVE = 0x1f0c,
  129. /* PORT_CTRL_STAT bits */
  130. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  131. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  132. PORT_CS_INIT = (1 << 2), /* port initialize */
  133. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  134. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  135. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  136. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  137. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  138. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  139. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  140. /* bits[11:0] are masked */
  141. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  142. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  143. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  144. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  145. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  146. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  147. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  148. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  149. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  150. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  151. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  152. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  153. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  154. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  155. PORT_IRQ_UNK_FIS,
  156. /* bits[27:16] are unmasked (raw) */
  157. PORT_IRQ_RAW_SHIFT = 16,
  158. PORT_IRQ_MASKED_MASK = 0x7ff,
  159. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  160. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  161. PORT_IRQ_STEER_SHIFT = 30,
  162. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  163. /* PORT_CMD_ERR constants */
  164. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  165. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  166. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  167. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  168. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  169. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  170. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  171. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  172. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  173. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  174. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  175. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  176. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  177. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  178. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  179. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  180. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  181. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  182. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  183. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  184. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  185. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  186. /* bits of PRB control field */
  187. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  188. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  189. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  190. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  191. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  192. /* PRB protocol field */
  193. PRB_PROT_PACKET = (1 << 0),
  194. PRB_PROT_TCQ = (1 << 1),
  195. PRB_PROT_NCQ = (1 << 2),
  196. PRB_PROT_READ = (1 << 3),
  197. PRB_PROT_WRITE = (1 << 4),
  198. PRB_PROT_TRANSPARENT = (1 << 5),
  199. /*
  200. * Other constants
  201. */
  202. SGE_TRM = (1 << 31), /* Last SGE in chain */
  203. SGE_LNK = (1 << 30), /* linked list
  204. Points to SGT, not SGE */
  205. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  206. data address ignored */
  207. SIL24_MAX_CMDS = 31,
  208. /* board id */
  209. BID_SIL3124 = 0,
  210. BID_SIL3132 = 1,
  211. BID_SIL3131 = 2,
  212. /* host flags */
  213. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  214. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  215. ATA_FLAG_NCQ | ATA_FLAG_SKIP_D2H_BSY,
  216. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  217. IRQ_STAT_4PORTS = 0xf,
  218. };
  219. struct sil24_ata_block {
  220. struct sil24_prb prb;
  221. struct sil24_sge sge[LIBATA_MAX_PRD];
  222. };
  223. struct sil24_atapi_block {
  224. struct sil24_prb prb;
  225. u8 cdb[16];
  226. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  227. };
  228. union sil24_cmd_block {
  229. struct sil24_ata_block ata;
  230. struct sil24_atapi_block atapi;
  231. };
  232. static struct sil24_cerr_info {
  233. unsigned int err_mask, action;
  234. const char *desc;
  235. } sil24_cerr_db[] = {
  236. [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  237. "device error" },
  238. [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  239. "device error via D2H FIS" },
  240. [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  241. "device error via SDB FIS" },
  242. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  243. "error in data FIS" },
  244. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  245. "failed to transmit command FIS" },
  246. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  247. "protocol mismatch" },
  248. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  249. "data directon mismatch" },
  250. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  251. "ran out of SGEs while writing" },
  252. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  253. "ran out of SGEs while reading" },
  254. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  255. "invalid data directon for ATAPI CDB" },
  256. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  257. "SGT no on qword boundary" },
  258. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  259. "PCI target abort while fetching SGT" },
  260. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  261. "PCI master abort while fetching SGT" },
  262. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  263. "PCI parity error while fetching SGT" },
  264. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  265. "PRB not on qword boundary" },
  266. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  267. "PCI target abort while fetching PRB" },
  268. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  269. "PCI master abort while fetching PRB" },
  270. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  271. "PCI parity error while fetching PRB" },
  272. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  273. "undefined error while transferring data" },
  274. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  275. "PCI target abort while transferring data" },
  276. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  277. "PCI master abort while transferring data" },
  278. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  279. "PCI parity error while transferring data" },
  280. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  281. "FIS received while sending service FIS" },
  282. };
  283. /*
  284. * ap->private_data
  285. *
  286. * The preview driver always returned 0 for status. We emulate it
  287. * here from the previous interrupt.
  288. */
  289. struct sil24_port_priv {
  290. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  291. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  292. struct ata_taskfile tf; /* Cached taskfile registers */
  293. };
  294. static void sil24_dev_config(struct ata_device *dev);
  295. static u8 sil24_check_status(struct ata_port *ap);
  296. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
  297. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  298. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  299. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  300. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  301. static void sil24_irq_clear(struct ata_port *ap);
  302. static void sil24_freeze(struct ata_port *ap);
  303. static void sil24_thaw(struct ata_port *ap);
  304. static void sil24_error_handler(struct ata_port *ap);
  305. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  306. static int sil24_port_start(struct ata_port *ap);
  307. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  308. #ifdef CONFIG_PM
  309. static int sil24_pci_device_resume(struct pci_dev *pdev);
  310. #endif
  311. static const struct pci_device_id sil24_pci_tbl[] = {
  312. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  313. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  314. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  315. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  316. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  317. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  318. { } /* terminate list */
  319. };
  320. static struct pci_driver sil24_pci_driver = {
  321. .name = DRV_NAME,
  322. .id_table = sil24_pci_tbl,
  323. .probe = sil24_init_one,
  324. .remove = ata_pci_remove_one,
  325. #ifdef CONFIG_PM
  326. .suspend = ata_pci_device_suspend,
  327. .resume = sil24_pci_device_resume,
  328. #endif
  329. };
  330. static struct scsi_host_template sil24_sht = {
  331. .module = THIS_MODULE,
  332. .name = DRV_NAME,
  333. .ioctl = ata_scsi_ioctl,
  334. .queuecommand = ata_scsi_queuecmd,
  335. .change_queue_depth = ata_scsi_change_queue_depth,
  336. .can_queue = SIL24_MAX_CMDS,
  337. .this_id = ATA_SHT_THIS_ID,
  338. .sg_tablesize = LIBATA_MAX_PRD,
  339. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  340. .emulated = ATA_SHT_EMULATED,
  341. .use_clustering = ATA_SHT_USE_CLUSTERING,
  342. .proc_name = DRV_NAME,
  343. .dma_boundary = ATA_DMA_BOUNDARY,
  344. .slave_configure = ata_scsi_slave_config,
  345. .slave_destroy = ata_scsi_slave_destroy,
  346. .bios_param = ata_std_bios_param,
  347. };
  348. static const struct ata_port_operations sil24_ops = {
  349. .port_disable = ata_port_disable,
  350. .dev_config = sil24_dev_config,
  351. .check_status = sil24_check_status,
  352. .check_altstatus = sil24_check_status,
  353. .dev_select = ata_noop_dev_select,
  354. .tf_read = sil24_tf_read,
  355. .qc_prep = sil24_qc_prep,
  356. .qc_issue = sil24_qc_issue,
  357. .irq_clear = sil24_irq_clear,
  358. .irq_on = ata_dummy_irq_on,
  359. .irq_ack = ata_dummy_irq_ack,
  360. .scr_read = sil24_scr_read,
  361. .scr_write = sil24_scr_write,
  362. .freeze = sil24_freeze,
  363. .thaw = sil24_thaw,
  364. .error_handler = sil24_error_handler,
  365. .post_internal_cmd = sil24_post_internal_cmd,
  366. .port_start = sil24_port_start,
  367. };
  368. /*
  369. * Use bits 30-31 of port_flags to encode available port numbers.
  370. * Current maxium is 4.
  371. */
  372. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  373. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  374. static const struct ata_port_info sil24_port_info[] = {
  375. /* sil_3124 */
  376. {
  377. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  378. SIL24_FLAG_PCIX_IRQ_WOC,
  379. .pio_mask = 0x1f, /* pio0-4 */
  380. .mwdma_mask = 0x07, /* mwdma0-2 */
  381. .udma_mask = 0x3f, /* udma0-5 */
  382. .port_ops = &sil24_ops,
  383. },
  384. /* sil_3132 */
  385. {
  386. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  387. .pio_mask = 0x1f, /* pio0-4 */
  388. .mwdma_mask = 0x07, /* mwdma0-2 */
  389. .udma_mask = 0x3f, /* udma0-5 */
  390. .port_ops = &sil24_ops,
  391. },
  392. /* sil_3131/sil_3531 */
  393. {
  394. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  395. .pio_mask = 0x1f, /* pio0-4 */
  396. .mwdma_mask = 0x07, /* mwdma0-2 */
  397. .udma_mask = 0x3f, /* udma0-5 */
  398. .port_ops = &sil24_ops,
  399. },
  400. };
  401. static int sil24_tag(int tag)
  402. {
  403. if (unlikely(ata_tag_internal(tag)))
  404. return 0;
  405. return tag;
  406. }
  407. static void sil24_dev_config(struct ata_device *dev)
  408. {
  409. void __iomem *port = dev->ap->ioaddr.cmd_addr;
  410. if (dev->cdb_len == 16)
  411. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  412. else
  413. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  414. }
  415. static inline void sil24_update_tf(struct ata_port *ap)
  416. {
  417. struct sil24_port_priv *pp = ap->private_data;
  418. void __iomem *port = ap->ioaddr.cmd_addr;
  419. struct sil24_prb __iomem *prb = port;
  420. u8 fis[6 * 4];
  421. memcpy_fromio(fis, prb->fis, 6 * 4);
  422. ata_tf_from_fis(fis, &pp->tf);
  423. }
  424. static u8 sil24_check_status(struct ata_port *ap)
  425. {
  426. struct sil24_port_priv *pp = ap->private_data;
  427. return pp->tf.command;
  428. }
  429. static int sil24_scr_map[] = {
  430. [SCR_CONTROL] = 0,
  431. [SCR_STATUS] = 1,
  432. [SCR_ERROR] = 2,
  433. [SCR_ACTIVE] = 3,
  434. };
  435. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
  436. {
  437. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  438. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  439. void __iomem *addr;
  440. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  441. return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  442. }
  443. return 0xffffffffU;
  444. }
  445. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  446. {
  447. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  448. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  449. void __iomem *addr;
  450. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  451. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  452. }
  453. }
  454. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  455. {
  456. struct sil24_port_priv *pp = ap->private_data;
  457. *tf = pp->tf;
  458. }
  459. static int sil24_init_port(struct ata_port *ap)
  460. {
  461. void __iomem *port = ap->ioaddr.cmd_addr;
  462. u32 tmp;
  463. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  464. ata_wait_register(port + PORT_CTRL_STAT,
  465. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  466. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  467. PORT_CS_RDY, 0, 10, 100);
  468. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
  469. return -EIO;
  470. return 0;
  471. }
  472. static int sil24_softreset(struct ata_port *ap, unsigned int *class,
  473. unsigned long deadline)
  474. {
  475. void __iomem *port = ap->ioaddr.cmd_addr;
  476. struct sil24_port_priv *pp = ap->private_data;
  477. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  478. dma_addr_t paddr = pp->cmd_block_dma;
  479. u32 mask, irq_stat;
  480. const char *reason;
  481. DPRINTK("ENTER\n");
  482. if (ata_port_offline(ap)) {
  483. DPRINTK("PHY reports no device\n");
  484. *class = ATA_DEV_NONE;
  485. goto out;
  486. }
  487. /* put the port into known state */
  488. if (sil24_init_port(ap)) {
  489. reason ="port not ready";
  490. goto err;
  491. }
  492. /* do SRST */
  493. prb->ctrl = cpu_to_le16(PRB_CTRL_SRST);
  494. prb->fis[1] = 0; /* no PMP yet */
  495. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  496. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  497. mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  498. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
  499. 100, jiffies_to_msecs(deadline - jiffies));
  500. writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
  501. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  502. if (!(irq_stat & PORT_IRQ_COMPLETE)) {
  503. if (irq_stat & PORT_IRQ_ERROR)
  504. reason = "SRST command error";
  505. else
  506. reason = "timeout";
  507. goto err;
  508. }
  509. sil24_update_tf(ap);
  510. *class = ata_dev_classify(&pp->tf);
  511. if (*class == ATA_DEV_UNKNOWN)
  512. *class = ATA_DEV_NONE;
  513. out:
  514. DPRINTK("EXIT, class=%u\n", *class);
  515. return 0;
  516. err:
  517. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  518. return -EIO;
  519. }
  520. static int sil24_hardreset(struct ata_port *ap, unsigned int *class,
  521. unsigned long deadline)
  522. {
  523. void __iomem *port = ap->ioaddr.cmd_addr;
  524. const char *reason;
  525. int tout_msec, rc;
  526. u32 tmp;
  527. /* sil24 does the right thing(tm) without any protection */
  528. sata_set_spd(ap);
  529. tout_msec = 100;
  530. if (ata_port_online(ap))
  531. tout_msec = 5000;
  532. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  533. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  534. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
  535. /* SStatus oscillates between zero and valid status after
  536. * DEV_RST, debounce it.
  537. */
  538. rc = sata_phy_debounce(ap, sata_deb_timing_long, deadline);
  539. if (rc) {
  540. reason = "PHY debouncing failed";
  541. goto err;
  542. }
  543. if (tmp & PORT_CS_DEV_RST) {
  544. if (ata_port_offline(ap))
  545. return 0;
  546. reason = "link not ready";
  547. goto err;
  548. }
  549. /* Sil24 doesn't store signature FIS after hardreset, so we
  550. * can't wait for BSY to clear. Some devices take a long time
  551. * to get ready and those devices will choke if we don't wait
  552. * for BSY clearance here. Tell libata to perform follow-up
  553. * softreset.
  554. */
  555. return -EAGAIN;
  556. err:
  557. ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
  558. return -EIO;
  559. }
  560. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  561. struct sil24_sge *sge)
  562. {
  563. struct scatterlist *sg;
  564. ata_for_each_sg(sg, qc) {
  565. sge->addr = cpu_to_le64(sg_dma_address(sg));
  566. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  567. if (ata_sg_is_last(sg, qc))
  568. sge->flags = cpu_to_le32(SGE_TRM);
  569. else
  570. sge->flags = 0;
  571. sge++;
  572. }
  573. }
  574. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  575. {
  576. struct ata_port *ap = qc->ap;
  577. struct sil24_port_priv *pp = ap->private_data;
  578. union sil24_cmd_block *cb;
  579. struct sil24_prb *prb;
  580. struct sil24_sge *sge;
  581. u16 ctrl = 0;
  582. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  583. switch (qc->tf.protocol) {
  584. case ATA_PROT_PIO:
  585. case ATA_PROT_DMA:
  586. case ATA_PROT_NCQ:
  587. case ATA_PROT_NODATA:
  588. prb = &cb->ata.prb;
  589. sge = cb->ata.sge;
  590. break;
  591. case ATA_PROT_ATAPI:
  592. case ATA_PROT_ATAPI_DMA:
  593. case ATA_PROT_ATAPI_NODATA:
  594. prb = &cb->atapi.prb;
  595. sge = cb->atapi.sge;
  596. memset(cb->atapi.cdb, 0, 32);
  597. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  598. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  599. if (qc->tf.flags & ATA_TFLAG_WRITE)
  600. ctrl = PRB_CTRL_PACKET_WRITE;
  601. else
  602. ctrl = PRB_CTRL_PACKET_READ;
  603. }
  604. break;
  605. default:
  606. prb = NULL; /* shut up, gcc */
  607. sge = NULL;
  608. BUG();
  609. }
  610. prb->ctrl = cpu_to_le16(ctrl);
  611. ata_tf_to_fis(&qc->tf, prb->fis, 0);
  612. if (qc->flags & ATA_QCFLAG_DMAMAP)
  613. sil24_fill_sg(qc, sge);
  614. }
  615. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  616. {
  617. struct ata_port *ap = qc->ap;
  618. struct sil24_port_priv *pp = ap->private_data;
  619. void __iomem *port = ap->ioaddr.cmd_addr;
  620. unsigned int tag = sil24_tag(qc->tag);
  621. dma_addr_t paddr;
  622. void __iomem *activate;
  623. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  624. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  625. writel((u32)paddr, activate);
  626. writel((u64)paddr >> 32, activate + 4);
  627. return 0;
  628. }
  629. static void sil24_irq_clear(struct ata_port *ap)
  630. {
  631. /* unused */
  632. }
  633. static void sil24_freeze(struct ata_port *ap)
  634. {
  635. void __iomem *port = ap->ioaddr.cmd_addr;
  636. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  637. * PORT_IRQ_ENABLE instead.
  638. */
  639. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  640. }
  641. static void sil24_thaw(struct ata_port *ap)
  642. {
  643. void __iomem *port = ap->ioaddr.cmd_addr;
  644. u32 tmp;
  645. /* clear IRQ */
  646. tmp = readl(port + PORT_IRQ_STAT);
  647. writel(tmp, port + PORT_IRQ_STAT);
  648. /* turn IRQ back on */
  649. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  650. }
  651. static void sil24_error_intr(struct ata_port *ap)
  652. {
  653. void __iomem *port = ap->ioaddr.cmd_addr;
  654. struct ata_eh_info *ehi = &ap->eh_info;
  655. int freeze = 0;
  656. u32 irq_stat;
  657. /* on error, we need to clear IRQ explicitly */
  658. irq_stat = readl(port + PORT_IRQ_STAT);
  659. writel(irq_stat, port + PORT_IRQ_STAT);
  660. /* first, analyze and record host port events */
  661. ata_ehi_clear_desc(ehi);
  662. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  663. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  664. ata_ehi_hotplugged(ehi);
  665. ata_ehi_push_desc(ehi, ", %s",
  666. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  667. "PHY RDY changed" : "device exchanged");
  668. freeze = 1;
  669. }
  670. if (irq_stat & PORT_IRQ_UNK_FIS) {
  671. ehi->err_mask |= AC_ERR_HSM;
  672. ehi->action |= ATA_EH_SOFTRESET;
  673. ata_ehi_push_desc(ehi , ", unknown FIS");
  674. freeze = 1;
  675. }
  676. /* deal with command error */
  677. if (irq_stat & PORT_IRQ_ERROR) {
  678. struct sil24_cerr_info *ci = NULL;
  679. unsigned int err_mask = 0, action = 0;
  680. struct ata_queued_cmd *qc;
  681. u32 cerr;
  682. /* analyze CMD_ERR */
  683. cerr = readl(port + PORT_CMD_ERR);
  684. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  685. ci = &sil24_cerr_db[cerr];
  686. if (ci && ci->desc) {
  687. err_mask |= ci->err_mask;
  688. action |= ci->action;
  689. ata_ehi_push_desc(ehi, ", %s", ci->desc);
  690. } else {
  691. err_mask |= AC_ERR_OTHER;
  692. action |= ATA_EH_SOFTRESET;
  693. ata_ehi_push_desc(ehi, ", unknown command error %d",
  694. cerr);
  695. }
  696. /* record error info */
  697. qc = ata_qc_from_tag(ap, ap->active_tag);
  698. if (qc) {
  699. sil24_update_tf(ap);
  700. qc->err_mask |= err_mask;
  701. } else
  702. ehi->err_mask |= err_mask;
  703. ehi->action |= action;
  704. }
  705. /* freeze or abort */
  706. if (freeze)
  707. ata_port_freeze(ap);
  708. else
  709. ata_port_abort(ap);
  710. }
  711. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  712. {
  713. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  714. sil24_update_tf(qc->ap);
  715. }
  716. static inline void sil24_host_intr(struct ata_port *ap)
  717. {
  718. void __iomem *port = ap->ioaddr.cmd_addr;
  719. u32 slot_stat, qc_active;
  720. int rc;
  721. slot_stat = readl(port + PORT_SLOT_STAT);
  722. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  723. sil24_error_intr(ap);
  724. return;
  725. }
  726. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  727. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  728. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  729. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  730. if (rc > 0)
  731. return;
  732. if (rc < 0) {
  733. struct ata_eh_info *ehi = &ap->eh_info;
  734. ehi->err_mask |= AC_ERR_HSM;
  735. ehi->action |= ATA_EH_SOFTRESET;
  736. ata_port_freeze(ap);
  737. return;
  738. }
  739. if (ata_ratelimit())
  740. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  741. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  742. slot_stat, ap->active_tag, ap->sactive);
  743. }
  744. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  745. {
  746. struct ata_host *host = dev_instance;
  747. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  748. unsigned handled = 0;
  749. u32 status;
  750. int i;
  751. status = readl(host_base + HOST_IRQ_STAT);
  752. if (status == 0xffffffff) {
  753. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  754. "PCI fault or device removal?\n");
  755. goto out;
  756. }
  757. if (!(status & IRQ_STAT_4PORTS))
  758. goto out;
  759. spin_lock(&host->lock);
  760. for (i = 0; i < host->n_ports; i++)
  761. if (status & (1 << i)) {
  762. struct ata_port *ap = host->ports[i];
  763. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  764. sil24_host_intr(host->ports[i]);
  765. handled++;
  766. } else
  767. printk(KERN_ERR DRV_NAME
  768. ": interrupt from disabled port %d\n", i);
  769. }
  770. spin_unlock(&host->lock);
  771. out:
  772. return IRQ_RETVAL(handled);
  773. }
  774. static void sil24_error_handler(struct ata_port *ap)
  775. {
  776. struct ata_eh_context *ehc = &ap->eh_context;
  777. if (sil24_init_port(ap)) {
  778. ata_eh_freeze_port(ap);
  779. ehc->i.action |= ATA_EH_HARDRESET;
  780. }
  781. /* perform recovery */
  782. ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
  783. ata_std_postreset);
  784. }
  785. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  786. {
  787. struct ata_port *ap = qc->ap;
  788. /* make DMA engine forget about the failed command */
  789. if (qc->flags & ATA_QCFLAG_FAILED)
  790. sil24_init_port(ap);
  791. }
  792. static int sil24_port_start(struct ata_port *ap)
  793. {
  794. struct device *dev = ap->host->dev;
  795. struct sil24_port_priv *pp;
  796. union sil24_cmd_block *cb;
  797. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  798. dma_addr_t cb_dma;
  799. int rc;
  800. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  801. if (!pp)
  802. return -ENOMEM;
  803. pp->tf.command = ATA_DRDY;
  804. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  805. if (!cb)
  806. return -ENOMEM;
  807. memset(cb, 0, cb_size);
  808. rc = ata_pad_alloc(ap, dev);
  809. if (rc)
  810. return rc;
  811. pp->cmd_block = cb;
  812. pp->cmd_block_dma = cb_dma;
  813. ap->private_data = pp;
  814. return 0;
  815. }
  816. static void sil24_init_controller(struct ata_host *host)
  817. {
  818. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  819. void __iomem *port_base = host->iomap[SIL24_PORT_BAR];
  820. u32 tmp;
  821. int i;
  822. /* GPIO off */
  823. writel(0, host_base + HOST_FLASH_CMD);
  824. /* clear global reset & mask interrupts during initialization */
  825. writel(0, host_base + HOST_CTRL);
  826. /* init ports */
  827. for (i = 0; i < host->n_ports; i++) {
  828. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  829. /* Initial PHY setting */
  830. writel(0x20c, port + PORT_PHY_CFG);
  831. /* Clear port RST */
  832. tmp = readl(port + PORT_CTRL_STAT);
  833. if (tmp & PORT_CS_PORT_RST) {
  834. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  835. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  836. PORT_CS_PORT_RST,
  837. PORT_CS_PORT_RST, 10, 100);
  838. if (tmp & PORT_CS_PORT_RST)
  839. dev_printk(KERN_ERR, host->dev,
  840. "failed to clear port RST\n");
  841. }
  842. /* Configure IRQ WoC */
  843. if (host->ports[0]->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  844. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  845. else
  846. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  847. /* Zero error counters. */
  848. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  849. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  850. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  851. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  852. writel(0x0000, port + PORT_CRC_ERR_CNT);
  853. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  854. /* Always use 64bit activation */
  855. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  856. /* Clear port multiplier enable and resume bits */
  857. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME,
  858. port + PORT_CTRL_CLR);
  859. }
  860. /* Turn on interrupts */
  861. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  862. }
  863. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  864. {
  865. static int printed_version = 0;
  866. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  867. const struct ata_port_info *ppi[] = { &pi, NULL };
  868. void __iomem * const *iomap;
  869. struct ata_host *host;
  870. int i, rc;
  871. u32 tmp;
  872. if (!printed_version++)
  873. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  874. /* acquire resources */
  875. rc = pcim_enable_device(pdev);
  876. if (rc)
  877. return rc;
  878. rc = pcim_iomap_regions(pdev,
  879. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  880. DRV_NAME);
  881. if (rc)
  882. return rc;
  883. iomap = pcim_iomap_table(pdev);
  884. /* apply workaround for completion IRQ loss on PCI-X errata */
  885. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  886. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  887. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  888. dev_printk(KERN_INFO, &pdev->dev,
  889. "Applying completion IRQ loss on PCI-X "
  890. "errata fix\n");
  891. else
  892. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  893. }
  894. /* allocate and fill host */
  895. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  896. SIL24_FLAG2NPORTS(ppi[0]->flags));
  897. if (!host)
  898. return -ENOMEM;
  899. host->iomap = iomap;
  900. for (i = 0; i < host->n_ports; i++) {
  901. void __iomem *port = iomap[SIL24_PORT_BAR] + i * PORT_REGS_SIZE;
  902. host->ports[i]->ioaddr.cmd_addr = port;
  903. host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
  904. ata_std_ports(&host->ports[i]->ioaddr);
  905. }
  906. /* configure and activate the device */
  907. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  908. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  909. if (rc) {
  910. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  911. if (rc) {
  912. dev_printk(KERN_ERR, &pdev->dev,
  913. "64-bit DMA enable failed\n");
  914. return rc;
  915. }
  916. }
  917. } else {
  918. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  919. if (rc) {
  920. dev_printk(KERN_ERR, &pdev->dev,
  921. "32-bit DMA enable failed\n");
  922. return rc;
  923. }
  924. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  925. if (rc) {
  926. dev_printk(KERN_ERR, &pdev->dev,
  927. "32-bit consistent DMA enable failed\n");
  928. return rc;
  929. }
  930. }
  931. sil24_init_controller(host);
  932. pci_set_master(pdev);
  933. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  934. &sil24_sht);
  935. }
  936. #ifdef CONFIG_PM
  937. static int sil24_pci_device_resume(struct pci_dev *pdev)
  938. {
  939. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  940. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  941. int rc;
  942. rc = ata_pci_device_do_resume(pdev);
  943. if (rc)
  944. return rc;
  945. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  946. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  947. sil24_init_controller(host);
  948. ata_host_resume(host);
  949. return 0;
  950. }
  951. #endif
  952. static int __init sil24_init(void)
  953. {
  954. return pci_register_driver(&sil24_pci_driver);
  955. }
  956. static void __exit sil24_exit(void)
  957. {
  958. pci_unregister_driver(&sil24_pci_driver);
  959. }
  960. MODULE_AUTHOR("Tejun Heo");
  961. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  962. MODULE_LICENSE("GPL");
  963. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  964. module_init(sil24_init);
  965. module_exit(sil24_exit);