pata_sil680.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419
  1. /*
  2. * pata_sil680.c - SIL680 PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * based upon
  7. *
  8. * linux/drivers/ide/pci/siimage.c Version 1.07 Nov 30, 2003
  9. *
  10. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  11. * Copyright (C) 2003 Red Hat <alan@redhat.com>
  12. *
  13. * May be copied or modified under the terms of the GNU General Public License
  14. *
  15. * Documentation publically available.
  16. *
  17. * If you have strange problems with nVidia chipset systems please
  18. * see the SI support documentation and update your system BIOS
  19. * if neccessary
  20. *
  21. * TODO
  22. * If we know all our devices are LBA28 (or LBA28 sized) we could use
  23. * the command fifo mode.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/blkdev.h>
  30. #include <linux/delay.h>
  31. #include <scsi/scsi_host.h>
  32. #include <linux/libata.h>
  33. #define DRV_NAME "pata_sil680"
  34. #define DRV_VERSION "0.4.6"
  35. /**
  36. * sil680_selreg - return register base
  37. * @hwif: interface
  38. * @r: config offset
  39. *
  40. * Turn a config register offset into the right address in either
  41. * PCI space or MMIO space to access the control register in question
  42. * Thankfully this is a configuration operation so isnt performance
  43. * criticial.
  44. */
  45. static unsigned long sil680_selreg(struct ata_port *ap, int r)
  46. {
  47. unsigned long base = 0xA0 + r;
  48. base += (ap->port_no << 4);
  49. return base;
  50. }
  51. /**
  52. * sil680_seldev - return register base
  53. * @hwif: interface
  54. * @r: config offset
  55. *
  56. * Turn a config register offset into the right address in either
  57. * PCI space or MMIO space to access the control register in question
  58. * including accounting for the unit shift.
  59. */
  60. static unsigned long sil680_seldev(struct ata_port *ap, struct ata_device *adev, int r)
  61. {
  62. unsigned long base = 0xA0 + r;
  63. base += (ap->port_no << 4);
  64. base |= adev->devno ? 2 : 0;
  65. return base;
  66. }
  67. /**
  68. * sil680_cable_detect - cable detection
  69. * @ap: ATA port
  70. *
  71. * Perform cable detection. The SIL680 stores this in PCI config
  72. * space for us.
  73. */
  74. static int sil680_cable_detect(struct ata_port *ap) {
  75. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  76. unsigned long addr = sil680_selreg(ap, 0);
  77. u8 ata66;
  78. pci_read_config_byte(pdev, addr, &ata66);
  79. if (ata66 & 1)
  80. return ATA_CBL_PATA80;
  81. else
  82. return ATA_CBL_PATA40;
  83. }
  84. /**
  85. * sil680_bus_reset - reset the SIL680 bus
  86. * @ap: ATA port to reset
  87. * @deadline: deadline jiffies for the operation
  88. *
  89. * Perform the SIL680 housekeeping when doing an ATA bus reset
  90. */
  91. static int sil680_bus_reset(struct ata_port *ap,unsigned int *classes,
  92. unsigned long deadline)
  93. {
  94. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  95. unsigned long addr = sil680_selreg(ap, 0);
  96. u8 reset;
  97. pci_read_config_byte(pdev, addr, &reset);
  98. pci_write_config_byte(pdev, addr, reset | 0x03);
  99. udelay(25);
  100. pci_write_config_byte(pdev, addr, reset);
  101. return ata_std_softreset(ap, classes, deadline);
  102. }
  103. static void sil680_error_handler(struct ata_port *ap)
  104. {
  105. ata_bmdma_drive_eh(ap, ata_std_prereset, sil680_bus_reset, NULL, ata_std_postreset);
  106. }
  107. /**
  108. * sil680_set_piomode - set initial PIO mode data
  109. * @ap: ATA interface
  110. * @adev: ATA device
  111. *
  112. * Program the SIL680 registers for PIO mode. Note that the task speed
  113. * registers are shared between the devices so we must pick the lowest
  114. * mode for command work.
  115. */
  116. static void sil680_set_piomode(struct ata_port *ap, struct ata_device *adev)
  117. {
  118. static u16 speed_p[5] = { 0x328A, 0x2283, 0x1104, 0x10C3, 0x10C1 };
  119. static u16 speed_t[5] = { 0x328A, 0x2283, 0x1281, 0x10C3, 0x10C1 };
  120. unsigned long tfaddr = sil680_selreg(ap, 0x02);
  121. unsigned long addr = sil680_seldev(ap, adev, 0x04);
  122. unsigned long addr_mask = 0x80 + 4 * ap->port_no;
  123. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  124. int pio = adev->pio_mode - XFER_PIO_0;
  125. int lowest_pio = pio;
  126. int port_shift = 4 * adev->devno;
  127. u16 reg;
  128. u8 mode;
  129. struct ata_device *pair = ata_dev_pair(adev);
  130. if (pair != NULL && adev->pio_mode > pair->pio_mode)
  131. lowest_pio = pair->pio_mode - XFER_PIO_0;
  132. pci_write_config_word(pdev, addr, speed_p[pio]);
  133. pci_write_config_word(pdev, tfaddr, speed_t[lowest_pio]);
  134. pci_read_config_word(pdev, tfaddr-2, &reg);
  135. pci_read_config_byte(pdev, addr_mask, &mode);
  136. reg &= ~0x0200; /* Clear IORDY */
  137. mode &= ~(3 << port_shift); /* Clear IORDY and DMA bits */
  138. if (ata_pio_need_iordy(adev)) {
  139. reg |= 0x0200; /* Enable IORDY */
  140. mode |= 1 << port_shift;
  141. }
  142. pci_write_config_word(pdev, tfaddr-2, reg);
  143. pci_write_config_byte(pdev, addr_mask, mode);
  144. }
  145. /**
  146. * sil680_set_dmamode - set initial DMA mode data
  147. * @ap: ATA interface
  148. * @adev: ATA device
  149. *
  150. * Program the MWDMA/UDMA modes for the sil680 k
  151. * chipset. The MWDMA mode values are pulled from a lookup table
  152. * while the chipset uses mode number for UDMA.
  153. */
  154. static void sil680_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  155. {
  156. static u8 ultra_table[2][7] = {
  157. { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01, 0xFF }, /* 100MHz */
  158. { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 }, /* 133Mhz */
  159. };
  160. static u16 dma_table[3] = { 0x2208, 0x10C2, 0x10C1 };
  161. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  162. unsigned long ma = sil680_seldev(ap, adev, 0x08);
  163. unsigned long ua = sil680_seldev(ap, adev, 0x0C);
  164. unsigned long addr_mask = 0x80 + 4 * ap->port_no;
  165. int port_shift = adev->devno * 4;
  166. u8 scsc, mode;
  167. u16 multi, ultra;
  168. pci_read_config_byte(pdev, 0x8A, &scsc);
  169. pci_read_config_byte(pdev, addr_mask, &mode);
  170. pci_read_config_word(pdev, ma, &multi);
  171. pci_read_config_word(pdev, ua, &ultra);
  172. /* Mask timing bits */
  173. ultra &= ~0x3F;
  174. mode &= ~(0x03 << port_shift);
  175. /* Extract scsc */
  176. scsc = (scsc & 0x30) ? 1: 0;
  177. if (adev->dma_mode >= XFER_UDMA_0) {
  178. multi = 0x10C1;
  179. ultra |= ultra_table[scsc][adev->dma_mode - XFER_UDMA_0];
  180. mode |= (0x03 << port_shift);
  181. } else {
  182. multi = dma_table[adev->dma_mode - XFER_MW_DMA_0];
  183. mode |= (0x02 << port_shift);
  184. }
  185. pci_write_config_byte(pdev, addr_mask, mode);
  186. pci_write_config_word(pdev, ma, multi);
  187. pci_write_config_word(pdev, ua, ultra);
  188. }
  189. static struct scsi_host_template sil680_sht = {
  190. .module = THIS_MODULE,
  191. .name = DRV_NAME,
  192. .ioctl = ata_scsi_ioctl,
  193. .queuecommand = ata_scsi_queuecmd,
  194. .can_queue = ATA_DEF_QUEUE,
  195. .this_id = ATA_SHT_THIS_ID,
  196. .sg_tablesize = LIBATA_MAX_PRD,
  197. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  198. .emulated = ATA_SHT_EMULATED,
  199. .use_clustering = ATA_SHT_USE_CLUSTERING,
  200. .proc_name = DRV_NAME,
  201. .dma_boundary = ATA_DMA_BOUNDARY,
  202. .slave_configure = ata_scsi_slave_config,
  203. .slave_destroy = ata_scsi_slave_destroy,
  204. .bios_param = ata_std_bios_param,
  205. };
  206. static struct ata_port_operations sil680_port_ops = {
  207. .port_disable = ata_port_disable,
  208. .set_piomode = sil680_set_piomode,
  209. .set_dmamode = sil680_set_dmamode,
  210. .mode_filter = ata_pci_default_filter,
  211. .tf_load = ata_tf_load,
  212. .tf_read = ata_tf_read,
  213. .check_status = ata_check_status,
  214. .exec_command = ata_exec_command,
  215. .dev_select = ata_std_dev_select,
  216. .freeze = ata_bmdma_freeze,
  217. .thaw = ata_bmdma_thaw,
  218. .error_handler = sil680_error_handler,
  219. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  220. .cable_detect = sil680_cable_detect,
  221. .bmdma_setup = ata_bmdma_setup,
  222. .bmdma_start = ata_bmdma_start,
  223. .bmdma_stop = ata_bmdma_stop,
  224. .bmdma_status = ata_bmdma_status,
  225. .qc_prep = ata_qc_prep,
  226. .qc_issue = ata_qc_issue_prot,
  227. .data_xfer = ata_data_xfer,
  228. .irq_handler = ata_interrupt,
  229. .irq_clear = ata_bmdma_irq_clear,
  230. .irq_on = ata_irq_on,
  231. .irq_ack = ata_irq_ack,
  232. .port_start = ata_port_start,
  233. };
  234. /**
  235. * sil680_init_chip - chip setup
  236. * @pdev: PCI device
  237. *
  238. * Perform all the chip setup which must be done both when the device
  239. * is powered up on boot and when we resume in case we resumed from RAM.
  240. * Returns the final clock settings.
  241. */
  242. static u8 sil680_init_chip(struct pci_dev *pdev)
  243. {
  244. u32 class_rev = 0;
  245. u8 tmpbyte = 0;
  246. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class_rev);
  247. class_rev &= 0xff;
  248. /* FIXME: double check */
  249. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, (class_rev) ? 1 : 255);
  250. pci_write_config_byte(pdev, 0x80, 0x00);
  251. pci_write_config_byte(pdev, 0x84, 0x00);
  252. pci_read_config_byte(pdev, 0x8A, &tmpbyte);
  253. printk(KERN_INFO "sil680: BA5_EN = %d clock = %02X\n",
  254. tmpbyte & 1, tmpbyte & 0x30);
  255. switch(tmpbyte & 0x30) {
  256. case 0x00:
  257. /* 133 clock attempt to force it on */
  258. pci_write_config_byte(pdev, 0x8A, tmpbyte|0x10);
  259. break;
  260. case 0x30:
  261. /* if clocking is disabled */
  262. /* 133 clock attempt to force it on */
  263. pci_write_config_byte(pdev, 0x8A, tmpbyte & ~0x20);
  264. break;
  265. case 0x10:
  266. /* 133 already */
  267. break;
  268. case 0x20:
  269. /* BIOS set PCI x2 clocking */
  270. break;
  271. }
  272. pci_read_config_byte(pdev, 0x8A, &tmpbyte);
  273. printk(KERN_INFO "sil680: BA5_EN = %d clock = %02X\n",
  274. tmpbyte & 1, tmpbyte & 0x30);
  275. pci_write_config_byte(pdev, 0xA1, 0x72);
  276. pci_write_config_word(pdev, 0xA2, 0x328A);
  277. pci_write_config_dword(pdev, 0xA4, 0x62DD62DD);
  278. pci_write_config_dword(pdev, 0xA8, 0x43924392);
  279. pci_write_config_dword(pdev, 0xAC, 0x40094009);
  280. pci_write_config_byte(pdev, 0xB1, 0x72);
  281. pci_write_config_word(pdev, 0xB2, 0x328A);
  282. pci_write_config_dword(pdev, 0xB4, 0x62DD62DD);
  283. pci_write_config_dword(pdev, 0xB8, 0x43924392);
  284. pci_write_config_dword(pdev, 0xBC, 0x40094009);
  285. switch(tmpbyte & 0x30) {
  286. case 0x00: printk(KERN_INFO "sil680: 100MHz clock.\n");break;
  287. case 0x10: printk(KERN_INFO "sil680: 133MHz clock.\n");break;
  288. case 0x20: printk(KERN_INFO "sil680: Using PCI clock.\n");break;
  289. /* This last case is _NOT_ ok */
  290. case 0x30: printk(KERN_ERR "sil680: Clock disabled ?\n");
  291. }
  292. return tmpbyte & 0x30;
  293. }
  294. static int sil680_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  295. {
  296. static const struct ata_port_info info = {
  297. .sht = &sil680_sht,
  298. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  299. .pio_mask = 0x1f,
  300. .mwdma_mask = 0x07,
  301. .udma_mask = 0x7f,
  302. .port_ops = &sil680_port_ops
  303. };
  304. static const struct ata_port_info info_slow = {
  305. .sht = &sil680_sht,
  306. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  307. .pio_mask = 0x1f,
  308. .mwdma_mask = 0x07,
  309. .udma_mask = 0x3f,
  310. .port_ops = &sil680_port_ops
  311. };
  312. const struct ata_port_info *ppi[] = { &info, NULL };
  313. static int printed_version;
  314. if (!printed_version++)
  315. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  316. switch(sil680_init_chip(pdev))
  317. {
  318. case 0:
  319. ppi[0] = &info_slow;
  320. break;
  321. case 0x30:
  322. return -ENODEV;
  323. }
  324. return ata_pci_init_one(pdev, ppi);
  325. }
  326. #ifdef CONFIG_PM
  327. static int sil680_reinit_one(struct pci_dev *pdev)
  328. {
  329. sil680_init_chip(pdev);
  330. return ata_pci_device_resume(pdev);
  331. }
  332. #endif
  333. static const struct pci_device_id sil680[] = {
  334. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_680), },
  335. { },
  336. };
  337. static struct pci_driver sil680_pci_driver = {
  338. .name = DRV_NAME,
  339. .id_table = sil680,
  340. .probe = sil680_init_one,
  341. .remove = ata_pci_remove_one,
  342. #ifdef CONFIG_PM
  343. .suspend = ata_pci_device_suspend,
  344. .resume = sil680_reinit_one,
  345. #endif
  346. };
  347. static int __init sil680_init(void)
  348. {
  349. return pci_register_driver(&sil680_pci_driver);
  350. }
  351. static void __exit sil680_exit(void)
  352. {
  353. pci_unregister_driver(&sil680_pci_driver);
  354. }
  355. MODULE_AUTHOR("Alan Cox");
  356. MODULE_DESCRIPTION("low-level driver for SI680 PATA");
  357. MODULE_LICENSE("GPL");
  358. MODULE_DEVICE_TABLE(pci, sil680);
  359. MODULE_VERSION(DRV_VERSION);
  360. module_init(sil680_init);
  361. module_exit(sil680_exit);