pata_scc.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ata/ata_piix.c:
  7. * Copyright 2003-2005 Red Hat Inc
  8. * Copyright 2003-2005 Jeff Garzik
  9. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  10. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  11. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  12. *
  13. * and drivers/ata/ahci.c:
  14. * Copyright 2004-2005 Red Hat, Inc.
  15. *
  16. * and drivers/ata/libata-core.c:
  17. * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
  18. * Copyright 2003-2004 Jeff Garzik
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2 of the License, or
  23. * (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/device.h>
  41. #include <scsi/scsi_host.h>
  42. #include <linux/libata.h>
  43. #define DRV_NAME "pata_scc"
  44. #define DRV_VERSION "0.1"
  45. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  46. /* PCI BARs */
  47. #define SCC_CTRL_BAR 0
  48. #define SCC_BMID_BAR 1
  49. /* offset of CTRL registers */
  50. #define SCC_CTL_PIOSHT 0x000
  51. #define SCC_CTL_PIOCT 0x004
  52. #define SCC_CTL_MDMACT 0x008
  53. #define SCC_CTL_MCRCST 0x00C
  54. #define SCC_CTL_SDMACT 0x010
  55. #define SCC_CTL_SCRCST 0x014
  56. #define SCC_CTL_UDENVT 0x018
  57. #define SCC_CTL_TDVHSEL 0x020
  58. #define SCC_CTL_MODEREG 0x024
  59. #define SCC_CTL_ECMODE 0xF00
  60. #define SCC_CTL_MAEA0 0xF50
  61. #define SCC_CTL_MAEC0 0xF54
  62. #define SCC_CTL_CCKCTRL 0xFF0
  63. /* offset of BMID registers */
  64. #define SCC_DMA_CMD 0x000
  65. #define SCC_DMA_STATUS 0x004
  66. #define SCC_DMA_TABLE_OFS 0x008
  67. #define SCC_DMA_INTMASK 0x010
  68. #define SCC_DMA_INTST 0x014
  69. #define SCC_DMA_PTERADD 0x018
  70. #define SCC_REG_CMD_ADDR 0x020
  71. #define SCC_REG_DATA 0x000
  72. #define SCC_REG_ERR 0x004
  73. #define SCC_REG_FEATURE 0x004
  74. #define SCC_REG_NSECT 0x008
  75. #define SCC_REG_LBAL 0x00C
  76. #define SCC_REG_LBAM 0x010
  77. #define SCC_REG_LBAH 0x014
  78. #define SCC_REG_DEVICE 0x018
  79. #define SCC_REG_STATUS 0x01C
  80. #define SCC_REG_CMD 0x01C
  81. #define SCC_REG_ALTSTATUS 0x020
  82. /* register value */
  83. #define TDVHSEL_MASTER 0x00000001
  84. #define TDVHSEL_SLAVE 0x00000004
  85. #define MODE_JCUSFEN 0x00000080
  86. #define ECMODE_VALUE 0x01
  87. #define CCKCTRL_ATARESET 0x00040000
  88. #define CCKCTRL_BUFCNT 0x00020000
  89. #define CCKCTRL_CRST 0x00010000
  90. #define CCKCTRL_OCLKEN 0x00000100
  91. #define CCKCTRL_ATACLKOEN 0x00000002
  92. #define CCKCTRL_LCLKEN 0x00000001
  93. #define QCHCD_IOS_SS 0x00000001
  94. #define QCHSD_STPDIAG 0x00020000
  95. #define INTMASK_MSK 0xD1000012
  96. #define INTSTS_SERROR 0x80000000
  97. #define INTSTS_PRERR 0x40000000
  98. #define INTSTS_RERR 0x10000000
  99. #define INTSTS_ICERR 0x01000000
  100. #define INTSTS_BMSINT 0x00000010
  101. #define INTSTS_BMHE 0x00000008
  102. #define INTSTS_IOIRQS 0x00000004
  103. #define INTSTS_INTRQ 0x00000002
  104. #define INTSTS_ACTEINT 0x00000001
  105. /* PIO transfer mode table */
  106. /* JCHST */
  107. static const unsigned long JCHSTtbl[2][7] = {
  108. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  109. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  110. };
  111. /* JCHHT */
  112. static const unsigned long JCHHTtbl[2][7] = {
  113. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  114. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  115. };
  116. /* JCHCT */
  117. static const unsigned long JCHCTtbl[2][7] = {
  118. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  119. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  120. };
  121. /* DMA transfer mode table */
  122. /* JCHDCTM/JCHDCTS */
  123. static const unsigned long JCHDCTxtbl[2][7] = {
  124. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  125. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  126. };
  127. /* JCSTWTM/JCSTWTS */
  128. static const unsigned long JCSTWTxtbl[2][7] = {
  129. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  130. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  131. };
  132. /* JCTSS */
  133. static const unsigned long JCTSStbl[2][7] = {
  134. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  135. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  136. };
  137. /* JCENVT */
  138. static const unsigned long JCENVTtbl[2][7] = {
  139. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  140. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  141. };
  142. /* JCACTSELS/JCACTSELM */
  143. static const unsigned long JCACTSELtbl[2][7] = {
  144. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  145. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  146. };
  147. static const struct pci_device_id scc_pci_tbl[] = {
  148. {PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  150. { } /* terminate list */
  151. };
  152. /**
  153. * scc_set_piomode - Initialize host controller PATA PIO timings
  154. * @ap: Port whose timings we are configuring
  155. * @adev: um
  156. *
  157. * Set PIO mode for device.
  158. *
  159. * LOCKING:
  160. * None (inherited from caller).
  161. */
  162. static void scc_set_piomode (struct ata_port *ap, struct ata_device *adev)
  163. {
  164. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  165. void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
  166. void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
  167. void __iomem *piosht_port = ctrl_base + SCC_CTL_PIOSHT;
  168. void __iomem *pioct_port = ctrl_base + SCC_CTL_PIOCT;
  169. unsigned long reg;
  170. int offset;
  171. reg = in_be32(cckctrl_port);
  172. if (reg & CCKCTRL_ATACLKOEN)
  173. offset = 1; /* 133MHz */
  174. else
  175. offset = 0; /* 100MHz */
  176. reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
  177. out_be32(piosht_port, reg);
  178. reg = JCHCTtbl[offset][pio];
  179. out_be32(pioct_port, reg);
  180. }
  181. /**
  182. * scc_set_dmamode - Initialize host controller PATA DMA timings
  183. * @ap: Port whose timings we are configuring
  184. * @adev: um
  185. * @udma: udma mode, 0 - 6
  186. *
  187. * Set UDMA mode for device.
  188. *
  189. * LOCKING:
  190. * None (inherited from caller).
  191. */
  192. static void scc_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  193. {
  194. unsigned int udma = adev->dma_mode;
  195. unsigned int is_slave = (adev->devno != 0);
  196. u8 speed = udma;
  197. void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
  198. void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
  199. void __iomem *mdmact_port = ctrl_base + SCC_CTL_MDMACT;
  200. void __iomem *mcrcst_port = ctrl_base + SCC_CTL_MCRCST;
  201. void __iomem *sdmact_port = ctrl_base + SCC_CTL_SDMACT;
  202. void __iomem *scrcst_port = ctrl_base + SCC_CTL_SCRCST;
  203. void __iomem *udenvt_port = ctrl_base + SCC_CTL_UDENVT;
  204. void __iomem *tdvhsel_port = ctrl_base + SCC_CTL_TDVHSEL;
  205. int offset, idx;
  206. if (in_be32(cckctrl_port) & CCKCTRL_ATACLKOEN)
  207. offset = 1; /* 133MHz */
  208. else
  209. offset = 0; /* 100MHz */
  210. if (speed >= XFER_UDMA_0)
  211. idx = speed - XFER_UDMA_0;
  212. else
  213. return;
  214. if (is_slave) {
  215. out_be32(sdmact_port, JCHDCTxtbl[offset][idx]);
  216. out_be32(scrcst_port, JCSTWTxtbl[offset][idx]);
  217. out_be32(tdvhsel_port,
  218. (in_be32(tdvhsel_port) & ~TDVHSEL_SLAVE) | (JCACTSELtbl[offset][idx] << 2));
  219. } else {
  220. out_be32(mdmact_port, JCHDCTxtbl[offset][idx]);
  221. out_be32(mcrcst_port, JCSTWTxtbl[offset][idx]);
  222. out_be32(tdvhsel_port,
  223. (in_be32(tdvhsel_port) & ~TDVHSEL_MASTER) | JCACTSELtbl[offset][idx]);
  224. }
  225. out_be32(udenvt_port,
  226. JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx]);
  227. }
  228. /**
  229. * scc_tf_load - send taskfile registers to host controller
  230. * @ap: Port to which output is sent
  231. * @tf: ATA taskfile register set
  232. *
  233. * Note: Original code is ata_tf_load().
  234. */
  235. static void scc_tf_load (struct ata_port *ap, const struct ata_taskfile *tf)
  236. {
  237. struct ata_ioports *ioaddr = &ap->ioaddr;
  238. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  239. if (tf->ctl != ap->last_ctl) {
  240. out_be32(ioaddr->ctl_addr, tf->ctl);
  241. ap->last_ctl = tf->ctl;
  242. ata_wait_idle(ap);
  243. }
  244. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  245. out_be32(ioaddr->feature_addr, tf->hob_feature);
  246. out_be32(ioaddr->nsect_addr, tf->hob_nsect);
  247. out_be32(ioaddr->lbal_addr, tf->hob_lbal);
  248. out_be32(ioaddr->lbam_addr, tf->hob_lbam);
  249. out_be32(ioaddr->lbah_addr, tf->hob_lbah);
  250. VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
  251. tf->hob_feature,
  252. tf->hob_nsect,
  253. tf->hob_lbal,
  254. tf->hob_lbam,
  255. tf->hob_lbah);
  256. }
  257. if (is_addr) {
  258. out_be32(ioaddr->feature_addr, tf->feature);
  259. out_be32(ioaddr->nsect_addr, tf->nsect);
  260. out_be32(ioaddr->lbal_addr, tf->lbal);
  261. out_be32(ioaddr->lbam_addr, tf->lbam);
  262. out_be32(ioaddr->lbah_addr, tf->lbah);
  263. VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
  264. tf->feature,
  265. tf->nsect,
  266. tf->lbal,
  267. tf->lbam,
  268. tf->lbah);
  269. }
  270. if (tf->flags & ATA_TFLAG_DEVICE) {
  271. out_be32(ioaddr->device_addr, tf->device);
  272. VPRINTK("device 0x%X\n", tf->device);
  273. }
  274. ata_wait_idle(ap);
  275. }
  276. /**
  277. * scc_check_status - Read device status reg & clear interrupt
  278. * @ap: port where the device is
  279. *
  280. * Note: Original code is ata_check_status().
  281. */
  282. static u8 scc_check_status (struct ata_port *ap)
  283. {
  284. return in_be32(ap->ioaddr.status_addr);
  285. }
  286. /**
  287. * scc_tf_read - input device's ATA taskfile shadow registers
  288. * @ap: Port from which input is read
  289. * @tf: ATA taskfile register set for storing input
  290. *
  291. * Note: Original code is ata_tf_read().
  292. */
  293. static void scc_tf_read (struct ata_port *ap, struct ata_taskfile *tf)
  294. {
  295. struct ata_ioports *ioaddr = &ap->ioaddr;
  296. tf->command = scc_check_status(ap);
  297. tf->feature = in_be32(ioaddr->error_addr);
  298. tf->nsect = in_be32(ioaddr->nsect_addr);
  299. tf->lbal = in_be32(ioaddr->lbal_addr);
  300. tf->lbam = in_be32(ioaddr->lbam_addr);
  301. tf->lbah = in_be32(ioaddr->lbah_addr);
  302. tf->device = in_be32(ioaddr->device_addr);
  303. if (tf->flags & ATA_TFLAG_LBA48) {
  304. out_be32(ioaddr->ctl_addr, tf->ctl | ATA_HOB);
  305. tf->hob_feature = in_be32(ioaddr->error_addr);
  306. tf->hob_nsect = in_be32(ioaddr->nsect_addr);
  307. tf->hob_lbal = in_be32(ioaddr->lbal_addr);
  308. tf->hob_lbam = in_be32(ioaddr->lbam_addr);
  309. tf->hob_lbah = in_be32(ioaddr->lbah_addr);
  310. }
  311. }
  312. /**
  313. * scc_exec_command - issue ATA command to host controller
  314. * @ap: port to which command is being issued
  315. * @tf: ATA taskfile register set
  316. *
  317. * Note: Original code is ata_exec_command().
  318. */
  319. static void scc_exec_command (struct ata_port *ap,
  320. const struct ata_taskfile *tf)
  321. {
  322. DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
  323. out_be32(ap->ioaddr.command_addr, tf->command);
  324. ata_pause(ap);
  325. }
  326. /**
  327. * scc_check_altstatus - Read device alternate status reg
  328. * @ap: port where the device is
  329. */
  330. static u8 scc_check_altstatus (struct ata_port *ap)
  331. {
  332. return in_be32(ap->ioaddr.altstatus_addr);
  333. }
  334. /**
  335. * scc_std_dev_select - Select device 0/1 on ATA bus
  336. * @ap: ATA channel to manipulate
  337. * @device: ATA device (numbered from zero) to select
  338. *
  339. * Note: Original code is ata_std_dev_select().
  340. */
  341. static void scc_std_dev_select (struct ata_port *ap, unsigned int device)
  342. {
  343. u8 tmp;
  344. if (device == 0)
  345. tmp = ATA_DEVICE_OBS;
  346. else
  347. tmp = ATA_DEVICE_OBS | ATA_DEV1;
  348. out_be32(ap->ioaddr.device_addr, tmp);
  349. ata_pause(ap);
  350. }
  351. /**
  352. * scc_bmdma_setup - Set up PCI IDE BMDMA transaction
  353. * @qc: Info associated with this ATA transaction.
  354. *
  355. * Note: Original code is ata_bmdma_setup().
  356. */
  357. static void scc_bmdma_setup (struct ata_queued_cmd *qc)
  358. {
  359. struct ata_port *ap = qc->ap;
  360. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  361. u8 dmactl;
  362. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  363. /* load PRD table addr */
  364. out_be32(mmio + SCC_DMA_TABLE_OFS, ap->prd_dma);
  365. /* specify data direction, triple-check start bit is clear */
  366. dmactl = in_be32(mmio + SCC_DMA_CMD);
  367. dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
  368. if (!rw)
  369. dmactl |= ATA_DMA_WR;
  370. out_be32(mmio + SCC_DMA_CMD, dmactl);
  371. /* issue r/w command */
  372. ap->ops->exec_command(ap, &qc->tf);
  373. }
  374. /**
  375. * scc_bmdma_start - Start a PCI IDE BMDMA transaction
  376. * @qc: Info associated with this ATA transaction.
  377. *
  378. * Note: Original code is ata_bmdma_start().
  379. */
  380. static void scc_bmdma_start (struct ata_queued_cmd *qc)
  381. {
  382. struct ata_port *ap = qc->ap;
  383. u8 dmactl;
  384. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  385. /* start host DMA transaction */
  386. dmactl = in_be32(mmio + SCC_DMA_CMD);
  387. out_be32(mmio + SCC_DMA_CMD, dmactl | ATA_DMA_START);
  388. }
  389. /**
  390. * scc_devchk - PATA device presence detection
  391. * @ap: ATA channel to examine
  392. * @device: Device to examine (starting at zero)
  393. *
  394. * Note: Original code is ata_devchk().
  395. */
  396. static unsigned int scc_devchk (struct ata_port *ap,
  397. unsigned int device)
  398. {
  399. struct ata_ioports *ioaddr = &ap->ioaddr;
  400. u8 nsect, lbal;
  401. ap->ops->dev_select(ap, device);
  402. out_be32(ioaddr->nsect_addr, 0x55);
  403. out_be32(ioaddr->lbal_addr, 0xaa);
  404. out_be32(ioaddr->nsect_addr, 0xaa);
  405. out_be32(ioaddr->lbal_addr, 0x55);
  406. out_be32(ioaddr->nsect_addr, 0x55);
  407. out_be32(ioaddr->lbal_addr, 0xaa);
  408. nsect = in_be32(ioaddr->nsect_addr);
  409. lbal = in_be32(ioaddr->lbal_addr);
  410. if ((nsect == 0x55) && (lbal == 0xaa))
  411. return 1; /* we found a device */
  412. return 0; /* nothing found */
  413. }
  414. /**
  415. * scc_bus_post_reset - PATA device post reset
  416. *
  417. * Note: Original code is ata_bus_post_reset().
  418. */
  419. static void scc_bus_post_reset (struct ata_port *ap, unsigned int devmask)
  420. {
  421. struct ata_ioports *ioaddr = &ap->ioaddr;
  422. unsigned int dev0 = devmask & (1 << 0);
  423. unsigned int dev1 = devmask & (1 << 1);
  424. unsigned long timeout;
  425. /* if device 0 was found in ata_devchk, wait for its
  426. * BSY bit to clear
  427. */
  428. if (dev0)
  429. ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
  430. /* if device 1 was found in ata_devchk, wait for
  431. * register access, then wait for BSY to clear
  432. */
  433. timeout = jiffies + ATA_TMOUT_BOOT;
  434. while (dev1) {
  435. u8 nsect, lbal;
  436. ap->ops->dev_select(ap, 1);
  437. nsect = in_be32(ioaddr->nsect_addr);
  438. lbal = in_be32(ioaddr->lbal_addr);
  439. if ((nsect == 1) && (lbal == 1))
  440. break;
  441. if (time_after(jiffies, timeout)) {
  442. dev1 = 0;
  443. break;
  444. }
  445. msleep(50); /* give drive a breather */
  446. }
  447. if (dev1)
  448. ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
  449. /* is all this really necessary? */
  450. ap->ops->dev_select(ap, 0);
  451. if (dev1)
  452. ap->ops->dev_select(ap, 1);
  453. if (dev0)
  454. ap->ops->dev_select(ap, 0);
  455. }
  456. /**
  457. * scc_bus_softreset - PATA device software reset
  458. *
  459. * Note: Original code is ata_bus_softreset().
  460. */
  461. static unsigned int scc_bus_softreset (struct ata_port *ap,
  462. unsigned int devmask)
  463. {
  464. struct ata_ioports *ioaddr = &ap->ioaddr;
  465. DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);
  466. /* software reset. causes dev0 to be selected */
  467. out_be32(ioaddr->ctl_addr, ap->ctl);
  468. udelay(20);
  469. out_be32(ioaddr->ctl_addr, ap->ctl | ATA_SRST);
  470. udelay(20);
  471. out_be32(ioaddr->ctl_addr, ap->ctl);
  472. /* spec mandates ">= 2ms" before checking status.
  473. * We wait 150ms, because that was the magic delay used for
  474. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  475. * between when the ATA command register is written, and then
  476. * status is checked. Because waiting for "a while" before
  477. * checking status is fine, post SRST, we perform this magic
  478. * delay here as well.
  479. *
  480. * Old drivers/ide uses the 2mS rule and then waits for ready
  481. */
  482. msleep(150);
  483. /* Before we perform post reset processing we want to see if
  484. * the bus shows 0xFF because the odd clown forgets the D7
  485. * pulldown resistor.
  486. */
  487. if (scc_check_status(ap) == 0xFF)
  488. return 0;
  489. scc_bus_post_reset(ap, devmask);
  490. return 0;
  491. }
  492. /**
  493. * scc_std_softreset - reset host port via ATA SRST
  494. * @ap: port to reset
  495. * @classes: resulting classes of attached devices
  496. *
  497. * Note: Original code is ata_std_softreset().
  498. */
  499. static int scc_std_softreset (struct ata_port *ap, unsigned int *classes)
  500. {
  501. unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
  502. unsigned int devmask = 0, err_mask;
  503. u8 err;
  504. DPRINTK("ENTER\n");
  505. if (ata_port_offline(ap)) {
  506. classes[0] = ATA_DEV_NONE;
  507. goto out;
  508. }
  509. /* determine if device 0/1 are present */
  510. if (scc_devchk(ap, 0))
  511. devmask |= (1 << 0);
  512. if (slave_possible && scc_devchk(ap, 1))
  513. devmask |= (1 << 1);
  514. /* select device 0 again */
  515. ap->ops->dev_select(ap, 0);
  516. /* issue bus reset */
  517. DPRINTK("about to softreset, devmask=%x\n", devmask);
  518. err_mask = scc_bus_softreset(ap, devmask);
  519. if (err_mask) {
  520. ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
  521. err_mask);
  522. return -EIO;
  523. }
  524. /* determine by signature whether we have ATA or ATAPI devices */
  525. classes[0] = ata_dev_try_classify(ap, 0, &err);
  526. if (slave_possible && err != 0x81)
  527. classes[1] = ata_dev_try_classify(ap, 1, &err);
  528. out:
  529. DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
  530. return 0;
  531. }
  532. /**
  533. * scc_bmdma_stop - Stop PCI IDE BMDMA transfer
  534. * @qc: Command we are ending DMA for
  535. */
  536. static void scc_bmdma_stop (struct ata_queued_cmd *qc)
  537. {
  538. struct ata_port *ap = qc->ap;
  539. void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
  540. void __iomem *bmid_base = ap->host->iomap[SCC_BMID_BAR];
  541. u32 reg;
  542. while (1) {
  543. reg = in_be32(bmid_base + SCC_DMA_INTST);
  544. if (reg & INTSTS_SERROR) {
  545. printk(KERN_WARNING "%s: SERROR\n", DRV_NAME);
  546. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_SERROR|INTSTS_BMSINT);
  547. out_be32(bmid_base + SCC_DMA_CMD,
  548. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  549. continue;
  550. }
  551. if (reg & INTSTS_PRERR) {
  552. u32 maea0, maec0;
  553. maea0 = in_be32(ctrl_base + SCC_CTL_MAEA0);
  554. maec0 = in_be32(ctrl_base + SCC_CTL_MAEC0);
  555. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", DRV_NAME, maea0, maec0);
  556. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_PRERR|INTSTS_BMSINT);
  557. out_be32(bmid_base + SCC_DMA_CMD,
  558. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  559. continue;
  560. }
  561. if (reg & INTSTS_RERR) {
  562. printk(KERN_WARNING "%s: Response Error\n", DRV_NAME);
  563. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_RERR|INTSTS_BMSINT);
  564. out_be32(bmid_base + SCC_DMA_CMD,
  565. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  566. continue;
  567. }
  568. if (reg & INTSTS_ICERR) {
  569. out_be32(bmid_base + SCC_DMA_CMD,
  570. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  571. printk(KERN_WARNING "%s: Illegal Configuration\n", DRV_NAME);
  572. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_ICERR|INTSTS_BMSINT);
  573. continue;
  574. }
  575. if (reg & INTSTS_BMSINT) {
  576. unsigned int classes;
  577. printk(KERN_WARNING "%s: Internal Bus Error\n", DRV_NAME);
  578. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_BMSINT);
  579. /* TBD: SW reset */
  580. scc_std_softreset(ap, &classes);
  581. continue;
  582. }
  583. if (reg & INTSTS_BMHE) {
  584. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_BMHE);
  585. continue;
  586. }
  587. if (reg & INTSTS_ACTEINT) {
  588. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_ACTEINT);
  589. continue;
  590. }
  591. if (reg & INTSTS_IOIRQS) {
  592. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_IOIRQS);
  593. continue;
  594. }
  595. break;
  596. }
  597. /* clear start/stop bit */
  598. out_be32(bmid_base + SCC_DMA_CMD,
  599. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  600. /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
  601. ata_altstatus(ap); /* dummy read */
  602. }
  603. /**
  604. * scc_bmdma_status - Read PCI IDE BMDMA status
  605. * @ap: Port associated with this ATA transaction.
  606. */
  607. static u8 scc_bmdma_status (struct ata_port *ap)
  608. {
  609. u8 host_stat;
  610. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  611. host_stat = in_be32(mmio + SCC_DMA_STATUS);
  612. /* Workaround for PTERADD: emulate DMA_INTR when
  613. * - IDE_STATUS[ERR] = 1
  614. * - INT_STATUS[INTRQ] = 1
  615. * - DMA_STATUS[IORACTA] = 1
  616. */
  617. if (!(host_stat & ATA_DMA_INTR)) {
  618. u32 int_status = in_be32(mmio + SCC_DMA_INTST);
  619. if (ata_altstatus(ap) & ATA_ERR &&
  620. int_status & INTSTS_INTRQ &&
  621. host_stat & ATA_DMA_ACTIVE)
  622. host_stat |= ATA_DMA_INTR;
  623. }
  624. return host_stat;
  625. }
  626. /**
  627. * scc_data_xfer - Transfer data by PIO
  628. * @adev: device for this I/O
  629. * @buf: data buffer
  630. * @buflen: buffer length
  631. * @write_data: read/write
  632. *
  633. * Note: Original code is ata_data_xfer().
  634. */
  635. static void scc_data_xfer (struct ata_device *adev, unsigned char *buf,
  636. unsigned int buflen, int write_data)
  637. {
  638. struct ata_port *ap = adev->ap;
  639. unsigned int words = buflen >> 1;
  640. unsigned int i;
  641. u16 *buf16 = (u16 *) buf;
  642. void __iomem *mmio = ap->ioaddr.data_addr;
  643. /* Transfer multiple of 2 bytes */
  644. if (write_data) {
  645. for (i = 0; i < words; i++)
  646. out_be32(mmio, cpu_to_le16(buf16[i]));
  647. } else {
  648. for (i = 0; i < words; i++)
  649. buf16[i] = le16_to_cpu(in_be32(mmio));
  650. }
  651. /* Transfer trailing 1 byte, if any. */
  652. if (unlikely(buflen & 0x01)) {
  653. u16 align_buf[1] = { 0 };
  654. unsigned char *trailing_buf = buf + buflen - 1;
  655. if (write_data) {
  656. memcpy(align_buf, trailing_buf, 1);
  657. out_be32(mmio, cpu_to_le16(align_buf[0]));
  658. } else {
  659. align_buf[0] = le16_to_cpu(in_be32(mmio));
  660. memcpy(trailing_buf, align_buf, 1);
  661. }
  662. }
  663. }
  664. /**
  665. * scc_irq_on - Enable interrupts on a port.
  666. * @ap: Port on which interrupts are enabled.
  667. *
  668. * Note: Original code is ata_irq_on().
  669. */
  670. static u8 scc_irq_on (struct ata_port *ap)
  671. {
  672. struct ata_ioports *ioaddr = &ap->ioaddr;
  673. u8 tmp;
  674. ap->ctl &= ~ATA_NIEN;
  675. ap->last_ctl = ap->ctl;
  676. out_be32(ioaddr->ctl_addr, ap->ctl);
  677. tmp = ata_wait_idle(ap);
  678. ap->ops->irq_clear(ap);
  679. return tmp;
  680. }
  681. /**
  682. * scc_irq_ack - Acknowledge a device interrupt.
  683. * @ap: Port on which interrupts are enabled.
  684. *
  685. * Note: Original code is ata_irq_ack().
  686. */
  687. static u8 scc_irq_ack (struct ata_port *ap, unsigned int chk_drq)
  688. {
  689. unsigned int bits = chk_drq ? ATA_BUSY | ATA_DRQ : ATA_BUSY;
  690. u8 host_stat, post_stat, status;
  691. status = ata_busy_wait(ap, bits, 1000);
  692. if (status & bits)
  693. if (ata_msg_err(ap))
  694. printk(KERN_ERR "abnormal status 0x%X\n", status);
  695. /* get controller status; clear intr, err bits */
  696. host_stat = in_be32(ap->ioaddr.bmdma_addr + SCC_DMA_STATUS);
  697. out_be32(ap->ioaddr.bmdma_addr + SCC_DMA_STATUS,
  698. host_stat | ATA_DMA_INTR | ATA_DMA_ERR);
  699. post_stat = in_be32(ap->ioaddr.bmdma_addr + SCC_DMA_STATUS);
  700. if (ata_msg_intr(ap))
  701. printk(KERN_INFO "%s: irq ack: host_stat 0x%X, new host_stat 0x%X, drv_stat 0x%X\n",
  702. __FUNCTION__,
  703. host_stat, post_stat, status);
  704. return status;
  705. }
  706. /**
  707. * scc_bmdma_freeze - Freeze BMDMA controller port
  708. * @ap: port to freeze
  709. *
  710. * Note: Original code is ata_bmdma_freeze().
  711. */
  712. static void scc_bmdma_freeze (struct ata_port *ap)
  713. {
  714. struct ata_ioports *ioaddr = &ap->ioaddr;
  715. ap->ctl |= ATA_NIEN;
  716. ap->last_ctl = ap->ctl;
  717. out_be32(ioaddr->ctl_addr, ap->ctl);
  718. /* Under certain circumstances, some controllers raise IRQ on
  719. * ATA_NIEN manipulation. Also, many controllers fail to mask
  720. * previously pending IRQ on ATA_NIEN assertion. Clear it.
  721. */
  722. ata_chk_status(ap);
  723. ap->ops->irq_clear(ap);
  724. }
  725. /**
  726. * scc_pata_prereset - prepare for reset
  727. * @ap: ATA port to be reset
  728. */
  729. static int scc_pata_prereset (struct ata_port *ap)
  730. {
  731. ap->cbl = ATA_CBL_PATA80;
  732. return ata_std_prereset(ap);
  733. }
  734. /**
  735. * scc_std_postreset - standard postreset callback
  736. * @ap: the target ata_port
  737. * @classes: classes of attached devices
  738. *
  739. * Note: Original code is ata_std_postreset().
  740. */
  741. static void scc_std_postreset (struct ata_port *ap, unsigned int *classes)
  742. {
  743. DPRINTK("ENTER\n");
  744. /* re-enable interrupts */
  745. if (!ap->ops->error_handler)
  746. ap->ops->irq_on(ap);
  747. /* is double-select really necessary? */
  748. if (classes[0] != ATA_DEV_NONE)
  749. ap->ops->dev_select(ap, 1);
  750. if (classes[1] != ATA_DEV_NONE)
  751. ap->ops->dev_select(ap, 0);
  752. /* bail out if no device is present */
  753. if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
  754. DPRINTK("EXIT, no device\n");
  755. return;
  756. }
  757. /* set up device control */
  758. if (ap->ioaddr.ctl_addr)
  759. out_be32(ap->ioaddr.ctl_addr, ap->ctl);
  760. DPRINTK("EXIT\n");
  761. }
  762. /**
  763. * scc_error_handler - Stock error handler for BMDMA controller
  764. * @ap: port to handle error for
  765. */
  766. static void scc_error_handler (struct ata_port *ap)
  767. {
  768. ata_bmdma_drive_eh(ap, scc_pata_prereset, scc_std_softreset, NULL,
  769. scc_std_postreset);
  770. }
  771. /**
  772. * scc_bmdma_irq_clear - Clear PCI IDE BMDMA interrupt.
  773. * @ap: Port associated with this ATA transaction.
  774. *
  775. * Note: Original code is ata_bmdma_irq_clear().
  776. */
  777. static void scc_bmdma_irq_clear (struct ata_port *ap)
  778. {
  779. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  780. if (!mmio)
  781. return;
  782. out_be32(mmio + SCC_DMA_STATUS, in_be32(mmio + SCC_DMA_STATUS));
  783. }
  784. /**
  785. * scc_port_start - Set port up for dma.
  786. * @ap: Port to initialize
  787. *
  788. * Allocate space for PRD table using ata_port_start().
  789. * Set PRD table address for PTERADD. (PRD Transfer End Read)
  790. */
  791. static int scc_port_start (struct ata_port *ap)
  792. {
  793. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  794. int rc;
  795. rc = ata_port_start(ap);
  796. if (rc)
  797. return rc;
  798. out_be32(mmio + SCC_DMA_PTERADD, ap->prd_dma);
  799. return 0;
  800. }
  801. /**
  802. * scc_port_stop - Undo scc_port_start()
  803. * @ap: Port to shut down
  804. *
  805. * Reset PTERADD.
  806. */
  807. static void scc_port_stop (struct ata_port *ap)
  808. {
  809. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  810. out_be32(mmio + SCC_DMA_PTERADD, 0);
  811. }
  812. static struct scsi_host_template scc_sht = {
  813. .module = THIS_MODULE,
  814. .name = DRV_NAME,
  815. .ioctl = ata_scsi_ioctl,
  816. .queuecommand = ata_scsi_queuecmd,
  817. .can_queue = ATA_DEF_QUEUE,
  818. .this_id = ATA_SHT_THIS_ID,
  819. .sg_tablesize = LIBATA_MAX_PRD,
  820. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  821. .emulated = ATA_SHT_EMULATED,
  822. .use_clustering = ATA_SHT_USE_CLUSTERING,
  823. .proc_name = DRV_NAME,
  824. .dma_boundary = ATA_DMA_BOUNDARY,
  825. .slave_configure = ata_scsi_slave_config,
  826. .slave_destroy = ata_scsi_slave_destroy,
  827. .bios_param = ata_std_bios_param,
  828. };
  829. static const struct ata_port_operations scc_pata_ops = {
  830. .port_disable = ata_port_disable,
  831. .set_piomode = scc_set_piomode,
  832. .set_dmamode = scc_set_dmamode,
  833. .mode_filter = ata_pci_default_filter,
  834. .tf_load = scc_tf_load,
  835. .tf_read = scc_tf_read,
  836. .exec_command = scc_exec_command,
  837. .check_status = scc_check_status,
  838. .check_altstatus = scc_check_altstatus,
  839. .dev_select = scc_std_dev_select,
  840. .bmdma_setup = scc_bmdma_setup,
  841. .bmdma_start = scc_bmdma_start,
  842. .bmdma_stop = scc_bmdma_stop,
  843. .bmdma_status = scc_bmdma_status,
  844. .data_xfer = scc_data_xfer,
  845. .qc_prep = ata_qc_prep,
  846. .qc_issue = ata_qc_issue_prot,
  847. .freeze = scc_bmdma_freeze,
  848. .error_handler = scc_error_handler,
  849. .post_internal_cmd = scc_bmdma_stop,
  850. .irq_clear = scc_bmdma_irq_clear,
  851. .irq_on = scc_irq_on,
  852. .irq_ack = scc_irq_ack,
  853. .port_start = scc_port_start,
  854. .port_stop = scc_port_stop,
  855. };
  856. static struct ata_port_info scc_port_info[] = {
  857. {
  858. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_MMIO | ATA_FLAG_NO_LEGACY,
  859. .pio_mask = 0x1f, /* pio0-4 */
  860. .mwdma_mask = 0x00,
  861. .udma_mask = ATA_UDMA6,
  862. .port_ops = &scc_pata_ops,
  863. },
  864. };
  865. /**
  866. * scc_reset_controller - initialize SCC PATA controller.
  867. */
  868. static int scc_reset_controller(struct ata_host *host)
  869. {
  870. void __iomem *ctrl_base = host->iomap[SCC_CTRL_BAR];
  871. void __iomem *bmid_base = host->iomap[SCC_BMID_BAR];
  872. void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
  873. void __iomem *mode_port = ctrl_base + SCC_CTL_MODEREG;
  874. void __iomem *ecmode_port = ctrl_base + SCC_CTL_ECMODE;
  875. void __iomem *intmask_port = bmid_base + SCC_DMA_INTMASK;
  876. void __iomem *dmastatus_port = bmid_base + SCC_DMA_STATUS;
  877. u32 reg = 0;
  878. out_be32(cckctrl_port, reg);
  879. reg |= CCKCTRL_ATACLKOEN;
  880. out_be32(cckctrl_port, reg);
  881. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  882. out_be32(cckctrl_port, reg);
  883. reg |= CCKCTRL_CRST;
  884. out_be32(cckctrl_port, reg);
  885. for (;;) {
  886. reg = in_be32(cckctrl_port);
  887. if (reg & CCKCTRL_CRST)
  888. break;
  889. udelay(5000);
  890. }
  891. reg |= CCKCTRL_ATARESET;
  892. out_be32(cckctrl_port, reg);
  893. out_be32(ecmode_port, ECMODE_VALUE);
  894. out_be32(mode_port, MODE_JCUSFEN);
  895. out_be32(intmask_port, INTMASK_MSK);
  896. if (in_be32(dmastatus_port) & QCHSD_STPDIAG) {
  897. printk(KERN_WARNING "%s: failed to detect 80c cable. (PDIAG# is high)\n", DRV_NAME);
  898. return -EIO;
  899. }
  900. return 0;
  901. }
  902. /**
  903. * scc_setup_ports - initialize ioaddr with SCC PATA port offsets.
  904. * @ioaddr: IO address structure to be initialized
  905. * @base: base address of BMID region
  906. */
  907. static void scc_setup_ports (struct ata_ioports *ioaddr, void __iomem *base)
  908. {
  909. ioaddr->cmd_addr = base + SCC_REG_CMD_ADDR;
  910. ioaddr->altstatus_addr = ioaddr->cmd_addr + SCC_REG_ALTSTATUS;
  911. ioaddr->ctl_addr = ioaddr->cmd_addr + SCC_REG_ALTSTATUS;
  912. ioaddr->bmdma_addr = base;
  913. ioaddr->data_addr = ioaddr->cmd_addr + SCC_REG_DATA;
  914. ioaddr->error_addr = ioaddr->cmd_addr + SCC_REG_ERR;
  915. ioaddr->feature_addr = ioaddr->cmd_addr + SCC_REG_FEATURE;
  916. ioaddr->nsect_addr = ioaddr->cmd_addr + SCC_REG_NSECT;
  917. ioaddr->lbal_addr = ioaddr->cmd_addr + SCC_REG_LBAL;
  918. ioaddr->lbam_addr = ioaddr->cmd_addr + SCC_REG_LBAM;
  919. ioaddr->lbah_addr = ioaddr->cmd_addr + SCC_REG_LBAH;
  920. ioaddr->device_addr = ioaddr->cmd_addr + SCC_REG_DEVICE;
  921. ioaddr->status_addr = ioaddr->cmd_addr + SCC_REG_STATUS;
  922. ioaddr->command_addr = ioaddr->cmd_addr + SCC_REG_CMD;
  923. }
  924. static int scc_host_init(struct ata_host *host)
  925. {
  926. struct pci_dev *pdev = to_pci_dev(host->dev);
  927. int rc;
  928. rc = scc_reset_controller(host);
  929. if (rc)
  930. return rc;
  931. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  932. if (rc)
  933. return rc;
  934. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  935. if (rc)
  936. return rc;
  937. scc_setup_ports(&host->ports[0]->ioaddr, host->iomap[SCC_BMID_BAR]);
  938. pci_set_master(pdev);
  939. return 0;
  940. }
  941. /**
  942. * scc_init_one - Register SCC PATA device with kernel services
  943. * @pdev: PCI device to register
  944. * @ent: Entry in scc_pci_tbl matching with @pdev
  945. *
  946. * LOCKING:
  947. * Inherited from PCI layer (may sleep).
  948. *
  949. * RETURNS:
  950. * Zero on success, or -ERRNO value.
  951. */
  952. static int scc_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  953. {
  954. static int printed_version;
  955. unsigned int board_idx = (unsigned int) ent->driver_data;
  956. const struct ata_port_info *ppi[] = { &scc_port_info[board_idx], NULL };
  957. struct ata_host *host;
  958. int rc;
  959. if (!printed_version++)
  960. dev_printk(KERN_DEBUG, &pdev->dev,
  961. "version " DRV_VERSION "\n");
  962. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 1);
  963. if (!host)
  964. return -ENOMEM;
  965. rc = pcim_enable_device(pdev);
  966. if (rc)
  967. return rc;
  968. rc = pcim_iomap_regions(pdev, (1 << SCC_CTRL_BAR) | (1 << SCC_BMID_BAR), DRV_NAME);
  969. if (rc == -EBUSY)
  970. pcim_pin_device(pdev);
  971. if (rc)
  972. return rc;
  973. host->iomap = pcim_iomap_table(pdev);
  974. rc = scc_host_init(host);
  975. if (rc)
  976. return rc;
  977. return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
  978. &scc_sht);
  979. }
  980. static struct pci_driver scc_pci_driver = {
  981. .name = DRV_NAME,
  982. .id_table = scc_pci_tbl,
  983. .probe = scc_init_one,
  984. .remove = ata_pci_remove_one,
  985. #ifdef CONFIG_PM
  986. .suspend = ata_pci_device_suspend,
  987. .resume = ata_pci_device_resume,
  988. #endif
  989. };
  990. static int __init scc_init (void)
  991. {
  992. int rc;
  993. DPRINTK("pci_register_driver\n");
  994. rc = pci_register_driver(&scc_pci_driver);
  995. if (rc)
  996. return rc;
  997. DPRINTK("done\n");
  998. return 0;
  999. }
  1000. static void __exit scc_exit (void)
  1001. {
  1002. pci_unregister_driver(&scc_pci_driver);
  1003. }
  1004. module_init(scc_init);
  1005. module_exit(scc_exit);
  1006. MODULE_AUTHOR("Toshiba corp");
  1007. MODULE_DESCRIPTION("SCSI low-level driver for Toshiba SCC PATA controller");
  1008. MODULE_LICENSE("GPL");
  1009. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  1010. MODULE_VERSION(DRV_VERSION);